

## **RL78/G14, R8C/36M Group**

Migration Guide from R8C to RL78: Watchdog Timer CC-RL

R01AN3060EJ0100 Rev. 1.00 Dec. 01, 2015

## **Abstract**

This document describes how to migrate from the R8C/36M Group watchdog timer to the RL78/G14 watchdog timer.

## **Products**

RL78/G14, R8C/36M Group

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

## **Contents**

| 1. | Differe  | ences between the R8C/36M Group and RL78/G14            | 3 |
|----|----------|---------------------------------------------------------|---|
| 2. | Regist   | ter Compatibility                                       | 4 |
| 3. | Compa    | arison of the Watchdog Timer Operation Setting          | 5 |
|    | 3.1 Se   | etting the Watchdog Timer                               | 5 |
|    | 3.1.1    | R8C/36M Group                                           | 5 |
|    | 3.1.2    | RL78/G14                                                | 5 |
|    | 3.2 Se   | etting the Underflow Period and Overflow Time           | 6 |
|    | 3.2.1    | R8C/36M Group                                           | 6 |
|    | 3.2.2    | RL78/G14                                                | 7 |
|    | 3.3 Se   | etting the Watchdog Timer Refresh Acknowledgment Period | 7 |
|    | 3.3.1    | R8C/36M Group                                           | 7 |
|    | 3.3.2    | RL78/G14                                                | 7 |
|    | 3.4 Int  | terval Interrupt                                        | 8 |
|    | 3.4.1    | R8C/36M Group                                           | 8 |
|    | 3.4.2    | RL78/G14                                                | 8 |
|    | <b>T</b> | ·                                                       | 0 |
| 4. | rerms    | ·                                                       | 9 |
| 5. | Sampl    | le Code                                                 | 9 |
|    | •        |                                                         |   |
| 6. | Refere   | ence Documents                                          | 9 |

## 1. Differences between the R8C/36M Group and RL78/G14

Table 1.1 lists the differences between R8C/36M Group watchdog timer and RL78/G14 watchdog timer.

Table 1.1 Differences in the Watchdog Timer

| Item                                                 | R8C/36M Group                                                                                                                                                                                                                                                         |                                                           | RL78/G14                                                                                                                                                                                                                                                              |  |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                      | Count Source<br>Protection Mode<br>Disabled                                                                                                                                                                                                                           | Count Source<br>Protection Mode<br>Enabled                |                                                                                                                                                                                                                                                                       |  |
| Count source                                         | CPU clock                                                                                                                                                                                                                                                             | Low-speed on-chip oscillator clock for the watchdog timer | Low-speed oscillator clock                                                                                                                                                                                                                                            |  |
| Count operation                                      | Decrement                                                                                                                                                                                                                                                             |                                                           | Increment                                                                                                                                                                                                                                                             |  |
| Count start condition                                | <ul> <li>Set the WDTON bit in the OFS register:</li> <li>When the WDTON bit is 1, the watchdog timer is stopped (count starts by writing to the WDTS register after a reset)</li> <li>When the WDTON bit is 0, the watchdog timer is automatically started</li> </ul> |                                                           | Set the WDTON bit in the user option byte (000C0H)  When the WDTON bit is 1, counting starts after a reset  When the WDTON bit is 0, the watchdog timer is stopped                                                                                                    |  |
| Count stop condition                                 | Stop mode, wait mode                                                                                                                                                                                                                                                  | None                                                      | HALT mode, STOP mode,<br>SNOOZE mode <sup>(1)</sup>                                                                                                                                                                                                                   |  |
| Underflow/overflow period setting                    | Yes <sup>(2)</sup>                                                                                                                                                                                                                                                    |                                                           | Yes (2)                                                                                                                                                                                                                                                               |  |
| Operations at underflow/overflow                     | Interrupt or reset (3)                                                                                                                                                                                                                                                | Reset                                                     | Reset                                                                                                                                                                                                                                                                 |  |
| Interrupts                                           | Yes (watchdog timer)                                                                                                                                                                                                                                                  | No                                                        | Yes (interval interrupt)                                                                                                                                                                                                                                              |  |
| Watchdog timer refresh acknowledgment period setting | Yes (set the refresh ack                                                                                                                                                                                                                                              | nowledgment period)                                       | Yes (set the window open period)                                                                                                                                                                                                                                      |  |
| Condition to generate reset or interrupt             | At underflow     When the refresh operation is executed other than the refresh acknowledgment period                                                                                                                                                                  |                                                           | <ul> <li>At overflow</li> <li>When 1-bit manipulation instruction is executed to the WDTE register</li> <li>When the data other than "ACH" is written to the WDTE register</li> <li>When data is written to the WDTE register during a window close period</li> </ul> |  |
| Watchdog timer counter read                          | Yes                                                                                                                                                                                                                                                                   |                                                           | No                                                                                                                                                                                                                                                                    |  |

Notes 1. The count stop condition varies depending on the setting of the WDSTBYON bit in the user option byte (000C0H).

- 2. Refer to section 3.2 Setting the Underflow Period and Overflow for the specifiable period.
- 3. An interrupt or a reset can be specified by setting the PM12 bit in the PM1 register.

## 2. Register Compatibility

Register compatibility between the R8C/36M Group and the RL78/G14 is listed in Table 2.1.

Table 2.1 Register Compatibility

| Item                                         | R8C/36M Group                              | RL78/G14                                               |
|----------------------------------------------|--------------------------------------------|--------------------------------------------------------|
| Switch between interrupt and reset           | PM1 register     PM12 bit                  | N/A                                                    |
| Watchdog timer refresh                       | WDTR register                              | WDTE register                                          |
| Watchdog timer start                         | WDTS register                              | N/A                                                    |
| Prescaler                                    | WDTC register     WDTC7 bit                | N/A                                                    |
| Operating mode                               | CSPR register     CSPRO bit                | N/A                                                    |
| Watchdog timer start select                  | OFS register     WDTON bit                 | User option byte (000C0H)     Bits WDTON and WDSTBYON  |
| Count source protection mode after a reset   | OFS register     CSPROINI bit              | N/A                                                    |
| Count stop condition                         | OFS register     CSPROINI bit              | User option byte (000C0H)     WDSTBYON bit             |
| Underflow or overflow period                 | OFS2 register     Bits WDTUFS1 and WDTUFS0 | User option byte (000C0H)     Bits WDCS2 to WDCS0      |
| Watchdog timer refresh acknowledgment period | OFS2 register     Bits WDTRCS1 and WDTRCS0 | User option byte (000C0H)     Bits WINDOW1 and WINDOW0 |
| Read the underflow or overflow period value  | WDTC register     Bits 6 to 0              | N/A                                                    |
| Detect an internal reset request             | RSTFR register     WDR bit                 | RESF register     WDTRF bit                            |
| Interval interrupt                           | N/A                                        | User option byte (000C0H)     WDTINT bit               |
| Interrupt mask flag                          | N/A                                        | MK0L register     WDTIMK bit                           |
| Interrupt request flag                       | N/A                                        | IF0L register     WDTIIF bit                           |
| Maskable interrupt priority level            | N/A                                        | PR00L register     WDTIPR0 bit                         |
|                                              |                                            | PR10L register     WDTIPR1 bit                         |

## 3. Comparison of the Watchdog Timer Operation Setting

## 3.1 Setting the Watchdog Timer

## 3.1.1 R8C/36M Group

Set the WDTON bit in the OFS register to start or stop the watchdog timer after a reset.

When the WDTON bit is 0, the watchdog timer and the prescaler automatically start counting after a reset.

The watchdog timer and the prescaler are stopped after a reset when the WDTON bit is 1, and they start counting by writing to the WDTS register. Table 3.1 lists the functions of the WDTON bit.

Table 3.1 WDTON Bit in Functions

| WDTON Bit | Function                                        |
|-----------|-------------------------------------------------|
| 0         | Watchdog timer automatically starts after reset |
| 1         | Watchdog timer is stopped after reset           |

Count source protection mode can be disabled or enabled by setting the CSPROINI bit in the OFS register. Table 3.2 lists the functions of the CSPROINI bit.

Table 3.2 CSPROINI Bit Functions

| CSPROINI Bit | Function                                       |
|--------------|------------------------------------------------|
| 0            | Count source protect mode enabled after reset  |
| 1            | Count source protect mode disabled after reset |

### 3.1.2 RL78/G14

Set the WDTON bit in the user option byte (000C0H) to select the watchdog timer operation after a reset. Table 3.3 lists the functions of the WDTON bit.

**Table 3.3 WDTON Bit Functions** 

| WDTON Bit Function                                         |   | Function                                                  |
|------------------------------------------------------------|---|-----------------------------------------------------------|
| ſ                                                          | 0 | Counter operation disabled (counting stopped after reset) |
| 1 Counter operation enabled (counting started after reset) |   | Counter operation enabled (counting started after reset)  |

Set the WDSTBYON bit in the user option byte (000C0H) to select the watchdog timer operation in HALT, STOP or SNOOZE mode. Table 3.4 lists the functions of the WDSTBYON bit.

**Table 3.4 WDSTBYON Bit Functions** 

|                | WDSTBYON = 0                   | WDSTBYON = 1             |
|----------------|--------------------------------|--------------------------|
| In HALT mode   | Watchdog timer operation stops | Watchdog timer operation |
| In STOP mode   |                                | continues                |
| In SNOOZE mode |                                |                          |

R01AN3060EJ0100 Rev. 1.00 Dec. 01, 2015

Page 5 of 9

## 3.2 Setting the Underflow Period and Overflow Time

## 3.2.1 R8C/36M Group

The formula to calculate the underflow period differs when the count source protection mode is disabled and enabled. Use the following formulae to calculate the underflow period.

- When the count source protection mode is disabled:
   (Division ratio of prescaler × count value of watchdog timer) ÷ CPU clock
- When the count source protection mode is enabled:

  (Count value of watchdog timer) ÷ (Low-speed on-chip oscillator clock for the watchdog timer)

## (1) When the count source protection mode is disabled

When the count source protection mode is disabled, the CPU clock is selected as the count source. Also, the division ratio of the prescaler must be set by the WDTC7 bit in the WDTC register. The division ratio of the prescaler is set to 2 when the low-speed clock is specified.

Table 3.5 lists the functions of the WDTC7 bit.

Table 3.5 WDTC7 Bit Functions

| WDTC7 Bit | Function       |
|-----------|----------------|
| 0         | Divided-by-16  |
| 1         | Divided-by-128 |

Set bits WDTUFS0 and WDTUFS1 in the OFS2 register to specify the count value.

Table 3.6 lists the functions of bits WDTUFS1 and WDTUFS0.

Table 3.6 Values of Bits WDTUFS1 and WDTUFS0

| WDTUFS1 | WDTUFS0 | Value |
|---------|---------|-------|
| 0       | 0       | 03FFh |
| 0       | 1       | 0FFFh |
| 1       | 0       | 1FFFh |
| 1       | 1       | 3FFFh |

### (2) When the count source protection mode is enabled

Use the low-speed on-chip oscillator clock for the watchdog timer as the count source when the count source protection mode is enabled. Set bits WDTUFS0 and WDTUFS1 to specify the count value. Refer to Table 3.6 for details on setting the count value.

Dec. 01, 2015

#### 3.2.2 RL78/G14

Set bits WDCS0 to WDCS2 in the user option byte (000C0H) to select the overflow time.

Table 3.7 lists the selectable overflow time by setting bits WDCS0 to WDCS2.

Table 3.7 Selectable Overflow Time by Setting Bits WDCS2 to WDCS0

| WDCS2 | WDCS1 | WDCS0 | Watchdog Timer Overflow Time<br>(f <sub>IL</sub> = maximum of 17.25 kHz) |
|-------|-------|-------|--------------------------------------------------------------------------|
| 0     | 0     | 0     | $2^{6}/f_{IL}$ (3.71 ms)                                                 |
| 0     | 0     | 1     | 2 <sup>7</sup> /f <sub>IL</sub> (7.42 ms)                                |
| 0     | 1     | 0     | 2 <sup>8</sup> /f <sub>IL</sub> (14.84 ms)                               |
| 0     | 1     | 1     | 2 <sup>9</sup> /f <sub>IL</sub> (29.68 ms)                               |
| 1     | 0     | 0     | 2 <sup>11</sup> /f <sub>IL</sub> (118.72 ms)                             |
| 1     | 0     | 1     | 2 <sup>13</sup> /f <sub>IL</sub> (474.90 ms)                             |
| 1     | 1     | 0     | 2 <sup>14</sup> /f <sub>IL</sub> (949.80 ms)                             |
| 1     | 1     | 1     | 2 <sup>16</sup> /f <sub>IL</sub> (3799.19 ms)                            |

Remark: f<sub>IL</sub>: Low-speed on-chip oscillator clock frequency

#### 3.3 Setting the Watchdog Timer Refresh Acknowledgment Period

#### 3.3.1 R8C/36M Group

Set bits WDTRCS1 and WDTRCS0 to select the watchdog timer refresh acknowledgment period.

Assuming that the period from when the watchdog timer starts counting until it underflows is 100%, a refresh operation executed during the refresh acknowledgment period for the watchdog timer is acknowledged. Any refresh operation executed during the period other than the above is processed as an incorrect write, and a watchdog timer interrupt or watchdog timer reset is generated.

Table 3.8 lists the values when setting bits WDTRCS1 and WDTRCS0.

Table 3.8 Values When Setting Bits WDTRCS1 and WDTRCS0

| WDTRCS1 | WDTRCS0 | Watchdog Timer Refresh Acknowledgment Period |
|---------|---------|----------------------------------------------|
| 0       | 0       | 25%                                          |
| 0       | 1       | 50%                                          |
| 1       | 0       | 75%                                          |
| 1       | 1       | 100%                                         |

#### 3.3.2 RL78/G14

Set bits WINDOW1 and WINDOW0 to select the watchdog timer window open period.

When "ACH" is written to the WDTE register during the window open period, the watchdog timer is cleared and starts counting again.

Even if "ACH" is written to the WDTE register during the window close period, an anomaly is detected and an internal reset signal is generated.

When data is written to the WDTE register for the first time after a reset is released, the watchdog timer can be cleared at any point regardless of the window open time, as long as the register is written before the overflow time. Then the watchdog timer starts counting again.

Dec. 01, 2015

Table 3.9 lists the values when setting bits WINDOW1 and WINDOW0.

Table 3.9 Values When Setting Bits WINDOW1 and WINDOW0 in the User Option Byte

| WINDOW1 | WINDOW0 | Watchdog Timer Window Open Period |
|---------|---------|-----------------------------------|
| 0       | 0       | Setting prohibited                |
| 0       | 1       | 50%                               |
| 1       | 0       | 75%                               |
| 1       | 1       | 100%                              |

Figure 3.1 shows an example of the watchdog timer when the window open period is 50%.



Figure 3.1 Watchdog Timer When the Window Open Period is 50%

## 3.4 Interval Interrupt

## 3.4.1 R8C/36M Group

Set the PM12 in the PM1 register to generate a watchdog timer interrupt when the count source protection mode is disabled. Table 3.10 lists the functions of the PM12 bit.

Table 3.10 PM12 Bit Functions

| PM12 Bit | Function                 |  |  |
|----------|--------------------------|--|--|
| 0        | Watchdog timer interrupt |  |  |
| 1        | Watchdog timer reset     |  |  |

## 3.4.2 RL78/G14

Set the WDTINT bit to generate an interval interrupt (INTWDTI) when the watchdog timer reaches 75% of the overflow time. Do not clear the watchdog timer during interrupt handling.

Table 3.11 lists the functions of the WDTINT bit.

**Table 3.11 WDTINT Bit Functions** 

| WDTINT | Use of Watchdog Timer Interval Interrupt                                 |  |  |
|--------|--------------------------------------------------------------------------|--|--|
| 0      | Interval interrupt is not used                                           |  |  |
| 1      | Interval interrupt is generated when 75% of the overflow time is reached |  |  |

R01AN3060EJ0100 Rev. 1.00

Dec. 01, 2015

## 4. Terms

Table 4.1 lists the comparison of terms between the R8C/36M Group and the RL78/G14.

Table 4.1 Comparison of Terms between the R8C/36M Group and the RL78/G14

| R8C/36M Group                 | RL78/G14           |
|-------------------------------|--------------------|
| Refresh acknowledgment period | Window open period |

## 5. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

## 6. Reference Documents

User's Manual: Hardware

RL78/G14 User's Manual: Hardware (R01UH0186E) R8C/36M Group User's Manual: Hardware (R01US0015E)

The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

## **Website and Support**

Renesas Electronics website

http://www.renesas.com

Inquiries

http://www.renesas.com/contact/

R01AN3060EJ0100 Rev. 1.00 Dec. 01, 2015

| DEVISION LUCTORY | RL78/G14, R8C/36M Group                          |
|------------------|--------------------------------------------------|
| REVISION HISTORY | Migration Guide from R8C to RL78: Watchdog Timer |

| Rev. | Date          | Description |                      |  |
|------|---------------|-------------|----------------------|--|
|      |               | Page        | Summary              |  |
| 1.00 | Dec. 01, 2015 | _           | First edition issued |  |
|      |               |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

## **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

## 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

## 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal elect
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc
  - Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.
- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics and the environmental compatibility of each Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Boume End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: 486-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2865-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 TE: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HALII Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141