

# **RX671 Group**

# Initial Settings Example

## Introduction

This application note describes the settings that must be made after a reset of a RX671 Group microcontroller, including clock settings, disabling of peripheral functions still running after a reset, and nonexistent port settings.

## **Target Devices**

- RX671 Group 145 and 144-pin versions, ROM capacity: 1 MB to 2 MB
- RX671 Group 100-pin versions, ROM capacity: 1 MB to 2 MB
- RX671 Group 64-pin versions, ROM capacity: 1 MB to 2 MB
- RX671 Group 48-pin versions, ROM capacity: 1 MB to 2 MB

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

## **Contents**

| 1. Sp  | ecifications                                               | 4    |
|--------|------------------------------------------------------------|------|
| 1.1    | Disabling Peripheral Functions Still Running After a Reset | 4    |
| 1.2 N  | Nonexistent Port Settings                                  | 4    |
| 1.3    | Clock Settings                                             | 5    |
| 1.3.1  | Overview                                                   | 5    |
| 1.3.2  | Clock Specifications Assumed in Sample Code                | 5    |
| 1.3.3  | Clock Selection                                            | 6    |
| 2 00   | austian Caufinmatian Cauditians                            | 0    |
| 2. Op  | eration Confirmation Conditions                            |      |
| 3. Sof | ftware                                                     | 9    |
| 3.1 E  | Disabling Peripheral Functions Still Running After a Reset | 9    |
| 3.2 N  | Nonexistent Port Settings                                  | 10   |
| 3.2.1  | Processing Overview                                        | 10   |
| 3.2.2  | Pin Count Setting                                          | 13   |
| 3.3    | Clock Settings                                             | 14   |
| 3.3.1  | Clock Setting Procedure                                    | 14   |
| 3.4    | Section Composition                                        | 16   |
| 3.5 F  | File Composition                                           | 16   |
| 3.6    | Option-Setting Memory                                      | 16   |
| 3.7    | Constants                                                  | 17   |
| 3.8 F  | Functions                                                  | 24   |
| 3.9 F  | Function Specifications                                    | 25   |
| 3.10 F | Flowcharts                                                 | 29   |
| 3.10.  | 1 Main Processing                                          | 29   |
| 3.10.  | 2 Disable Peripheral Functions Still Running After a Reset | 30   |
| 3.10.  | 3 Initial Nonexistent Port Settings                        | 31   |
| 3.10.  | 4 Initial Clock Settings                                   | 32   |
| 3.10.  | 5 ROM Cache Setting                                        | 35   |
| 3.10.  | 6 Main Clock Oscillation Enable                            | 36   |
| 3.10.  | 7 PLL Clock Oscillation Enable                             | 36   |
| 3.10.  | 8 HOCO Clock Oscillation Enable                            | 37   |
| 3.10.  | 9 Sub-clock Oscillation Enable                             | 38   |
| 3.10.  | 10Sub-clock Disable                                        | 40   |
| 3.10.  | .11Software Wait Cycles Using CMT0                         | 41   |
| 3.10.  | .12A/D Sequential Conversion Time Settings                 | 43   |
| 3.10.  | 13CLKOUT Settings                                          | 44   |
| / luc- | porting a Project                                          | A.E. |
| •      | mporting a Projectmporting a Project into e² studio        |      |
| 4.1 lı | mpormy a fivject into e stadio                             | 40   |

| 4.  | 2 Importing a Project into CS+ | 46 |
|-----|--------------------------------|----|
| 5.  | Sample Code                    | 47 |
| 6.  | Reference Documents            | 47 |
| Rev | vision History                 | 48 |

### 1. **Specifications**

The sample code makes settings to disable peripheral functions still running after a reset, nonexistent port settings, and clock settings. The description in this application note applies to the processing that occurs following power-on (cold start).

#### 1.1 **Disabling Peripheral Functions Still Running After a Reset**

Some peripheral functions start operating immediately after power-on, and some have the module stop function disabled. The processing covered under this item disables the following functions:

EXDMAC\*1, DMAC, DTC, standby RAM, and RAM

Note that the above processing is not performed by the sample code. As necessary, overwrite the corresponding constants to execute the processing.

Note 1. EXDMAC is function used only with device having 100-pin and above.

### 1.2 **Nonexistent Port Settings**

The pins corresponding to nonexistent ports must be set to the output mode. The sample code of this application note contains initial setting values suitable for 144 pin products.

Overwrite the constants as necessary to accommodate the actual target device.

## 1.3 Clock Settings

### 1.3.1 Overview

The procedure for making clock settings is as follows:

- 1. Sub-clock settings
- 2. Main clock settings
- 3. HOCO clock settings
- 4. PLL clock settings
- 5. System clock switching

By making changes to the constants defined in r\_init\_clock.h, the sample code described in this application note can be used to change the various clock settings.

The sample code sets the PLL clock as the system clock and does not use a sub-clock. Overwrite the constants as necessary to match the clocks you wish to use.

## 1.3.2 Clock Specifications Assumed in Sample Code

Table 1.1 lists the clock specifications assumed in sample code.

Table 1-1 Clock Specifications Assumed in Sample Code

|                       |                               | Oscillation        |                    |
|-----------------------|-------------------------------|--------------------|--------------------|
| Clock                 | Oscillation Frequency         | Stabilization Time | Remarks            |
| Main clock oscillator | 24 MHz                        | *2                 | Crystal            |
| Sub-clock oscillator  | 32.768 kHz*1                  | *2                 | For standard clock |
| PLL clock             | 240 MHz (main clock ×1/1 ×10) | *3                 |                    |
| HOCO clock            | 20 MHz*1                      | *3                 |                    |

Note 1. Oscillation disabled by the sample code.

Note 2. The oscillator's stabilization time will differ due to factors such as the wiring pattern and oscillation constant of the system. To obtain the oscillation stabilization time, request an evaluation by the oscillator manufacturer of the system in which the oscillator will be used.

Note 3. See Electrical Characteristics in User's Manual: Hardware.

## 1.3.3 Clock Selection

By making changes to the constants defined in r\_init\_clock.h, the sample code described in this application note can be used to select settings such as the clock source of the system clock and whether each clock is oscillating or stopped.

To determine which constants can be changed, see the listing of (user changeable) constants used by the sample code in Table 3.11 (1/3), Table 3.12 (2/3) and Table 3.13 (3/3).

Table 1.2 lists clock selection examples. The sample code sets the PLL clock as the system clock and does not use a sub-clock (No. 1).

**Table 1-2 Clock Selection Examples** 

| No           |                | 1                         | 2                         | 3                         | 4                         |
|--------------|----------------|---------------------------|---------------------------|---------------------------|---------------------------|
| System cloc  | ck             | PLL                       | PLL                       | PLL                       | PLL                       |
| PLL clock    |                | Oscillating               | Oscillating               | Oscillating               | Oscillating               |
| Main clock   |                | Oscillating               | Oscillating               | Oscillating               | Oscillating               |
| HOCO cloc    | k              | Stopped                   | Stopped                   | Stopped                   | Stopped                   |
| Sub-clock    |                | Stopped                   | Oscillating (using RTC)   | Stopped                   | Oscillating               |
| External sul | o-clock        | Stopped                   | Stopped                   | Oscillating (using RTC)   | Oscillating (using RTC)   |
| Operating n  | node           | High-speed operating mode | High-speed operating mode | High-speed operating mode | High-speed operating mode |
| ROM wait c   | ycles*1        | 1 wait cycles             | 1 wait cycles             | 1 wait cycles             | 1 wait cycles             |
|              | SEL_SYSCLK     | CLK_PLL                   | CLK_PLL                   | CLK_ PLL                  | CLK_ PLL                  |
|              | SEL_PLL        | B_USE_PLL_MAIN            | B_USE_PLL_MAIN            | B_USE_PLL_MAIN            | B_USE_PLL_MAIN            |
|              | SEL_MAIN       | B_USE                     | B_USE                     | B_USE                     | B_USE                     |
|              | SEL_HOCO       | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                 |
| Constants    | SEL_SUB*2      | B_NOT_USE                 | B_USE                     | B_NOT_USE                 | B_USE                     |
|              | SEL_RTC*2      | B_NOT_USE                 | B_USE                     | B_USE                     | B_USE                     |
|              | SEL_EXT_SUB *3 | B_NOT_USE                 | B_NOT_USE                 | B_USE                     | B_USE                     |
|              | REG_OPCCR      | OPCM_HIGH                 | OPCM_HIGH                 | OPCM_HIGH                 | OPCM_HIGH                 |
|              | REG_ROMWT      | ROMWT_1WAIT               | ROMWT_1WAIT               | ROMWT_1WAIT               | ROMWT_1WAIT               |

| No             |                | 5                                                   | 6              | 7                         |
|----------------|----------------|-----------------------------------------------------|----------------|---------------------------|
| System cloc    | k              | PLL                                                 | PLL            | PLL                       |
| PLL clock      |                | Oscillating                                         | Oscillating    | Oscillating               |
| Main clock     |                | Oscillating                                         | Oscillating    | Oscillating               |
| HOCO clock     | k              | Stopped                                             | Stopped        | Stopped                   |
| Sub-clock      |                | Oscillating (using RTC)                             | Oscillating    | Oscillating               |
| External sub   | o-clock        | Stopped                                             | Stopped        | Oscillating               |
| Operating mode |                | High-speed operating mode High-speed operating mode |                | High-speed operating mode |
| ROM wait c     | ycles*1        | 1 wait cycles                                       | 1 wait cycles  | 1 wait cycles             |
|                | SEL_SYSCLK     | CLK_PLL                                             | CLK_PLL        | CLK_ PLL                  |
|                | SEL_PLL        | B_USE_PLL_MAIN                                      | B_USE_PLL_MAIN | B_USE_PLL_MAIN            |
|                | SEL_MAIN       | B_USE                                               | B_USE          | B_USE                     |
|                | SEL_HOCO       | B_NOT_USE                                           | B_NOT_USE      | B_NOT_USE                 |
| Constants      | SEL_SUB*2      | B_NOT_USE                                           | B_USE          | B_USE                     |
|                | SEL_RTC*2      | B_USE                                               | B_NOT_USE      | B_NOT_USE                 |
|                | SEL_EXT_SUB *3 | B_NOT_USE                                           | B_NOT_USE      | B_USE                     |
|                | REG_OPCCR      | OPCM_HIGH                                           | OPCM_HIGH      | OPCM_HIGH                 |
|                | REG_ROMWT      | ROMWT_1WAIT                                         | ROMWT_1WAIT    | ROMWT_1WAIT               |

| No           |                | 8                         | 9                         | 10                        | 11                        |
|--------------|----------------|---------------------------|---------------------------|---------------------------|---------------------------|
| System cloc  | ck             | HOCO                      | HOCO                      | HOCO                      | HOCO                      |
| PLL clock    |                | Stopped                   | Stopped                   | Stopped                   | Stopped                   |
| Main clock   |                | Stopped                   | Stopped                   | Stopped                   | Stopped                   |
| HOCO cloc    | k              | Oscillating               | Oscillating               | Oscillating               | Oscillating               |
| Sub-clock    |                | Stopped                   | Oscillating (using RTC)   | Stopped                   | Oscillating               |
| External sul | b-clock        | Stopped                   | Stopped                   | Oscillating (using RTC)   | Oscillating (using RTC)   |
| Operating n  | node           | High-speed operating mode | High-speed operating mode | High-speed operating mode | High-speed operating mode |
| ROM wait c   | ycles*1        | 0 wait cycles             | 0 wait cycles             | 0 wait cycles             | 0 wait cycles             |
|              | SEL_SYSCLK     | CLK_HOCO                  | CLK_HOCO                  | CLK_HOCO                  | CLK_HOCO                  |
|              | SEL_PLL        | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                 |
|              | SEL_MAIN       | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                 |
|              | SEL_HOCO       | B_USE                     | B_USE                     | B_USE                     | B_USE                     |
| Constants    | SEL_SUB*2      | B_NOT_USE                 | B_USE                     | B_NOT_USE                 | B_USE                     |
|              | SEL_RTC*2      | B_NOT_USE                 | B_USE                     | B_USE                     | B_USE                     |
|              | SEL_EXT_SUB *3 | B_NOT_USE                 | B_NOT_USE                 | B_USE                     | B_USE                     |
|              | REG_OPCCR      | OPCM_HIGH                 | OPCM_HIGH                 | OPCM_HIGH                 | OPCM_HIGH                 |
|              | REG_ROMWT      | ROMWT_0WAIT               | ROMWT_0WAIT               | ROMWT_0WAIT               | ROMWT_0WAIT               |

| No           |                | 12                  | 13                      | 14                      | 15                      |
|--------------|----------------|---------------------|-------------------------|-------------------------|-------------------------|
| System cloc  | ck             | Main clock          | Main clock              | Main clock              | Main clock              |
| PLL clock    |                | Stopped             | Stopped                 | Stopped                 | Stopped                 |
| Main clock   |                | Oscillating         | Oscillating             | Oscillating             | Oscillating             |
| HOCO cloc    | k              | Stopped             | Stopped                 | Stopped                 | Stopped                 |
| Sub-clock    |                | Stopped             | Oscillating (using RTC) | Stopped                 | Oscillating             |
| External sul | o-clock        | Stopped             | Stopped                 | Oscillating (using RTC) | Oscillating (using RTC) |
| Operating n  | node           | Low-speed operating | Low-speed operating     | Low-speed operating     | Low-speed operating     |
|              |                | mode 1              | mode 1                  | mode 1                  | mode 1                  |
| ROM wait c   | ycles*1        | 0 wait cycles       | 0 wait cycles           | 0 wait cycles           | 0 wait cycles           |
|              | SEL_SYSCLK     | CLK_MAIN            | CLK_MAIN                | CLK_MAIN                | CLK_MAIN                |
|              | SEL_PLL        | B_NOT_USE           | B_NOT_USE               | B_NOT_USE               | B_NOT_USE               |
|              | SEL_MAIN       | B_USE               | B_USE                   | B_USE                   | B_USE                   |
|              | SEL_HOCO       | B_NOT_USE           | B_NOT_USE               | B_NOT_USE               | B_NOT_USE               |
| Constants    | SEL_SUB*2      | B_NOT_USE           | B_USE                   | B_NOT_USE               | B_USE                   |
|              | SEL_RTC*2      | B_NOT_USE           | B_USE                   | B_USE                   | B_USE                   |
|              | SEL_EXT_SUB *3 | B_NOT_USE           | B_NOT_USE               | B_USE                   | B_USE                   |
|              | REG_OPCCR      | OPCM_LOW_1          | OPCM_LOW_1              | OPCM_LOW_1              | OPCM_LOW_1              |
|              | REG_ROMWT      | ROMWT_0WAIT         | ROMWT_0WAIT             | ROMWT_0WAIT             | ROMWT_0WAIT             |

- Note 1. Set the REG\_ROMWT to ROMWT\_1WAIT(1 wait) if the ICLK frequency is 60 MHz or higher.
- Note 2. Set SEL\_SUB to B\_USE (use) when the sub-clock is used as the system clock, and set SEL\_RTC to B\_USE when the sub-clock is used as the RTC count source. The sub-clock oscillates when either SEL\_SUB or SEL\_RTC, or both of them, are set to B\_USE.
- Note 3. Set SEL\_EXT\_SUB to B\_USE(use) when use an external sub-clock.

## 2. Operation Confirmation Conditions

The operation of the sample code referenced in this application note (No. 1 to 15 in Table 1.2) has been confirmed under the following conditions.

Table 2.1 lists the operation check conditions.

**Table 2-1 Operation Confirmation Conditions** 

| Item                          |                               | Contents                                                                    |
|-------------------------------|-------------------------------|-----------------------------------------------------------------------------|
| MCU used                      |                               | R5F5671EHDFB (RX671 Group)                                                  |
| Operating                     | PLL clock                     | Main clock: 24 MHz                                                          |
| frequency                     | selected as                   | PLL: 240 MHz (main clock ×1/1 ×10)                                          |
|                               | system clock                  | System clock (ICLK): 120 MHz (PLL ×1/2)                                     |
|                               | (No. 1 to 7 in                | Peripheral module clock A (PCLKA): 120 MHz (PLL ×1/2)                       |
|                               | Table 1.2)                    | Peripheral module clocks B to D (PCLKB to PCLKD): 60 MHz (PLL ×1/4)         |
|                               |                               | Flash interface clock (FCLK): 60 MHz (PLL ×1/4)                             |
|                               |                               | External bus clock (BCLK): 60 MHz (PLL ×1/4)                                |
|                               | HOCO clock                    | HOCO: 20 MHz                                                                |
|                               | selected as                   | System clock (ICLK): 20 MHz (HOCO ×1/1)                                     |
|                               | system clock                  | Peripheral module clock A (PCLKA): 20 MHz (HOCO ×1/1)                       |
|                               | (No. 8 to 11 in Table 1.2)    | Peripheral module clock B to D (PCLKB to PCLKD): 10 MHz (HOCO ×1/2)         |
|                               | III Table 1.2)                | Flash interface clock (FCLK): 10 MHz (HOCO ×1/2)                            |
|                               |                               | External bus clock (BCLK): 10 MHz (HOCO ×1/2)                               |
|                               | Main clock                    | Main clock: 24 MHz                                                          |
|                               | selected as                   | System clock (ICLK): 750 kHz (main clock ×1/32)                             |
|                               | system clock<br>(No. 12 to 15 | Peripheral module clock A (PCLKA): 750 kHz (main clock ×1/32)               |
|                               | in Table 1.2)                 | Peripheral module clock B to D (PCLKB to PCLKD): 750 kHz (main clock ×1/32) |
|                               | iii rabic 1.2)                | Flash interface clock (FCLK): 750 kHz (main clock ×1/32)                    |
|                               |                               | External bus clock (BCLK): 750 kHz (main clock ×1/32)                       |
| Operating v                   |                               | 3.3 V                                                                       |
| environmer                    | development                   | Renesas Electronics                                                         |
|                               | 11                            | e <sup>2</sup> studio Version: 2021-01                                      |
| C compiler                    |                               | Renesas Electronics                                                         |
|                               |                               | C/C++ Compiler Package for RX Family V3.03.00                               |
|                               |                               | Compiler option                                                             |
|                               |                               | The integrated development environment default settings are used.           |
| iodefine.h version            |                               | V 1.00                                                                      |
| Endian                        | mada                          | Little endian or big endian                                                 |
| Operating mode Processor mode |                               | Single-chip mode                                                            |
|                               |                               | Supervisor mode Version 1.00                                                |
| Sample cod                    |                               |                                                                             |
| board used                    | l                             | Renesas Starter Kit+ for RX671 (Product No. RTK5005671xxxxxxxx)             |

### 3. Software

After disabling peripheral functions still running after a reset and making nonexistent port settings, the sample code makes clock settings.

## 3.1 Disabling Peripheral Functions Still Running After a Reset

The sample code disables peripheral functions still running after a reset.

Only the peripheral modules listed below are not in the module stop state after a reset is canceled. To transition a module to the module stop state, set the corresponding module stop bit to "1" (transition to module stop state). Putting modules into the module stop state can reduce the power consumption of the device.

In the sample code the value of the constant MSTP\_STATE\_<target module name> is "0" (MODULE\_STOP\_DISABLE), so the target module does not transition to the module stop state. To transition one or more modules to the module stop state on the target system, set the corresponding constant(s) to "1" (MODULE\_STOP\_ENABLE) in r\_init\_stop\_module.h.

Table 3.1 lists the peripheral modules that are not in the module stop state after a reset.

Table 3-1 Peripheral Modules Not in Module Stop State After a Reset

| Peripheral Module | Module Stop Setting Bit | Value After Reset            | Setting When Not Using Module |
|-------------------|-------------------------|------------------------------|-------------------------------|
| EXDMAC*1          | MSTPCRA.MSTPA29 bit     | 0                            | 4                             |
| DMAC/DTC          | MSTPCRA.MSTPA28 bit     | (modulo eten etete           | (transition to module         |
| Standby RAM       | MSTPCRC.MSTPC7 bit      | (module stop state canceled) | stop state)                   |
| RAM               | MSTPCRC.MSTPC0 bit      | - Cariocica)                 | Stop state)                   |

Note 1. EXDMAC is function used only with device having 100-pin and above.

## 3.2 Nonexistent Port Settings

## 3.2.1 Processing Overview

The bits in the PDR registers corresponding to nonexistent ports are set to "1" (output). When writing in byte units to PDR or PODR registers containing nonexistent ports after this function has been called, set the direction control bits corresponding to the nonexistent ports to "1" and the port output data storage bits corresponding to the nonexistent ports to "0".

Table 3.2, Table 3.3, Table 3.4 and Table 3.5 list the nonexistent ports setting corresponding to 144/145 pin, 100 pin, 64pin and 48 pin device.

Table 3-2 Nonexistent Ports (145- and 144-pin)

| Port Symbol         | 145- and 144-Pin Products | Pins |
|---------------------|---------------------------|------|
| PORT0               | P04, P06                  | 2    |
| PORT1               | P10, P11                  | 2    |
| PORT2               | _                         | _    |
| PORT3               | _                         | _    |
| PORT4               | _                         | _    |
| PORT5               | P57                       | 1    |
| PORT6               | _                         | _    |
| PORT7 <sup>*1</sup> | _                         | _    |
| PORT8               | P84, P85                  | 2    |
| PORT9               | P94 to P97                | 4    |
| PORTA               | _                         | _    |
| PORTB               | _                         | _    |
| PORTC               | _                         | _    |
| PORTD               | _                         | _    |
| PORTE               | _                         | _    |
| PORTF               | PF0 to PF4, PF6, PF7      | 7    |
| PORTH               | PH0, PH3 to PH7           | 6    |
| PORTJ               | PJ0 to PJ2, PJ4, PJ6, PJ7 | 6    |

Note 1: The 145-pin TFLGA (PTLG0145JB-A) does not have P71 or P72.

Table 3-3 Nonexistent Ports (100-pin)

| Port Symbol | 100-Pin Products       | Pins |
|-------------|------------------------|------|
| PORT0       | P00 to P04, P06        | 6    |
| PORT1       | P10, P11               | 2    |
| PORT2       | _                      | _    |
| PORT3       | _                      | _    |
| PORT4       | _                      | _    |
| PORT5       | P56, P57               | 2    |
| PORT6       | P60 to P67             | 8    |
| PORT7       | P70 to P77             | 8    |
| PORT8       | P80 to P87             | 8    |
| PORT9       | P90 to P97             | 8    |
| PORTA       | _                      | _    |
| PORTB       | _                      | _    |
| PORTC       | _                      | _    |
| PORTD       | _                      | _    |
| PORTE       | _                      | _    |
| PORTF       | PF0 to PF7             | 8    |
| PORTH       | PH0, PH3 to PH7        | 6    |
| PORTJ       | PJ0 to PJ2, PJ4 to PJ7 | 7    |

**Table 3-4 Nonexistent Ports (64-pin)** 

| Port Symbol | 64-Pin Products        | Pins |
|-------------|------------------------|------|
| PORT0*1     | P00 to P04, P06, P07   | 7    |
| PORT1       | P10, P11, P14, P15     | 4    |
| PORT2       | P20 to P25             | 6    |
| PORT3       | P32, P33               | 2    |
| PORT4       | P44 to P47             | 4    |
| PORT5       | P50 to P52, P54 to P57 | 7    |
| PORT6       | P60 to P67             | 8    |
| PORT7       | P70 to P77             | 8    |
| PORT8       | P80 to P87             | 8    |
| PORT9       | P90 to P97             | 8    |
| PORTA       | PA0, PA3, PA5          | 3    |
| PORTB       | PB0 to PB4             | 5    |
| PORTC       | PC2, PC3               | 2    |
| PORTD       | PD0, PD1               | 2    |
| PORTE       | PE3 to PE5             | 3    |
| PORTF       | PF0 to PF7             | 8    |
| PORTH       | PH0, PH3 to PH7        | 6    |
| PORTJ       | PJ0 to PJ7             | 8    |

Note 1: P05 is not provided on TFBGA 64-pin.

Table 3-5 Nonexistent Ports (48-pin)

| Port Symbol | 48-Pin Products        | Pins |
|-------------|------------------------|------|
| PORT0       | P00 to P07             | 8    |
| PORT1       | P10, P11, P14, P15     | 4    |
| PORT2       | P20 to P25             | 6    |
| PORT3       | P32, P33               | 2    |
| PORT4       | P44 to P47             | 4    |
| PORT5       | P50 to P52, P54 to P57 | 7    |
| PORT6       | P60 to P67             | 8    |
| PORT7       | P70 to P77             | 8    |
| PORT8       | P80 to P87             | 8    |
| PORT9       | P90 to P97             | 8    |
| PORTA       | PA0, PA3, PA5, PA7     | 4    |
| PORTB       | PB0 to PB4             | 5    |
| PORTC       | PC0, PC1, PC2, PC3     | 4    |
| PORTD       | PD0, PD1, PD6, PD7     | 4    |
| PORTE       | PE0 to PE5             | 6    |
| PORTF       | PF0 to PF7             | 8    |
| PORTH       | PH0 to PH7             | 8    |
| PORTJ       | PJ0 to PJ7             | 8    |

## 3.2.2 Pin Count Setting

The setting in the sample code of project (PIN\_SIZE=144) is for 144-pin products. The other pin counts supported by this project are 145, 100, 64 and 48. If the pin count of the target device is other than 144, change the value of PIN\_SIZE in r\_init\_port\_initialize.h to match the target device.

## 3.3 Clock Settings

## 3.3.1 Clock Setting Procedure

Table 3.6 lists the steps in the clock setting procedure, the processing performed in each step, and the default settings of the sample code. Using the default settings, the sample code sets the PLL clock as the main clock and turns off the HOCO and sub-clock.

**Table 3-6 Clock Setting Procedure** 

| Step | Processing                           | Details of Pr                                                                                          | ocessing                                                                                                                                                                                                                                                                                                                             | Sample Code Settings                                                                                                     |
|------|--------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 1    | Sub-clock<br>setting* <sup>2</sup>   | Not used<br>Used                                                                                       | Initializes the sub-clock control circuit. Initializes the sub-clock control circuit, sets the drive capacity, and sets in SOSCWTCR the waiting time until output of the sub-clock to the internal clock starts; then starts oscillation by the sub-clock. After this, waits for the clock oscillation stabilization waiting time*1. | The sub-clock is not used.                                                                                               |
| 2    | Main clock<br>setting*2              | Not used<br>Used                                                                                       | This setting is unnecessary.  Sets the main clock drive capacity and sets in MOSCWTCR the waiting time until output of the main clock to the internal clocks starts, then starts oscillation by the main clock. After this, waits for the clock oscillation stabilization waiting time*1.                                            | The main clock is used.                                                                                                  |
| 3    | HOCO clock<br>setting*2              | Not used<br>Used                                                                                       | Turns off the HOCO power supply.  Sets the HOCO frequency, then starts oscillation by the HOCO clock. After this, waits for the clock oscillation stabilization waiting time*1 using hardware.                                                                                                                                       | The HOCO is not used.                                                                                                    |
| 4    | PLL clock<br>setting* <sup>2</sup>   | Not used<br>Used                                                                                       | Turns off the PLL power supply.  Sets the PLL input division ratio and frequency multiplication factor, then starts oscillation by the PLL clock. After this, waits for the clock oscillation stabilization waiting time*1.                                                                                                          | The PLL clock is used.                                                                                                   |
| 5    | CLKOUT<br>setting* <sup>3</sup>      | Not used used                                                                                          | This setting is unnecessary.  Selects the clock source output on the CLKOUT pin and sets the clock division ratio. After this, enables output on the CLKOUT pin.                                                                                                                                                                     | The CLKOUT is not Used                                                                                                   |
| 6    | Operating power control mode setting | Sets the operating power control mode according to the operating frequency and operating voltage used. |                                                                                                                                                                                                                                                                                                                                      | High-speed operating mode is selected.                                                                                   |
| 7    | Clock<br>division ratio<br>settings  | Changes the clock division ratios.                                                                     |                                                                                                                                                                                                                                                                                                                                      | <ul> <li>ICLK and PCLKA: ×1/2</li> <li>PCLKB to PCLKD,<br/>BCLK, and FCLK: ×1/4</li> <li>BCLK: Output stopped</li> </ul> |
| 8    | System clock switching               | Switches acc                                                                                           | ording to the system used.                                                                                                                                                                                                                                                                                                           | Switches to PLL clock.                                                                                                   |

- Note 1. Confirms that the appropriate bit in the oscillation stabilization flag register (OSCOVFSR) is set to "1"
- Note 2. Change the values of the constants in r\_init\_clock.h as necessary to match the selection of the clocks you wish to use or not use.
- Note 3. The sample code only makes the CLKOUT settings. To actually output this clock, refer to I/O Ports and Multi-Function Pin Controller (MPC), in RX671 Group User's Manual: Hardware, and make settings appropriate for your system.

## 3.4 Section Composition

Table 3.7 lists the section data changed in the sample code. For details on adding, changing, and deleting section, refer to the RX Family C/C++ Compiler Package User's Manual.

Table 3-7 Section Data Changed in the Sample Code

| Section Name | Change   | Address    | Function                    |
|--------------|----------|------------|-----------------------------|
| End_of_RAM   | Addition | 0005 FFFCh | Last address of On-chip RAM |

## 3.5 File Composition

Table 3.8 lists the files used in the sample code. Files generated by the integrated development environment are not included in this table.

Table 3-8 Files Used in the Sample Code

| File Name                | Outline                                                  | Remarks |
|--------------------------|----------------------------------------------------------|---------|
| main.c                   | Main processing routine                                  |         |
| r_init_stop_module.c     | Disable peripheral functions still running after a reset |         |
| r_init_stop_module.h     | Header file of r_init_stop_module.c                      |         |
| r_init_port_initialize.c | Initial nonexistent port settings                        |         |
| r_init_port_initialize.h | Header file of r_init_port_initialize.c                  |         |
| r_init_clock.c           | Initial clock settings                                   |         |
| r_init_clock.h           | Header file of r_init_clock.c                            |         |
| r_init_rom_cache.c       | Initial ROM cache settings                               |         |
| r_init_rom_cache.h       | Header file of r_init_rom_cache.c                        |         |

## 3.6 Option-Setting Memory

Table 3.9 lists the option-setting memory configured in the sample code. When necessary, set a value suited to the user system.

Table 3-9 Option-Setting Memory Configured in the Sample Code

| Symbol | Address                  | Setting Value | Contents                                       |
|--------|--------------------------|---------------|------------------------------------------------|
| OFS0   | FE7F 5D04h to FE7F 5D07h | FFFF FFFFh    | IWDT stopped after a reset                     |
|        |                          |               | WDT stopped after a reset                      |
| OFS1   | FE7F 5D08h to FE7F 5D0Bh | FFFF FFFFh    | Voltage monitor 0 reset disabled after a reset |
|        |                          |               | HOCO oscillation disabled after a reset        |
| MDE    | FE7F 5D00h to FE7F 5D03h | FFFF FFFFh    | Little endian, linear mode                     |

#### 3.7 **Constants**

Table 3.10 shows constants (user changeable) used by sample code (1/3). Table 3.11 shows constants (user changeable) used by sample code (2/3). Table 3.12 shows constants (user changeable) used by sample code (3/3). Table 3-13 shows constants (non user-changeable) used by sample code.

Table 3.14 shows constants for 145- and 144- pin products (PIN\_SIZE 145 or 144). Table 3.15 shows constants for 100-pin products (PIN\_SIZE 100). Table 3.16 shows constants for 64-pin products (PIN\_SIZE 64). Table 3.17 shows constants for 48- pin products (PIN\_SIZE = 48).

Table 3-10 Constants (User Changeable) Used by Sample Code (1/3)

| Constant Name   | Setting Value  | Contents                                              |
|-----------------|----------------|-------------------------------------------------------|
| SEL_MAIN*1      | B_USE          | Main clock enable/disable selection                   |
|                 |                | B_USE: Used (main clock enabled)                      |
|                 |                | B_NOT_USE: Not used (main clock disabled)             |
| MAIN_CLOCK_HZ*1 | 24,000,000 L   | Main clock oscillator frequency (Hz)                  |
| REG_MOFCR*1     | 00h            | Main clock oscillator drive capacity setting          |
|                 |                | (setting value of MOFCR register)                     |
| REG_MOSCWTCR*1  | 53h            | Setting value of main clock wait control register     |
| SEL_SUB*1*2     | B_NOT_USE      | Sub-clock usage selection (used as system clock)      |
|                 |                | B_USE: Used                                           |
|                 |                | B_NOT_USE: Not used                                   |
| SEL_RTC*1*2     | B_NOT_USE      | Sub-clock usage selection (used as RTC count          |
|                 |                | source)                                               |
|                 |                | B_USE: Used                                           |
|                 |                | B_NOT_USE: Not used                                   |
| SEL_EXT_SUB     | B_NOT_USE      | Select the clock source for each module (including    |
|                 |                | RTC) in the backup area and Remote Control            |
|                 |                | Signal Receiver (REMC)                                |
|                 |                | B_NOT_USE: Internal sub-clock oscillator              |
|                 |                | B_USE : External sub-clock oscillator                 |
| SUB_CLOCK_HZ*1  | 32,768 L       | Sub-clock oscillator frequency (Hz)                   |
| REG_SOSCWTCR*1  | 21h            | Setting value of sub-clock wait control register      |
| REG_RCR3*1      | CL_STD         | Sub-clock oscillator drive capacity selection         |
|                 |                | CL_STD: Drive capacity for standard CL                |
|                 |                | CL_LOW: Drive capacity for low CL                     |
| SEL_PLL*1       | B_USE_PLL_MAIN | PLL clock enable/disable selection                    |
|                 |                | B_USE_PLL_MAIN : Used (main clock)                    |
|                 |                | B_USE_PLL_HOCO: Used (HOCO)                           |
|                 |                | B_NOT_USE: Not used (PLL clock disabled)              |
| REG_PLLCR*1     | 1300h          | PLL input division ratio and frequency multiplication |
|                 |                | factor settings (setting value of PLLCR register)     |

Note 1. Change the settings values in r\_init\_clock.h to match the target system.

Note 2. The sub-clock oscillates when either SEL SUB or SEL RTC, or both of them, are set to B USE (use).

Table 3-11 Constants (User Changeable) Used by Sample Code (2/3)

| Constant Name       | Setting Value | Contents                                              |
|---------------------|---------------|-------------------------------------------------------|
| SEL_HOCO*1          | B_NOT_USE     | HOCO clock enable/disable selection                   |
|                     |               | B_USE : Used (HOCO clock enabled)                     |
|                     |               | B_NOT_USE: Not used (HOCO clock disabled)             |
| REG_HOCOCR2*1       | FREQ_20MHZ    | HOCO clock frequency selection                        |
|                     |               | FREQ_16MHZ: 16 MHz                                    |
|                     |               | FREQ_18MHZ: 18 MHz                                    |
|                     |               | FREQ_20MHZ: 20 MHz                                    |
| SEL_SYSCLK*1        | CLK_PLL       | System clock clock source selection                   |
|                     |               | CLK_PLL : PLL                                         |
|                     |               | CLK_HOCO : HOCO                                       |
|                     |               | CLK_MAIN : main clock                                 |
|                     |               | CLK_SUB : sub-clock                                   |
| REG_OPCCR*1         | OPCM_HIGH     | Operating power control mode selection*4              |
|                     |               | OPCM_HIGH: High-speed operating mode                  |
|                     |               | OPCM_LOW_1: Low-speed operating mode 1*2              |
|                     |               | OPCM_LOW_2: Low-speed operating mode 2*3              |
| SEL_CKOUT*1         | CKOUT_NOT_USE | Clock output enable/disable selection                 |
|                     |               | CKOUT_USE : Enable clock out                          |
|                     |               | CKOUT_NOT_USE: Disable clock out                      |
| CKO_CLK*1           | CKO_LOCO      | Clock output source selection                         |
|                     |               | CKO_LOCO: LOCO                                        |
|                     |               | CKO_HOCO: HOCO                                        |
|                     |               | CKO_MAIN: main clock                                  |
|                     |               | CKO_SUB : sub-clock                                   |
|                     |               | CKO_PLL : PLL                                         |
| CKO_DIV*1           | 0h            | Clock output divisor selection                        |
|                     |               | 0h : 1/1                                              |
|                     |               | 1h : 1/2                                              |
|                     |               | 2h : 1/4                                              |
|                     |               | 3h : 1/8                                              |
|                     |               | 4h : 1/16                                             |
| SEL_HOCO_TRIMMING*1 | B_NOT_USE     | select the HOCO trimming function                     |
|                     |               | B_USE : Used (HOCO trimming function                  |
|                     |               | enabled)                                              |
|                     |               | B_NOT_USE: Not used (HOCO trimming function disabled) |
| REG_HOCO_TRIMMING*1 | 0             | Set the frequency trimming value for the HOCO.        |
|                     |               | 0(Frequency: Low) - 511(Frequency: High)              |
| SEL_HOCO_FLL*5      | B_NOT_USE     | Select the FLL function                               |
|                     |               | B_USE : Used (HOCO FLL function                       |
|                     |               | enabled)                                              |
|                     |               | B_NOT_USE: Not used (HOCO FLL function                |
|                     |               | disabled)                                             |

- Note 1. Change the settings values in r\_init\_clock.h to match the target system.
- Note 2. It is not possible to select low-speed operating mode 1 when the PLL clock is set to oscillate.
- Note 3. It is not possible to select low-speed operating mode 2 when the PLL clock or HOCO is set to oscillate.
- Note 4. The operating frequency range and operating voltage range differ depending on the operating mode. For details, see RX671 Group User's Manual: Hardware.
- Note 5. When using the FLL function, the sub-clock must be enabled. However, the external sub-clock cannot be used.

Table 3-12 Constants (User Changeable) Used by Sample Code (3/3)

| Constant Name                 | Setting Value                      | Contents                                                                                                                          |
|-------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| MSTP_STATE_EXDMAC*1           | MODULE_STOP_<br>DISABLE            | EXDMAC module stop state selection  MODULE_STOP_DISABLE: Disable module stop  MODULE_STOP_ENABLE: Transition to module stop       |
| MSTP_STATE_DMACDTC*1          | MODULE_STOP_<br>DISABLE            | DMAC and DTC module stop state selection  MODULE_STOP_DISABLE: Disable module stop  MODULE_STOP_ENABLE: Transition to module stop |
| MSTP_STATE_STBYRAM*1          | MODULE_STOP_<br>DISABLE            | Standby RAM module stop state selection  MODULE_STOP_DISABLE: Operating  MODULE_STOP_ENABLE: Stopped                              |
| MSTP_STATE_ RAM*1             | MODULE_STOP_<br>DISABLE            | RAM module stop state selection  MODULE_STOP_DISABLE: Operating  MODULE_STOP_ENABLE: Stopped                                      |
| PIN_SIZE*2                    | 144                                | Pin count of target device                                                                                                        |
| REG_ROMWT*3*4                 | ROMWT_1WAIT                        | ROM wait cycle selection  ROMWT_0WAIT: 0 wait cycles  ROMWT_1WAIT: 1 wait cycle                                                   |
| SEL_ROM_CACHE*5               | CACHE_ENABLE                       | ROM cache operation enable/disable CACHE_ENABLE: Operation enabled CACHE_DISABLE: Operation disabled                              |
| SEL_NON_CHCHEABLE_AR<br>EA0*5 | SEL_NON_CACHEAB<br>LE_AREA_DISABLE | Non-cacheable area 0 enable/disable SEL_NON_CACHEABLE_AREA_ENABLE: Enabled SEL_NON_CACHEABLE_AREA_DISABLE: Disabled               |
| SEL_NON_CHCHEABLE_AR<br>EA1*5 | SEL_NON_CACHEAB<br>LE_AREA_DISABLE | Non-cacheable area 1 enable/disable SEL_NON_CACHEABLE_AREA_ENABLE: Enabled SEL_NON_CACHEABLE_AREA_DISABLE: Disabled               |

Note 1. Change the settings values in r\_init\_stop\_module.h to match the target system.

Note 2. Change the settings values in r\_init\_port\_initialize.h to match the target system.

Note 3. Change the setting values in r\_init\_clock.h to match the target system.

Note 4. When ICLK is faster than 60 MHz, set it to 1 waits cycle.

Note 5. Change the settings values in r\_init\_rom\_cache.h to match the target system.

Table 3-13 Constants (Non User-Changeable) Used by Sample Code

| Table 3-13 Constants (Non | ,                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Constant Name             | Setting Value          | Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| B_NOT_USE                 | 0                      | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| B_USE                     | 1                      | Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| B_USE_PLL_MAIN            | 2                      | Used the PLL clock (clock source : main clock)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| B_USE_PLL_HOCO            | 3                      | Used the PLL clock (clock source : HOCO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CL_LOW                    | 02h                    | Sub-clock: Drive capacity for low CL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CL_STD                    | 0Ch                    | Sub-clock: Drive capacity for standard CL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| FREQ_16MHZ                | 00h                    | HOCO frequency: 16 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| FREQ_18MHZ                | 01h                    | HOCO frequency: 18 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| FREQ_20MHZ                | 02h                    | HOCO frequency: 20 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| CLK_PLL                   | 0400h                  | Clock source: PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CLK_HOCO                  | 0100h                  | Clock source: HOCO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CLK_SUB                   | 0300h                  | Clock source: sub-clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CLK_MAIN                  | 0200h                  | Clock source: main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ROMWT 0WAIT               | 0h                     | ROM wait cycles: 0 wait cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ROMWT_1WAIT               | 01h                    | ROM wait cycles: 1 wait cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| REG_SCKCR*1               | 21C2 1222h             | Internal clock division ratio and BCLK/SDCLK pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| _                         | (PLL selected)         | output control settings (setting value of SCKCR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                           | 10C1 0111h             | register)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                           | (HOCO selected)        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                           | 55C5 5555h             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                           | (other than the above) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OPCM_HIGH                 | 00h                    | Operating power control mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                           |                        | High-speed operating mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| OPCM_LOW_1                | 06h                    | Operating power control mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                           |                        | Low-speed operating mode 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| OPCM_LOW_2                | 07h                    | Operating power control mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                           |                        | Low-speed operating mode 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SUB_CLOCK_CYCLE           | (1,000,000,000L/       | Sub-clock cycle (ns)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                           | SUB_CLOCK_HZ)          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| FOR_CMT0_TIME             | 121212L                | Count cycle (ns) of timer for RTC software wait                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                           |                        | cycles (CMT0) = 1/LOCO (264 kHz) ×32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MODULE OTOD ENABLE        |                        | (LOCO = 264 kHz (max.), PCLKB ×1/32)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MODULE_STOP_ENABLE        | 1                      | Transition to module stop state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MODULE_STOP_DISABLE       | 0                      | Cancel module stop state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CACHE_ENABLE              | 1                      | ROM cache enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CACHE_DISABLE             | 0                      | ROM cache disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| NON_CACHEABLE_AREA_       | 1                      | Non-cacheable area enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ENABLE ADEA               |                        | Manager de la la company de la la la company de la la la company de la la company de la la company de la la company de la compan |
| NON_CACHEABLE_AREA_       | 0                      | Non-cacheable area disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DISABLE                   | 0                      | CLIVOLIT used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CKOUT_USE                 | 0                      | CLKOUT used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                           |                        | LOCO selected, division ratio 1/1, CLKOUT pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CKOLIT NOT LICE           |                        | output enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CKOUT_NOT_USE             | 1                      | CLKOUT not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                           |                        | LOCO selected, division ratio 1/1, CLKOUT pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CKO 1000                  | Oh                     | output disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CKO_LOCO                  | 0h                     | CLKOUT clock source: LOCO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| CKO_HOCO                  | 1h                     | CLKOUT clock source: HOCO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| CKO_MAIN                  | 2h                     | CLKOUT clock source: main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CKO_SUB                   | 3h                     | CLKOUT clock source: sub-clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CKO_PLL                   | 4h                     | CLKOUT clock source: PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Note 1. The setting value differs depending on the clock source of the selected system clock.

Table 3-14 Constants for 145- and 144-Pin Products (PIN\_SIZE=145 or PIN\_SIZE=144)

| Constant Name | Setting Value      | Contents                                 |
|---------------|--------------------|------------------------------------------|
| DEF_P0PDR     | 0x50               | Port P0 direction register setting value |
| DEF_P1PDR     | 0x03               | Port P1 direction register setting value |
| DEF_P2PDR     | 0x00               | Port P2 direction register setting value |
| DEF_P3PDR     | 0x00               | Port P3 direction register setting value |
| DEF_P4PDR     | 0x00               | Port P4 direction register setting value |
| DEF_P5PDR     | 0x80               | Port P5 direction register setting value |
| DEF_P6PDR     | 0x00               | Port P6 direction register setting value |
| DEF_P7PDR     | 0x00 <sup>*1</sup> | Port P7 direction register setting value |
| DEF_P8PDR     | 0x30               | Port P8 direction register setting value |
| DEF_P9PDR     | 0xF0               | Port P9 direction register setting value |
| DEF_PAPDR     | 0x00               | Port PA direction register setting value |
| DEF_PBPDR     | 0x00               | Port PB direction register setting value |
| DEF_PCPDR     | 0x00               | Port PC direction register setting value |
| DEF_PDPDR     | 0x00               | Port PD direction register setting value |
| DEF_PEPDR     | 0x00               | Port PE direction register setting value |
| DEF_PFPDR     | 0xDF               | Port PF direction register setting value |
| DEF_PHPDR     | 0xF9               | Port PH direction register setting value |
| DEF_PJPDR     | 0xD7               | Port PJ direction register setting value |

Note 1. For TFLGA (PTLG0145JB-A) 145-pin, P71 and P72 is nonexistent port, set the value to 0x06.

Table 3-15 Constants for 100-Pin Products (PIN\_SIZE=100)

| Constant Name | Setting Value | Contents                                 |
|---------------|---------------|------------------------------------------|
| DEF_P0PDR     | 0x5F          | Port P0 direction register setting value |
| DEF_P1PDR     | 0x03          | Port P1 direction register setting value |
| DEF_P2PDR     | 0x00          | Port P2 direction register setting value |
| DEF_P3PDR     | 0x00          | Port P3 direction register setting value |
| DEF_P4PDR     | 0x00          | Port P4 direction register setting value |
| DEF_P5PDR     | 0xC0          | Port P5 direction register setting value |
| DEF_P6PDR     | 0xFF          | Port P6 direction register setting value |
| DEF_P7PDR     | 0xFF          | Port P7 direction register setting value |
| DEF_P8PDR     | 0xFF          | Port P8 direction register setting value |
| DEF_P9PDR     | 0xFF          | Port P9 direction register setting value |
| DEF_PAPDR     | 0x00          | Port PA direction register setting value |
| DEF_PBPDR     | 0x00          | Port PB direction register setting value |
| DEF_PCPDR     | 0x00          | Port PC direction register setting value |
| DEF_PDPDR     | 0x00          | Port PD direction register setting value |
| DEF_PEPDR     | 0x00          | Port PE direction register setting value |
| DEF_PFPDR     | 0xFF          | Port PF direction register setting value |
| DEF_PHPDR     | 0xF9          | Port PH direction register setting value |
| DEF_PJPDR     | 0xF7          | Port PJ direction register setting value |

Table 3-16 Constants for 64-Pin Products (PIN\_SIZE=64)

| Constant Name | Setting Value | Contents                                 |
|---------------|---------------|------------------------------------------|
| DEF_P0PDR     | 0xDF*1        | Port P0 direction register setting value |
| DEF_P1PDR     | 0x33          | Port P1 direction register setting value |
| DEF_P2PDR     | 0x3F          | Port P2 direction register setting value |
| DEF_P3PDR     | 0x0C          | Port P3 direction register setting value |
| DEF_P4PDR     | 0xF0          | Port P4 direction register setting value |
| DEF_P5PDR     | 0xF7          | Port P5 direction register setting value |
| DEF_P6PDR     | 0xFF          | Port P6 direction register setting value |
| DEF_P7PDR     | 0xFF          | Port P7 direction register setting value |
| DEF_P8PDR     | 0xFF          | Port P8 direction register setting value |
| DEF_P9PDR     | 0xFF          | Port P9 direction register setting value |
| DEF_PAPDR     | 0x29          | Port PA direction register setting value |
| DEF_PBPDR     | 0x1F          | Port PB direction register setting value |
| DEF_PCPDR     | 0x0C          | Port PC direction register setting value |
| DEF_PDPDR     | 0x03          | Port PD direction register setting value |
| DEF_PEPDR     | 0x38          | Port PE direction register setting value |
| DEF_PFPDR     | 0xFF          | Port PF direction register setting value |
| DEF_PHPDR     | 0xF9          | Port PH direction register setting value |
| DEF_PJPDR     | 0xFF          | Port PJ direction register setting value |

Note 1. For TFBGA 64-pin, P05 is nonexistent port, set the value to 0xFF.

Table 3-17 Constants for 48-Pin Products (PIN\_SIZE=48)

| Constant Name | Setting Value | Contents                                 |
|---------------|---------------|------------------------------------------|
| DEF_P0PDR     | 0xFF          | Port P0 direction register setting value |
| DEF_P1PDR     | 0x33          | Port P1 direction register setting value |
| DEF_P2PDR     | 0x3F          | Port P2 direction register setting value |
| DEF_P3PDR     | 0x0C          | Port P3 direction register setting value |
| DEF_P4PDR     | 0xF0          | Port P4 direction register setting value |
| DEF_P5PDR     | 0xF7          | Port P5 direction register setting value |
| DEF_P6PDR     | 0xFF          | Port P6 direction register setting value |
| DEF_P7PDR     | 0xFF          | Port P7 direction register setting value |
| DEF_P8PDR     | 0xFF          | Port P8 direction register setting value |
| DEF_P9PDR     | 0xFF          | Port P9 direction register setting value |
| DEF_PAPDR     | 0xA9          | Port PA direction register setting value |
| DEF_PBPDR     | 0x1F          | Port PB direction register setting value |
| DEF_PCPDR     | 0x0F          | Port PC direction register setting value |
| DEF_PDPDR     | 0xC3          | Port PD direction register setting value |
| DEF_PEPDR     | 0x3F          | Port PE direction register setting value |
| DEF_PFPDR     | 0xFF          | Port PF direction register setting value |
| DEF_PHPDR     | 0xFF          | Port PH direction register setting value |
| DEF_PJPDR     | 0xFF          | Port PJ direction register setting value |

## 3.8 Functions

Table 3.18 lists the functions.

Table 3-18 Functions

| Function Name          | Outline                                                  |
|------------------------|----------------------------------------------------------|
| main                   | Main processing routine                                  |
| R_INIT_StopModule      | Disable peripheral functions still running after a reset |
| R_INIT_Port_Initialize | Initial nonexistent port settings                        |
| R_INIT_Clock           | Initial clock settings                                   |
| R_INIT_ROM_Cache       | Initial ROM cache settings                               |
| CGC_oscillation_main   | Main clock oscillation enable                            |
| CGC_oscillation_PLL    | PLL clock oscillation enable                             |
| CGC_oscillation_HOCO   | HOCO clock oscillation enable                            |
| CGC_oscillation_sub    | Sub-clock oscillation enable                             |
| CGC_disable_subclk     | Sub-clock disable                                        |
| oscillation_subclk     | Sub-clock oscillation enable                             |
| resetting_wtcr_subclk  | Sub-clock wait control register resetting                |
| init_rtc               | Initialize RTC                                           |
| cmt0_wait              | Software wait cycles using CMT0                          |
| set_ad_conversion_time | A/D sequential conversion time setting                   |
| enable_clkout          | Clock signal output setting                              |

## 3.9 Function Specifications

The following tables list the sample code function specifications.

main

Outline Main processing routine

**Header** None

**Declaration** void main(void)

**Description** Calls the settings function for disabling peripheral functions still running after a reset,

the initial nonexistent port settings function, the initial clock settings function, and the

initial ROM cache settings function.

Arguments None Return Value None

R\_INIT\_StopModule

Outline Disable peripheral functions still running after a reset

**Header** r\_init\_stop\_module.h

**Declaration** void R\_INIT\_StopModule(void)

**Description** Makes settings to transition to the module stop state.

Arguments None Return Value None

**Remarks** In the sample code, no transition to the module stop state occurs.

R INIT Port Initialize

Outline Initial nonexistent port settings

**Header** r\_init\_port\_initialize.h

**Declaration** void R\_INIT\_Port\_Initialize(void)

**Description** Makes initial settings to the port direction registers corresponding to the pins of

nonexistent port.

Arguments None Return Value None

**Remarks** The setting in the sample code (PIN\_SIZE=144) is for 144-pin products. When

writing in byte units to PDR or PODR registers containing nonexistent ports after this

function has been called, set the direction control bits corresponding to the

nonexistent ports to "1" and the port output data storage bits corresponding to the

nonexistent ports to "0".

R INIT Clock

Outline Initial clock settings
Header r init clock.h

**Declaration** void R INIT Clock(void)

**Description** Makes initial clock settings and specifies the number of ROM wait cycles.

Arguments None Return Value None

**Remarks** In the sample code processing is selected that sets the PLL clock as the system

clock, specifies one ROM wait cycles, and does not use a sub-clock.

The function set\_ad\_conversion\_time, which is called by R\_INIT\_Clock, must be called when the value of the PSW.I bit is "0" and the value of the ADCSR.ADST bit is "0". Therefore, clear the PSW.I bit to "0" (interrupts disabled) and the ADCSR.ADST

bit to "0" before calling R\_INIT\_Clock.

R INIT ROM Cache

Outline Initial ROM cache settings Header r\_init\_rom\_cache.h

**Declaration** void R\_INIT\_ROM\_Cache(void)

**Description** After specifying the non-cacheable areas, enables the ROM cache.

Arguments None Return Value None

**Remarks** In the sample code, this function only makes it possible for the ROM cache to

operate.

It is assumed that this function will be called while the ROM cache is in the disabled

state after the system starts.

To specify non-cacheable areas after the ROM cache has been enabled, first disable

the ROM cache and then call this function.

CGC\_oscillation\_main

Outline Main clock oscillation enable

**Header** r\_init\_clock.h

**Declaration** void CGC\_oscillation\_main (void)

**Description** Sets the drive capacity of the main clock and sets the MOSCWTCR register, then

starts oscillation of the main clock. After this, waits for the main clock oscillation

stabilization waiting time.

Arguments None Return Value None

CGC\_oscillation\_PLL

Outline PLL clock oscillation enable

Header r\_init\_clock.h

**Declaration** void CGC\_oscillation\_PLL (void)

**Description** Sets the PLL input division ratio and frequency multiplication factor, then starts

oscillation of the PLL clock. After this, waits for the PLL clock oscillation stabilization

waiting time.

Arguments None Return Value None

CGC\_oscillation\_HOCO

Outline HOCO clock oscillation enable

**Header** r\_init\_clock.h

**Declaration** void CGC\_oscillation\_HOCO (void)

**Description** Sets the HOCO frequency, then starts oscillation of the HOCO. After this, waits for

the HOCO oscillation stabilization waiting time.

Arguments None Return Value None

CGC\_oscillation\_sub

Outline Sub-clock oscillation enable

Header r\_init\_clock.h

**Declaration** void CGC\_oscillation\_sub (void)

**Description** Makes settings for using the sub-clock as the system clock or as the RTC count

source, or for both.

Arguments None Return Value None

CGC\_disable\_subclk

Outline Sub-clock disable Header r\_init\_clock.h

**Declaration** void CGC\_disable\_subclk (void)

**Description** Makes settings for when the sub-clock is not used as the system clock or as the RTC

count source.

Arguments None Return Value None

oscillation\_subclk

Outline Sub-clock oscillation enable

**Header** None

**Declaration** static void oscillation\_subclk (void)

**Description** Makes settings to start sub-clock oscillation.

Arguments None Return Value None

resetting\_wtcr\_subclk

Outline Sub-clock wait control register resetting

**Header** None

**Declaration** static void resetting\_wtcr\_subclk (void)

**Description** Resets the wait control register when returning from software standby mode. In this

case the wait control register is set to the minimum value.

Arguments None Return Value None

init\_rtc

Outline Initialize RTC

**Header** None

**Declaration** static void init\_rtc (void)

**Description** Makes initial settings for the RTC (clock supply setting and RTC software reset).

Arguments None Return Value None

cmt0\_wait

Outline Software wait cycles using CMT0

**Header** None

**Declaration** static void cmt0\_wait (uint32\_t cnt)

**Description** Used when waiting before writing to the RTC register.

Arguments uint32\_t cnt Wait time

cnt = Wait time (ns) ÷ FOR\_CMT0\_TIME\*1

Return Value None

**Remarks** Note 1. The duration of FOR\_CMT0\_TIME is calculated based on LOCO = 264 kHz

(max.). The actual wait time will differ depending on the LOCO frequency.

set\_ad\_conversion\_time

Outline A/D sequential conversion time setting

**Header** None

**Declaration** static void set\_ad\_conversion\_time (void)

**Description** Sets the sequential conversion time of S12AD unit 1 to medium speed.

Arguments None Return Value None

**Remarks** The ADSAM register, which is manipulated by this function, must be overwritten

when the value of the PSW.I bit is "0" and the value of the ADCSR.ADST bit is "0". Therefore, clear the PSW.I bit to "0" (interrupts disabled) and the ADCSR.ADST bit to

"0" before calling this function.

enable\_clkout

Outline CLKOUT setting

**Header** None

**Declaration** static void enable clkout (void)

**Description** Configure the setting when the CLKOUT is used.

Arguments None Return Value None

## 3.10 Flowcharts

## 3.10.1 Main Processing

Figure 3.1 shows the main processing.



Note 1. Clear the PSW.I bit to 0 (interrupts disabled) and the ADCSR.ADST bit to 0 before calling this function. The default value of the ADCSR.ADST bit is 0, so the setting of ADCSR.ADST is not checked by the program accompanying this application note. If it is possible that the ADCSR.ADST may be manipulated before the R\_INIT\_Clock function is called, add appropriate processing to clear the ADCSR.ADST bit to 0.

Figure 3.1 Main Processing

## 3.10.2 Disable Peripheral Functions Still Running After a Reset

Figure 3.2 is a flowchart of the processing for disabling of peripheral functions still running after a reset.



- Note 1. In the sample code the module stop state is canceled. To transition to the module stop state, set the corresponding constant #define MSTP\_STATE\_<target module name> to 1.
- Note 2. EXDMAC is function used only with device having 100-pin and above.

Figure 3.2 Disable Peripheral Functions Still Running After a Reset

#### 3.10.3 **Initial Nonexistent Port Settings**

Figure 3.3 is a flowchart of the processing for making initial nonexistent port settings.



Note 1. No processing of settings is performed for registers in which all bits correspond to existing pins (omitted during compile).

Figure 3.3 Initial Nonexistent Port Settings

## 3.10.4 Initial Clock Settings

Figure 3.4, Figure 3.5, and Figure 3.6 are flowcharts of the processing for making initial clock settings (1/3), (2/3), and (3/3).



Note 1. Change the values of the relevant constants to match the characteristics of the target system.

Figure 3.4 Initial Clock Settings (1/3)



- Note 1. Change the values of the relevant constants to match the characteristics of the target system.
- Note 2. The setting values differ depending on the system clock selected by the constant.
- Note 3. The setting values differ depending on the operating power control mode selected by the constant.

Figure 3.5 Initial Clock Settings (2/3)



Note 1. Change the values of the relevant constants to match the characteristics of the target system.

Figure 3.6 Initial Clock Settings (3/3)

## 3.10.5 ROM Cache Setting

Figure 3.7 is a flowchart of the processing for initial ROM cache settings.



Note 1. Set the non-cacheable areas to match the characteristics of your system.

In the sample code it is assumed that this function will be called while the ROM cache is in the disabled state after the system starts.

To specify non-cacheable areas after the ROM cache has been enabled, first disable the ROM cache and then call this function.

Figure 3.7 Initial ROM Cache Settings

### 3.10.6 Main Clock Oscillation Enable

Figure 3.8 is a flowchart of the processing for starting oscillation of the main clock.



- Note 1. Change the values of the relevant constants to match the characteristics of the target system.
- Note 2. The sample code accompanying this application note uses the initial value of the register.

Figure 3.8 Main Clock Oscillation Enable

### 3.10.7 PLL Clock Oscillation Enable

Figure 3.9 is a flowchart of the processing for starting oscillation of the PLL clock.



Note 1. Change the values of the relevant constants to match the characteristics of the target system.

Figure 3.9 PLL Clock Oscillation Enable

#### 3.10.8 **HOCO Clock Oscillation Enable**

Figure 3.10 is a flowchart of the processing for starting oscillation of the HOCO clock.



- 1. Change the values of the relevant constants to match the characteristics of the target system.
- Note 2. In this sample code, 0 is set as the default value.
- 3. When using the FLL function, the sub-clock must be enabled. However, the external sub-clock Note cannot be used.

Figure 3.10 HOCO Clock Oscillation Enable

#### 3.10.9 Sub-clock Oscillation Enable

Figure 3.11 and Figure 3.12 are flowcharts of the processing for starting oscillation of the sub-clock.



- Note 1. Use the formulas in Sub-Clock Oscillator Wait Control Register (SOSCWTCR), in RX671 Group User's Manual: Hardware to calculate the waiting time. Note that the sample code accompanying this application note uses the initial value of the register.
- Note 2. Change the value of the constant to match the characteristics of the target system.
- Note 3. When returning from software standby mode with the sub-clock selected as the system clock, supply of clock signals to the internals of the microcontroller starts after the time specified by bits SSTS4 to SSTS0 in SOSCWTCR has elapsed following generation of the return source. However, the sub-clock does not stop operating in software standby mode if value of the RTCEN bit in RCR3 is 1 (operates), in which case no oscillation stabilization time is needed for the sub-clock when returning from software standby mode. Therefore, bits SSTS7 to SSTS0 in SOSCWTCR are reset to 00h to minimize the sub-clock oscillation stabilization wait time.
- Note 4. The sample code accompanying this application note uses the initial value of the register.

Figure 3.11 Sub-clock Oscillation Enable (1/2)

Initialization

init\_rtc



Note 1. The sample code accompanying this application note selects the calendar count mode. Change the values of the constants to match the characteristics of the target system.

Figure 3.12 Sub-clock Oscillation Enable (2/2)

#### 3.10.10 Sub-clock Disable

Figure 3.13 is a flowchart of the processing for stopping the sub-clock.



Figure 3.13 Sub-clock Disable

#### 3.10.11 Software Wait Cycles Using CMT0

Figure 3.14 and Figure 3.15 are flowcharts of the processing for implementing a software wait using CMT0.



Figure 3.14 Software Wait Cycles Using CMT0 (1/2)



Note 1. When the watchdog timer (WDT) and independent watchdog timer (IWDT) are counting, use processing loop to refresh the WDT and IWDT.

Figure 3.15 Software Wait Cycles Using CMT0 (2/2)

### 3.10.12 A/D Sequential Conversion Time Settings

Figure 3.16 is a flowchart of the processing for making A/D sequential conversion time settings.



Figure 3.16 A/D Sequential Conversion Time Settings

#### 3.10.13 CLKOUT Settings

Figure 3.17 is a flowchart of the processing for making CLKOUT settings.



- Note 1. The initial settings example only makes operation settings. To actually output this clock, it is necessary to also make settings to the pin function control register and port mode register of the corresponding pin. Refer to section I/O Ports, and section Multi-Function Pin Controller(MPC), in RX671 Group User's Manual: Hardware, and make settings appropriate for your system.
- Note 2. Overwriting CKOSTP while the clock is oscillating may cause glitches in the output.

Figure 3.17 CLKOUT Settings

#### 4. Importing a Project

After importing the sample code, make sure to confirm build and debugger setting.

# 4.1 Importing a Project into e<sup>2</sup> studio

Follow the steps below to import your project into e<sup>2</sup> studio. Pictures may be different depending on the version of e<sup>2</sup> studio to be used.



Figure 4.1 Importing a Project into e<sup>2</sup> studio

## 4.2 Importing a Project into CS+

Follow the steps below to import your project into CS+. Pictures may be different depending on the version of CS+ to be used.



Figure 4.2 Importing a Project into CS+

### 5. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

#### 6. Reference Documents

User's Manual: Hardware

RX671 Group User's Manual: Hardware (R01UH0899)

(The latest version can be downloaded from the Renesas Electronics website.)

Technical Update/Technical News

(The latest version can be downloaded from the Renesas Electronics website.)

User's Manual: Development Tools

RX CC-RX Compiler User's Manual (R20UT3248)

(The latest version can be downloaded from the Renesas Electronics website.)

# **Revision History**

|      |           | Description |                      |
|------|-----------|-------------|----------------------|
| Rev. | Date      | Page        | Summary              |
| 1.00 | Jun.30.21 | _           | First edition issued |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

- 6. Voltage application waveform at input pin
  - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).
- 7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not quaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### Contact information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.