# HIGH-SPEED 3.3V 64K x 18 SYNCHRONOUS PIPELINED DUAL-PORT STATIC RAM WITH 3.3V OR 2.5V INTERFACE

#### Features

- True Dual-Port memory cells which allow simultaneous access of the same memory location
- High-speed clock to data access
  - Commercial: 4.2/5/6ns (max.)
  - Industrial: 5ns (max)
- Pipelined output mode
- Counter enable and reset features
- Dual chip enables allow for depth expansion without additional logic
- Full synchronous operation on both ports
  - 7.5ns cycle time, 133MHz operation (9.6 Gbps bandwidth)
  - Fast 4.2ns clock to data out
  - 1.8ns setup to clock and 0.7ns hold on all control, data, and address inputs @ 133MHz

- Data input, address, byte enable and control registers
- Self-timed write allows fast cycle time
- Separate byte controls for multiplexed bus and bus matching compatibility
- LVTTL- compatible, single 3.3V (±150mV) power supply for core
- LVTTL- compatible, selectable 3.3V (±150mV)/2.5V (±125mV) power supply for I/Os and control signals on each port
- Industrial temperature range (-40°C to +85°C) is available for selected speeds
- Available in a 128-pin Thin Quad Plastic Flatpack (TQFP), 208-pin fine pitch Ball Grid Array, and 256-pin Ball Grid Array
- Grid Array
  Green parts available, see ordering information

# Functional Block Diagram



**JULY 2019** 

# Description:

The IDT70V3389 is a high-speed 64K x 18 bit synchronous Dual-Port RAM. The memory array utilizes Dual-Port memory cells to allow simultaneous access of any address from both ports. Registers on control, data, and address inputs provide minimal setup and hold times. The timing latitude provided by this approach allows systems to be designed with very short cycle times. With an input data register, the IDT70V3389 has been optimized for applications having unidirectional or bidirectional data flow

in bursts. An automatic power down feature, controlled by  $\overline{\text{CE}}\text{0}$  and CE1, permits the on-chip circuitry of each port to enter a very low standby power mode.

The 70V3389 can support an operating voltage of either 3.3V or 2.5V on one or both ports, controllable by the OPT pins. The power supply for the core of the device (VDD) remains at 3.3V.

# Pin Configuration<sup>(1,2,3,4)</sup>

| 1                  | 2               | 3                  | 4                  | 5                 | 6                 | 7                 | 8                | 9                 | 10              | 11       | 12               | 13               | 14                 | 15              | 16                 | 17    |   |
|--------------------|-----------------|--------------------|--------------------|-------------------|-------------------|-------------------|------------------|-------------------|-----------------|----------|------------------|------------------|--------------------|-----------------|--------------------|-------|---|
| I/O9L              | NC              | Vss                | NC                 | NC                | NC                | A <sub>12</sub> L | A <sub>8</sub> L | NC                | V <sub>DD</sub> | CLKL     | CNTEN L          | A <sub>4</sub> L | Aol                | OPTL            | NC                 | Vss   | Α |
| NC                 | Vss             | NC                 | Vss                | NC                | A13L              | A9L               | NC               | CEOL              | Vss             | ADSL     | A <sub>5</sub> L | A <sub>1</sub> L | Vss                | VDDQR           | I/O <sub>8</sub> L | NC    | В |
| VDDQL              | I/O9R           | VDDQR              | V <sub>DD</sub>    | NC                | A <sub>14</sub> L | A <sub>10</sub> L | ŪBL              | CE <sub>1</sub> L | Vss             | R/WL     | A <sub>6</sub> L | A <sub>2</sub> L | VDD                | I/O8R           | NC                 | Vss   | С |
| NC                 | Vss             | I/O <sub>10L</sub> | NC                 | A <sub>15</sub> L | A <sub>11</sub> L | A7L               | <u>LB</u> L      | V <sub>DD</sub>   | ŌĒL             | ONTRST   | AзL              | VDD              | NC                 | VDDQL           | I/O7L              | I/O7R | D |
| I/O11L             | NC              | VDDQR              | I/O10R             |                   |                   |                   |                  |                   |                 |          |                  |                  | I/O <sub>6</sub> L | NC              | Vss                | NC    | Е |
| VDDQL              | I/O11R          | NC                 | Vss                |                   |                   |                   |                  |                   |                 |          |                  |                  | Vss                | I/O6R           | NC                 | VDDQR | F |
| NC                 | Vss             | I/O12L             | NC                 |                   |                   |                   |                  |                   |                 |          |                  |                  | NC                 | VDDQL           | I/O <sub>5</sub> L | NC    | G |
| VDD                | NC              | VDDQR              | I/O12R             |                   |                   |                   |                  | )V33              |                 |          |                  |                  | VDD                | NC              | Vss                | I/O5R | Н |
| VDDQL              | V <sub>DD</sub> | Vss                | Vss                |                   |                   |                   | В                | F208              | (5)             |          |                  |                  | Vss                | V <sub>DD</sub> | Vss                | VDDQR | J |
| I/O <sub>14R</sub> | Vss             | I/O13R             | Vss                |                   |                   |                   |                  | 08-P<br>pBG/      |                 |          |                  |                  | I/O3R              | VDDQL           | I/O4R              | Vss   | K |
| NC                 | I/O14L          | VDDQR              | I/O13L             |                   |                   |                   |                  | o Vie             |                 |          |                  |                  | NC                 | I/O3L           | Vss                | I/O4L | L |
| VDDQL              | NC              | I/O <sub>15R</sub> | Vss                |                   |                   |                   |                  |                   |                 |          |                  |                  | Vss                | NC              | I/O <sub>2</sub> R | VDDQR | M |
| NC                 | Vss             | NC                 | I/O <sub>15L</sub> |                   |                   |                   |                  |                   |                 |          |                  |                  | I/O1R              | VDDQL           | NC                 | I/O2L | N |
| I/O16R             | I/O16L          | VDDQR              | NC                 | NC                | NC                | A <sub>12</sub> R | A <sub>8</sub> R | NC                | VDD             | CLKR     | ONTEN R          | A <sub>4</sub> R | NC                 | I/O1L           | Vss                | NC    | Р |
| Vss                | NC              | I/O17R             | NC                 | NC                | A13R              | A9R               | NC               | CE <sub>0R</sub>  | Vss             | ĀDSR     | A <sub>5</sub> R | A <sub>1R</sub>  | Vss                | VDDQL           | I/Oor              | VDDQR | R |
| NC                 | I/O17L          | VDDQL              | Vss                | NC                | A14R              | A <sub>10R</sub>  | <del>UB</del> R  | CE1R              | Vss             | R/WR     | A <sub>6</sub> R | A <sub>2</sub> R | Vss                | NC              | Vss                | NC    | Т |
| Vss                | NC              | VDD                | NC                 | A <sub>15R</sub>  | A <sub>11R</sub>  | <b>A</b> 7R       | ŪBR              | V <sub>DD</sub>   | ŌĒR             | ONTRST F | Азп              | Aor              | VDD                | OPTR            | NC                 | I/OoL | U |

4832 tbl 02

- 1. All VDD pins must be connected to 3.3V power supply.
- 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V).
- 3. All Vss pins must be connected to ground supply.
- 4. Package body is approximately 15mm x 15mm x 1.4mm with 0.8mm ball pitch.
- 5. This package code is used to reference the package diagram.
- 6. This text does not indicate orientation of the actual part-marking.



70V3389S High-Speed 64K x 18 3.3V Dual-Port Synchronous Pipelined Static RAM

Pin Configuration<sup>(1,2,3,4)</sup> (con't.)

70V3389 BC256<sup>(5)</sup> BCG256<sup>(5)</sup>

## 256-Pin BGA Top View<sup>(6)</sup>

| A1     | A2     | A3     | A4    | A5           | A6           | A7          | A8    | A9                | A10   | A11     | A12              | A13              | A14         | A15            | A16   |
|--------|--------|--------|-------|--------------|--------------|-------------|-------|-------------------|-------|---------|------------------|------------------|-------------|----------------|-------|
| NC     | NC     | NC     | NC    | A14L         | A11L         | A8L         | NC    | CE <sub>1</sub> L | ŌĒL   | CNTENL  | A <sub>5</sub> L | A <sub>2</sub> L | AoL         | NC             | NC    |
| B1     | B2     | B3     | B4    | B5           | B6           | B7          | B8    | B9                | B10   | B11     | B12              | B13              | B14         | B15            | B16   |
| NC     | NC     | NC     | NC    | <b>A</b> 15L | <b>A</b> 12L | <b>A</b> 9L | UBL   | CEol              | R/WL  | CNTRSTL | <b>A</b> 4L      | <b>A</b> 1L      | VDD         | NC             | NC    |
| C1     | C2     | C3     | C4    | C5           | C6           | C7          | C8    | C9                | C10   | C11     | C12              | C13              | C14         | C15            | C16   |
| NC     | I/O9L  | Vss    | NC    | <b>A</b> 13L | <b>A</b> 10L | <b>A</b> 7L | NC    | LBL               | CLKL  | ADSL    | <b>A</b> 6L      | <b>A</b> 3L      | OPTL        | NC             | I/O8L |
| D1     | D2     | D3     | D4    | D5           | d6           | d7          | d8    | D9                | D10   | D11     | D12              | D13              | D14         | D15            | D16   |
| NC     | I/O9R  | NC     | Vdd   | Vddql        | Vddql        | Vddqr       | Vddqr | Vddql             | Vddql | Vddqr   | Vddqr            | VDD              | NC          | NC             | I/O8R |
| E1     | E2     | E3     | E4    | E5           | E6           | E7          | E8    | E9                | E10   | E11     | E12              | E13              | E14         | E15            | E16   |
| I/O10R | I/O10L | NC     | VddQl | VDD          | Vdd          | Vss         | Vss   | Vss               | Vss   | VDD     | VDD              | Vddqr            | NC          | I/O7L          | I/O7R |
| F1     | F2     | F3     | F4    | F5           | F6           | F7          | F8    | F9                | F10   | F11     | F12              | F13              | F14         | F15            | F16   |
| I/O11L | NC     | I/O11R | Vddql | Vdd          | Vss          | Vss         | Vss   | Vss               | Vss   | Vss     | Vdd              | Vddqr            | I/O6R       | NC             | I/O6L |
| G1     | G2     | G3     | G4    | G5           | G6           | G7          | G8    | G9                | G10   | G11     | G12              | G13              | G14         | G15            | G16   |
| NC     | NC     | I/O12L | Vddqr | Vss          | Vss          | Vss         | Vss   | Vss               | Vss   | Vss     | Vss              | VDDQL            | I/O5L       | NC             | NC    |
| H1     | H2     | H3     | H4    | H5           | H6           | H7          | H8    | H9                | H10   | H11     | H12              | h13              | H14         | H15            | H16   |
| NC     | I/O12R | NC     | Vddqr | Vss          | Vss          | Vss         | Vss   | Vss               | Vss   | Vss     | Vss              | Vddql            | NC          | NC             | I/O5R |
| J1     | J2     | J3     | J4    | J5           | J6           | J7          | J8    | <sup>J9</sup>     | J10   | J11     | J12              | J13              | J14         | J15            | J16   |
| I/O13L | I/O14R | I/O13R | Vddql | Vss          | Vss          | Vss         | Vss   | Vss               | Vss   | Vss     | Vss              | Vddqr            | I/O4R       | I/ <b>O</b> 3R | I/O4L |
| K1     | K2     | K3     | K4    | K5           | K6           | K7          | K8    | K9                | K10   | K11     | K12              | K13              | K14         | K15            | K16   |
| NC     | NC     | I/O14L | Vddql | Vss          | Vss          | Vss         | Vss   | Vss               | Vss   | Vss     | Vss              | Vddqr            | NC          | NC             | I/O3L |
| L1     | L2     | L3     | l4    | L5           | L6           | L7          | L8    | L9                | L10   | L11     | L12              | L13              | L14         | L15            | L16   |
| I/O15L | NC     | I/O15R | Vddqr | VDD          | Vss          | Vss         | Vss   | Vss               | Vss   | Vss     | Vdd              | Vddql            | I/O2L       | NC             | I/O2R |
| M1     | M2     | мз     | m4    | M5           | M6           | M7          | M8    | M9                | M10   | M11     | M12              | M13              | M14         | M15            | M16   |
| I/O16R | I/O16L | NC     | Vddqr | VDD          | VDD          | Vss         | Vss   | Vss               | Vss   | VDD     | Vdd              | Vddql            | I/O1R       | I/O1L          | NC    |
| N1     | N2     | N3     | N4    | N5           | n6           | n7          | N8    |                   | N10   | N11     | N12              | N13              | N14         | N15            | N16   |
| NC     | I/O17R | NC     | Vdd   | Vddqr        | Vddqr        | Vddql       | Vddql |                   | Vddqr | VDDQL   | Vddql            | VDD              | NC          | I/O0R          | NC    |
| P1     | P2     | P3     | P4    | P5           | P6           | P7          | P8    | P9                | P10   | P11     | P12              | P13              | P14         | P15            | P16   |
| NC     | I/O17L | NC     | NC    | <b>A</b> 13R | <b>A</b> 10R | <b>A</b> 7R | NC    | LBr               | CLKR  | ADSR    | <b>A</b> 6R      | <b>A</b> 3R      | NC          | NC             | I/Ool |
| R1     | R2     | R3     | R4    | R5           | R6           | R7          | R8    | R9                | R10   | R11     | R12              | R13              | R14         | R15            | R16   |
| NC     | NC     | NC     | NC    | <b>A</b> 15R | <b>A</b> 12R | <b>A</b> 9R | UBr   | CE0R              | R/WR  | CNTRSTR | <b>A</b> 4R      | <b>A</b> 1R      | OPTR        | NC             | NC    |
| T1     | T2     | T3     | T4    | T5           | T6           | T7          | T8    | T9                | T10   | T11     | T12              | T13              | T14         | T15            | T16   |
| NC     | NC     | NC     | NC    | <b>A</b> 14R | <b>A</b> 11R | <b>A</b> 8R | NC    | CE1R              | OEr   | CNTENR  | <b>A</b> 5R      | <b>A</b> 2R      | <b>A</b> 0R | NC             | NC    |

#### NOTES

4832 drw 02c

- 1. All VDD pins must be connected to 3.3V power supply.
- 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIH (0V).
- 3. All Vss pins must be connected to ground supply.
- 4. Package body is approximately 17mm x 17mm x 1.4mm, with 1.0mm ball-pitch.
- 5. This package code is used to reference the package diagram.
- 6. This text does not indicate orientation of the actual part-marking.



- 1. All VDD pins must be connected to 3.3V power supply.
- 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V).
- 3. All Vss pins must be connected to ground supply.
- 4. Package body is approximately 14mm x 20mm x 1.4mm.
- 5. This package code is used to reference the package diagram.
- 6. This text does not indicate orientation of the actual part-marking.
- 7. In the 70V3379 (32K x 18) and 70V3389 (64K x 18), pins 96 and 99 are NC. The upgrade devices 70V3399 (128K x 18) and 70V3319 (256K x 18) assign these pins as Vss. Customers who plan to take advantage of the upgrade path should treat these pins as Vss on the 70V3379 and 70V3389. If no upgrade is needed, the pins can be treated as NC.

#### Pin Names

| Left Port        | Right Port       | Names                                         |
|------------------|------------------|-----------------------------------------------|
| CEOL, CE1L       | CEOR, CE1R       | Chip Enables                                  |
| R/WL             | R/W̄R            | Read/Write Enable                             |
| ŌĒL              | <del>OE</del> r  | Output Enable                                 |
| Aol - A15L       | A0R - A15R       | Address                                       |
| I/O0L - I/O17L   | 1/Oor - 1/O17R   | Data Input/Output                             |
| CLKL             | CLKR             | Clock                                         |
| <del>AD</del> SL | <del>ADS</del> R | Address Strobe Enable                         |
| CNTENL           | <u>CNTEN</u> R   | Counter Enable                                |
| CNTRSTL          | <u>CNTRST</u> R  | Counter Reset                                 |
| UBL - LBL        | UBr - LBr        | Byte Enables (9-bit bytes)                    |
| VDDQL            | VDDQR            | Power (I/O Bus) (3.3V or 2.5V) <sup>(1)</sup> |
| OPTL             | OPTR             | Option for selecting VDDax <sup>(1,2)</sup>   |
| \                | /DD              | Power (3.3V) <sup>(1)</sup>                   |
| \                | /ss              | Ground (0V)                                   |

4832 tbl 01

#### NOTES:

- VDD, OPTx, and VDDOx must be set to appropriate operating levels prior to applying inputs on the I/Os and controls for that port.
- 2. OPTx selects the operating voltage levels for the I/Os and controls on that port. If OPTx is set to VIH (3.3V), then that port's I/Os and controls will operate at 3.3V levels and VDDOX must be supplied at 3.3V. If OPTx is set to VIL (0V), then that port's I/Os and controls will operate at 2.5V levels and VDDOX must be supplied at 2.5V. The OPT pins are independent of one another—both ports can operate at 3.3V levels, both can operate at 2.5V levels, or either can operate at 3.3V with the other at 2.5V.

## Truth Table I—Read/Write and Enable Control (1,2,3)

| ŌĒ | CLK | Œ₀ | CE <sub>1</sub> | ŪB | ĪΒ | R/W | Upper Byte<br>I/O <sub>9-18</sub> | Lower Byte<br>I/O <sub>0-8</sub> | MODE                     |
|----|-----|----|-----------------|----|----|-----|-----------------------------------|----------------------------------|--------------------------|
| Х  | 1   | L  | Н               | Н  | Н  | Χ   | High-Z                            | High-Z                           | All Bytes Deselected     |
| Х  | 1   | L  | Н               | Н  | L  | L   | High-Z                            | Din                              | Write to Lower Byte Only |
| Х  | 1   | L  | Н               | L  | Н  | L   | Din                               | High-Z                           | Write to Upper Byte Only |
| Χ  | 1   | L  | Н               | L  | L  | L   | Din                               | Din                              | Write to Both Bytes      |
| L  | 1   | L  | Н               | Н  | L  | Н   | High-Z                            | Dоит                             | Read Lower Byte Only     |
| L  | 1   | L  | Н               | L  | Н  | Н   | Dоит                              | High-Z                           | Read Upper Byte Only     |
| L  | 1   | L  | Н               | L  | L  | Н   | Dоит                              | Dоит                             | Read Both Bytes          |
| Н  | 1   | L  | Н               | L  | L  | Χ   | High-Z                            | High-Z                           | Outputs Disabled         |

### NOTES:

- 1. "H" = VIH, "L" = VIL, "X" = Don't Care.
- 2.  $\overline{ADS}$ ,  $\overline{CNTEN}$ ,  $\overline{CNTRST} = X$ .
- 3.  $\overline{\text{OE}}$  is an asynchronous input signal.



70V3389S

High-Speed 64K x 18 3.3V Dual-Port Synchronous Pipelined Static RAM

**Industrial and Commercial Temperature Ranges** 

### Truth Table II—Address Counter Control<sup>(1,2)</sup>

| Address | Previous<br>Address | Addr<br>Used | CLK      | ĀDS              | CNTEN            | CNTRST           | I/O <sup>(3)</sup> | MODE                                                  |
|---------|---------------------|--------------|----------|------------------|------------------|------------------|--------------------|-------------------------------------------------------|
| Х       | Х                   | 0            | <b>↑</b> | Χ                | Χ                | L <sup>(4)</sup> | Dvo(0)             | Counter Reset to Address 0                            |
| An      | Х                   | An           | 1        | L <sup>(4)</sup> | Х                | Н                | Dvo (n)            | External Address Used                                 |
| An      | Ар                  | Ар           | 1        | Н                | Н                | Н                | Dvo(p)             | External Address Blocked—Counter disabled (Ap reused) |
| Х       | Ар                  | Ap + 1       | 1        | Н                | L <sup>(5)</sup> | Н                | Dvo(p+1)           | Counter Enabled—Internal Address generation           |

4832 tbl 03

- 1. "H" = VIH, "L" = VIL, "X" = Don't Care.
- 2. Read and write operations are controlled by the appropriate setting of R/W, CEo, CE1, BEn and OE.
- 3. Outputs are in Pipelined mode: the data out will be delayed by one cycle.
- 4. ADS and CNTRST are independent of all other memory control signals including CEo, CE1 and BEn
- 5. The address counter advances if  $\overline{\text{CNTEN}} = \text{V}_{\text{IL}}$  on the rising edge of CLK, regardless of all other memory control signals including  $\overline{\text{CE}}_0$ , CE<sub>1</sub>,  $\overline{\text{BE}}_{\text{L}}$ .

# Recommended Operating Temperature and Supply Voltage<sup>(1)</sup>

| Grade      | Ambient<br>Temperature | GND | V <sub>DD</sub>     |
|------------|------------------------|-----|---------------------|
| Commercial | 0°C to +70°C           | 0V  | 3.3V <u>+</u> 150mV |
| Industrial | -40°C to +85°C         | 0V  | 3.3V <u>+</u> 150mV |

#### NOTES:

 Industrial temperature: for specific speeds, packages and powers contact your sales office.

# Absolute Maximum Ratings(1)

| Symbol               | Rating                               | Commercial<br>& Industrial | Unit |
|----------------------|--------------------------------------|----------------------------|------|
| Vterm <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6               | V    |
| TBIAS                | Temperature<br>Under Bias            | -55 to +125                | °C   |
| Tstg                 | Storage<br>Temperature               | -65 to +150                | °C   |
| Іоит                 | DC Output Current                    | 50                         | mA   |

#### NOTES:

Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated
in the operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect reliability.

 VTERM must not exceed VDD + 150mV for more than 25% of the cycle time or 4ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ VDD + 150mV.

# Recommended DC Operating Conditions with VDDQ at 2.5V

| Symbol | Parameter                                                       | Min.                | Тур. | Max.                        | Unit |
|--------|-----------------------------------------------------------------|---------------------|------|-----------------------------|------|
| VDD    | Core Supply Voltage                                             | 3.15                | 3.3  | 3.45                        | ٧    |
| VDDQ   | I/O Supply Voltage <sup>(3)</sup>                               | 2.375               | 2.5  | 2.625                       | ٧    |
| Vss    | Ground                                                          | 0                   | 0    | 0                           | ٧    |
| VIH    | Input High Voltage <sup>(3)</sup><br>(Address & Control Inputs) | 1.7                 | -    | VDDQ + 125mV <sup>(2)</sup> | V    |
| Vн     | Input High Voltage - I/O <sup>(3)</sup>                         | 1.7                 |      | VDDQ + 125mV <sup>(2)</sup> | ٧    |
| VIL    | Input Low Voltage                                               | -0.3 <sup>(1)</sup> | _    | 0.7                         | ٧    |

4832 tb1 05a

#### NOTES:

- 1.  $V_{IL \ge}$  -1.5V for pulse width less than 10 ns.
- 2. VTERM must not exceed VDDQ + 125mV.
- 3. To select operation at 2.5V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to V<sub>IL</sub> (0V), and VDDOX for that port must be supplied as indicated above.

# Recommended DC Operating Conditions with VDDQ at 3.3V

| Symbol | Parameter                                                       | Min.                | Тур. | Мах.                        | Unit |
|--------|-----------------------------------------------------------------|---------------------|------|-----------------------------|------|
| VDD    | Core Supply Voltage                                             | 3.15                | 3.3  | 3.45                        | ٧    |
| VDDQ   | I/O Supply Voltage <sup>(3)</sup>                               | 3.15                | 3.3  | 3.45                        | ٧    |
| Vss    | Ground                                                          | 0                   | 0    | 0                           | ٧    |
| VIH    | Input High Voltage<br>(Address & Control Inputs) <sup>(3)</sup> | 2.0                 | _    | VDDQ + 150mV <sup>(2)</sup> | V    |
| VIH    | Input High Voltage - I/O <sup>(3)</sup>                         | 2.0                 | -    | VDDQ + 150mV <sup>(2)</sup> | ٧    |
| VIL    | Input Low Voltage                                               | -0.3 <sup>(1)</sup> |      | 0.8                         | V    |

4832 tbl 05b

#### NOTES:

- 1.  $Vil \ge -1.5V$  for pulse width less than 10 ns.
- 2. VTERM must not exceed VDDQ + 150mV.
- To select operation at 3.3V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to ViH (3.3V), and VDDOX for that port must be supplied as indicated above.

6



70V3389S High-Speed 64K x 18 3.3V Dual-Port Synchronous Pipelined Static RAM

**Industrial and Commercial Temperature Ranges** 

# Capacitance<sup>(1)</sup>

 $(TA = +25^{\circ}C, F = 1.0MHz) TQFP ONLY$ 

| Symbol              | Parameter          | Conditions <sup>(2)</sup> | Max. | Unit |
|---------------------|--------------------|---------------------------|------|------|
| CIN                 | Input Capacitance  | VIN = 3dV                 | 8    | pF   |
| Соит <sup>(3)</sup> | Output Capacitance | Vout = 3dV                | 10.5 | pF   |

#### NOTES:

- 1. These parameters are determined by device characterization, but are not production tested.
- 2. 3dV references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V.
- 3. Cout also references CI/O.

# DC Electrical Characteristics Over the Operating

Temperature and Supply Voltage Range (VDD = 3.3V ± 150mV)

|            |                                      |                                                          | 70V3 | 389S |      |
|------------|--------------------------------------|----------------------------------------------------------|------|------|------|
| Symbol     | Parameter                            | Test Conditions                                          | Min. | Max. | Unit |
| Iu         | Input Leakage Current <sup>(1)</sup> | VDDQ = Max., VIN = 0V to VDDQ                            | _    | 10   | μΑ   |
| ILO        | Output Leakage Current               | $\overline{CE}_0$ = Vih or CE1 = Vil., Vout = 0V to VDDQ |      | 10   | μΑ   |
| Vol (3.3V) | Output Low Voltage <sup>(2)</sup>    | IOL = +4mA, VDDQ = Min.                                  |      | 0.4  | V    |
| Vон (3.3V) | Output High Voltage <sup>(2)</sup>   | IOH = -4mA, VDDQ = Min.                                  | 2.4  |      | V    |
| Vol (2.5V) | Output Low Voltage <sup>(2)</sup>    | IoL = +2mA, $VDDQ = Min$ .                               | _    | 0.4  | V    |
| Vон (2.5V) | Output High Voltage <sup>(2)</sup>   | IOH = -2mA, VDDQ = Min.                                  | 2.0  | _    | ٧    |

#### NOTES:

1. At VDD ≤ - 2.0V input leakages are undefined.

2. VDDQ is selectable (3.3V/2.5V) via OPT pins. Refer to p.4 for details.



High-Speed 64K x 18 3.3V Dual-Port Synchronous Pipelined Static RAM

**Industrial and Commercial Temperature Ranges** 

DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(3)</sup> (VDD = 3.3V ± 150mV)

|        |                                                           |                                                                                                                                                                           |        | 70V3389S4<br>Com'l Only  Version Typ. <sup>(4)</sup> Max |     | Co   | 389S5<br>m'l<br>Ind | 70V3<br>Com' |                     |      |      |
|--------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------|-----|------|---------------------|--------------|---------------------|------|------|
| Symbol | Parameter                                                 | Test Condition                                                                                                                                                            | Versio |                                                          |     | Max. | Typ. <sup>(4)</sup> | Max.         | Typ. <sup>(4)</sup> | Max. | Unit |
| IDD    | Dynamic Operating<br>Current (Both                        | CEL and CER= VIL,<br>Outputs Disabled,                                                                                                                                    | COM'L  | S                                                        | 375 | 460  | 285                 | 360          | 245                 | 310  | mA   |
|        | Ports Active)                                             | $f = fMAX^{(1)}$                                                                                                                                                          | IND    | S                                                        |     | _    | 285                 | 415          | 245                 | 360  |      |
| ISB1   | Standby Current<br>(Both Ports - TTL                      | $\overline{CE}L = \overline{CE}R = VIH$<br>$f = fMAX^{(1)}$                                                                                                               | COM'L  | S                                                        | 145 | 190  | 105                 | 145          | 95                  | 125  | mA   |
|        | Level Inputs)                                             | I = IMAX <sup>(1)</sup>                                                                                                                                                   | IND    | S                                                        | _   | _    | 105                 | 175          | 95                  | 150  |      |
| ISB2   | Standby Current<br>(One Port - TTL                        | CE"A" = VIL and CE"B" = VIH <sup>(5)</sup>                                                                                                                                | COM'L  | S                                                        | 265 | 325  | 190                 | 260          | 175                 | 225  | mA   |
|        | Level Inputs)                                             | Active Port Outputs Disabled,<br>f=fMAX <sup>(1)</sup>                                                                                                                    | IND    | S                                                        | _   | _    | 190                 | 300          | 175                 | 260  |      |
| ISB3   | Full Standby Current<br>(Both Ports - CMOS                | Both Ports CEL and CER > VDDQ - 0.2V,                                                                                                                                     | COM'L  | S                                                        | 6   | 15   | 6                   | 15           | 6                   | 15   | mA   |
|        | Level Inputs)                                             | VIN $\geq$ VDDQ - 0.2V or VIN $\leq$ 0.2V, $f = 0^{(2)}$                                                                                                                  | IND    | S                                                        |     |      | 6                   | 30           | 6                   | 30   |      |
| ISB4   | Full Standby Current<br>(One Port - CMOS<br>Level Inputs) | $\overline{CE}^*A^* \le 0.2V$ and $\overline{CE}^*B^* \ge VDDQ - 0.2V^{(5)}$                                                                                              | COM'L  | S                                                        | 265 | 325  | 180                 | 260          | 170                 | 225  | mA   |
|        | Level inhuis)                                             | $\begin{aligned} &\text{VIN} \geq \text{VDDQ} + 0.2 \text{V or VIN} \leq 0.2 \text{V,} \\ &\text{Active Port, Outputs Disabled,} \\ &f = f\text{MAX}^{(1)} \end{aligned}$ | IND    | S                                                        |     |      | 180                 | 300          | 170                 | 260  |      |

- 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency clock cycle of 1/tcyc, using "AC TEST CONDITIONS" at input levels of GND to 3V.
- 2. f = 0 means no address, clock, or control lines change. Applies only to input at CMOS level standby.
- 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
- 4. VDD = 3.3V,  $TA = 25^{\circ}C$  for Typ, and are not production tested. IDD DC(f=0) = 120mA (Typ).
- 5.  $\overline{CEx} = VIL \text{ means } \overline{CEox} = VIL \text{ and } CE1x = VIH$   $\overline{CEx} = VIH \text{ means } \overline{CEox} = VIH \text{ or } CE1x = VIL$ 

  - $\overline{\text{CE}} x \leq 0.2 V \text{ means } \overline{\text{CE}} \text{ox} \leq 0.2 V \text{ and } \text{CE} \text{1} x \geq V \text{ddo} \text{ } 0.2 V$
  - $\overline{\text{CE}}\text{x} \ge \text{V}_{\text{DDQ}} 0.2 \text{V} \text{ means } \overline{\text{CE}}_{\text{OX}} \ge \text{V}_{\text{DDQ}} 0.2 \text{V} \text{ or } \text{CE}_{\text{1X}} 0.2 \text{V}$
  - "X" represents "L" for left port or "R" for right port.



#### **AC Test Conditions**

| 710 1031 00Harrions                     |                          |  |  |  |  |  |  |
|-----------------------------------------|--------------------------|--|--|--|--|--|--|
| Input Pulse Levels (Address & Controls) | GND to 3.0V/GND to 2.35V |  |  |  |  |  |  |
| Input Pulse Levels (I/Os)               | GND to 3.0V/GND to 2.35V |  |  |  |  |  |  |
| Input Rise/Fall Times                   | 3ns                      |  |  |  |  |  |  |
| Input Timing Reference Levels           | 1.5V/1.25V               |  |  |  |  |  |  |
| Output Reference Levels                 | 1.5V/1.25V               |  |  |  |  |  |  |
| Output Load                             | Figures 1, 2, and 3      |  |  |  |  |  |  |





Figure 1. AC Output Test load.



Figure 2. Output Test Load (For tcklz, tckHz, tolz, and toHz). \*Including scope and jig.



Figure 3. Typical Output Derating (Lumped Capacitive Load).

# AC Electrical Characteristics Over the Operating Temperature Range (Read and Write Cycle Timing)<sup>(1,2)</sup> (VDD = $3.3V \pm 150$ mV, TA = $0^{\circ}$ C to $+70^{\circ}$ C)

|                    | 3V ± 150mV, TA = 0°C to +70°C)    |      | 70V3389S4<br>Com'l Only |      | 70V3389S5<br>Com'l<br>& Ind |      | 70V3389S6<br>Com'l Only |      |
|--------------------|-----------------------------------|------|-------------------------|------|-----------------------------|------|-------------------------|------|
| Symbol             | Parameter                         | Min. | Max.                    | Min. | Мах.                        | Min. | Max.                    | Unit |
| tcyc2              | Clock Cycle Time (Pipelined)      | 7.5  | _                       | 10   | _                           | 12   |                         | ns   |
| tcH2               | Clock High Time (Pipelined)       | 3    | _                       | 4    | _                           | 5    |                         | ns   |
| tCL2               | Clock Low Time (Pipelined)        | 3    | _                       | 4    | _                           | 5    |                         | ns   |
| tr                 | Clock Rise Time                   | _    | 3                       | _    | 3                           | _    | 3                       | ns   |
| tF                 | Clock Fall Time                   | _    | 3                       | _    | 3                           | _    | 3                       | ns   |
| tsa                | Address Setup Time                | 1.8  | _                       | 2.0  | _                           | 2.0  |                         | ns   |
| tha                | Address Hold Time                 | 0.7  | _                       | 0.7  | _                           | 1.0  |                         | ns   |
| tsc                | Chip Enable Setup Time            | 1.8  | _                       | 2.0  | _                           | 2.0  |                         | ns   |
| thc                | Chip Enable Hold Time             | 0.7  | _                       | 0.7  | _                           | 1.0  |                         | ns   |
| tsB                | Byte Enable Setup Time            | 1.8  | _                       | 2.0  | _                           | 2.0  |                         | ns   |
| tHB                | Byte Enable Hold Time             | 0.7  | _                       | 0.7  | _                           | 1.0  |                         | ns   |
| tsw                | R/W Setup Time                    | 1.8  | _                       | 2.0  | _                           | 2.0  |                         | ns   |
| thw                | R/W Hold Time                     | 0.7  | _                       | 0.7  | _                           | 1.0  |                         | ns   |
| tsp                | Input Data Setup Time             | 1.8  | _                       | 2.0  | _                           | 2.0  |                         | ns   |
| thd                | Input Data Hold Time              | 0.7  | _                       | 0.7  | _                           | 1.0  |                         | ns   |
| tsad               | ADS Setup Time                    | 1.8  | _                       | 2.0  | _                           | 2.0  |                         | ns   |
| thad               | ADS Hold Time                     | 0.7  | _                       | 0.7  | _                           | 1.0  |                         | ns   |
| tscn               | CNTEN Setup Time                  | 1.8  | _                       | 2.0  | _                           | 2.0  |                         | ns   |
| thcn               | CNTEN Hold Time                   | 0.7  | _                       | 0.7  | _                           | 1.0  |                         | ns   |
| tsrst              | CNTRST Setup Time                 | 1.8  | _                       | 2.0  | _                           | 2.0  |                         | ns   |
| thrst              | CNTRST Hold Time                  | 0.7  | _                       | 0.7  | _                           | 1.0  |                         | ns   |
| tOE <sup>(1)</sup> | Output Enable to Data Valid       | _    | 4                       |      | 5                           | _    | 6                       | ns   |
| tolz               | Output Enable to Output Low-Z     | 0    | _                       | 0    | —                           | 0    |                         | ns   |
| tонz               | Output Enable to Output High-Z    | 1    | 4                       | 1    | 4.5                         | 1    | 5                       | ns   |
| tCD2               | Clock to Data Valid (Pipelined)   | _    | 4.2                     | _    | 5                           | _    | 6                       | ns   |
| toc                | Data Output Hold After Clock High | 1    | _                       | 1    | _                           | 1    |                         | ns   |
| tckhz              | Clock High to Output High-Z       | 1    | 3                       | 1    | 4.5                         | 1.5  | 6                       | ns   |
| tcklz              | Clock High to Output Low-Z        | 1    | _                       | 1    | _                           | 1    | _                       | ns   |
| Port-to-Port I     | Delay                             | •    |                         |      |                             |      |                         |      |
| tco                | Clock-to-Clock Offset             | 6    | _                       | 8    | _                           | 10   |                         | ns   |

<sup>1.</sup> All input signals are synchronous with respect to the clock except for the asynchronous Output Enable  $(\overline{OE})$ .

<sup>2.</sup> These values are valid for either level of VDDQ (3.3V/2.5V). See page 4 for details on selecting the desired I/O voltage levels for each port.

4832 drw 06

4832 drw 07

Timing Waveform of Read Cycle for Pipelined Operation (2)



NOTES:

- 1.  $\overline{\text{OE}}$  is asynchronously controlled; all other inputs are synchronous to the rising clock edge.
- 2.  $\overline{ADS} = V_{IL}$ ,  $\overline{CNTEN}$  and  $\overline{CNTRST} = V_{IH}$ .
- 3. The output is disabled (High-Impedance state) by  $\overline{\text{CE}}_0 = \text{V}_{\text{IH}}$ ,  $\text{CE}_1 = \text{V}_{\text{IL}}$ ,  $\overline{\text{UB}}$ ,  $\overline{\text{LB}} = \text{V}_{\text{IH}}$  following the next rising edge of the clock. Refer to Truth Table 1.
- 4. Addresses do not have to be accessed sequentially since  $\overline{ADS} = V_{IL}$  constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 5. If  $\overline{\mathsf{UB}}$  or  $\overline{\mathsf{LB}}$  was HIGH, then the appropriate Byte of DATAout for Qn + 2 would be disabled (High-Impedance state).

# Timing Waveform of a Multi-Device Pipelined Read<sup>(1,2)</sup>



- 1. B1 Represents Device #1; B2 Represents Device #2. Each Device consists of one IDT70V3389 for this waveform, and are setup for depth expansion in this example. ADDRESS(B1) = ADDRESS(B2) in this situation.
- 2.  $\overline{UB}$ ,  $\overline{LB}$ ,  $\overline{OE}$ , and  $\overline{ADS}$  = ViL; CE1(B1), CE1(B2), R/W,  $\overline{CNTEN}$ , and  $\overline{CNTRST}$  = ViH.



# Timing Waveform of Left Port Write to Pipelined Right Port Read (1,2)



#### NOTES:

- 1.  $\overline{CE}_0$ ,  $\overline{UB}$ ,  $\overline{LB}$ , and  $\overline{ADS} = VIL$ ;  $CE_1$ ,  $\overline{CNTEN}$ , and  $\overline{CNTRST} = VIH$ .
- 2.  $\overline{OE}$  = VIL for the Right Port, which is being read from.  $\overline{OE}$  = VIH for the Left Port, which is being written to.
- 3. If tco ≤ minimum specified, then data from right port read is not valid until following right port clock cycle (ie, time from write to valid read on opposite port will be tco + 2 tcvc² + tco²). If tco > minimum, then data from right port read is available on first right port clock cycle (ie, time from write to valid read on opposite port will be tco + tcvc + tco²).

# Timing Waveform of Pipelined Read-to-Write-to-Read (**OE** = VIL)<sup>(2)</sup>



- 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
- 2.  $\overline{\text{CE}}_0$ ,  $\overline{\text{UB}}$ ,  $\overline{\text{LB}}$ , and  $\overline{\text{ADS}}$  = VIL;  $\overline{\text{CE}}_1$ ,  $\overline{\text{CNTEN}}$ , and  $\overline{\text{CNTRST}}$  = VIH. "NOP" is "No Operation".
- 3. Addresses do not have to be accessed sequentially since  $\overline{ADS} = V_{IL}$  constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be rewritten to guarantee data integrity.



# Timing Waveform of Pipelined Read-to-Write-to-Read (**OE** Controlled)<sup>(2)</sup>



#### NOTES:

- 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
- 2. CEo, UB, LB, and ADS = VIL; CE1, CNTEN, and CNTRST = VIH.
- 3. Addresses do not have to be accessed sequentially since ADS = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 4. This timing does not meet requirements for fastest speed grade. This waveform indicates how logically it could be done if timing so allows.

# Timing Waveform of Pipelined Read with Address Counter Advance<sup>(1)</sup>



- 1.  $\overline{CE}_0$ ,  $\overline{OE}$ ,  $\overline{UB}$ ,  $\overline{LB}$  = VIL; CE1, R/ $\overline{W}$ , and  $\overline{CNTRST}$  = VIH.
- 2. If there is no address change via  $\overline{ADS} = VIL$  (loading a new address) or  $\overline{CNTEN} = VIL$  (advancing the address), i.e.  $\overline{ADS} = VIH$  and  $\overline{CNTEN} = VIH$ , then the data output remains constant for subsequent clocks.

4832 drw 13

# Timing Waveform of Write with Address Counter Advance<sup>(1)</sup>



# Timing Waveform of Counter Reset<sup>(2)</sup>



- 1.  $\overline{CE}_0$ ,  $\overline{UB}$ ,  $\overline{LB}$ , and  $R/\overline{W} = VIL$ ; CE1 and  $\overline{CNTRST} = VIH$ .
- 2.  $\overline{CE}_0$ ,  $\overline{UB}$ ,  $\overline{LB}$  = VIL; CE1 = VIH.
- 3. The "Internal Address" is equal to the "External Address" when  $\overline{ADS} = V_{IL}$  and equals the counter output when  $\overline{ADS} = V_{IH}$ .
- 4. Addresses do not have to be accessed sequentially since  $\overline{ADS} = VIL$  constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 5. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
- 6. No dead cycle exists during counter reset. A READ or WRITE cycle may be coincidental with the counter reset cycle: ADDR 0 will be accessed. Extra cycles are shown here simply for clarification.
- 7. CNTEN = VIL advances Internal Address from 'An' to 'An +1'. The transition shown indicates the time required for the counter to advance. The 'An +1'Address is written to during this cycle.

# **Functional Description**

The IDT70V3389 provides a true synchronous Dual-Port Static RAM interface. Registered inputs provide minimal set-up and hold times on address, data, and all critical control inputs. All internal registers are clocked on the rising edge of the clock signal, however, the self-timed internal write pulse is independent of the LOW to HIGH transition of the clock signal.

An asynchronous output enable is provided to ease asynchronous bus interfacing. Counter enable inputs are also provided to stall the operation of the address counters for fast interleaved memory applications.

A HIGH on  $\overline{\text{CE}}$ oor a LOW on CE1 for one clock cycle will power down the internal circuitry to reduce static power consumption. Multiple chip enables allow easier banking of multiple IDT70V3389s for depth expansion configurations. Two cycles are required with  $\overline{\text{CE}}$ 0 LOW and CE1 HIGH to reactivate the outputs.

# Depth and Width Expansion

The IDT70V3389 features dual chip enables (refer to Truth Table I) in order to facilitate rapid and simple depth expansion with no requirements for external logic. Figure 4 illustrates how to control the various chip enables in order to expand two devices in depth.

The IDT70V3389 can also be used in applications requiring expanded width, as indicated in Figure 4. Through combining the control signals, the devices can be grouped as necessary to accommodate applications needing 36-bits or wider.





#### 70V3389S High-Speed 64K x 18 3.3V Dual-Port Synchronous Pipelined Static RAM

### Ordering Information



#### NOTES:

- 1. Contact your local sales office for Industrial temp range in other speeds, packages and powers.
- Green parts available. For specific speeds, packages and powers contact your local sales office.
   LEAD FINISH (SnPb) parts are Obsolete. Product Discontinuation Notice PDN# SP-17-02
   Note that information regarding recently obsoleted parts are included in this datasheet for customer convenience.

### Orderable Part Information

| Speed<br>(ns) | Orderable Part ID | Pkg. Pkg.<br>Code Type |       | Temp.<br>Grade |
|---------------|-------------------|------------------------|-------|----------------|
| 4             | 4 70V3389S4BC     |                        | CABGA | С              |
|               | 70V3389S4BC8      | BC256                  | CABGA | С              |
|               | 70V3389S4BCG      | BCG256                 | CABGA | С              |
|               | 70V3389S4BF       | BF208                  | CABGA | С              |
|               | 70V3389S4BF8      | BF208                  | CABGA | С              |
|               | 70V3389S4PRFG     | PKG128                 | TQFP  | С              |
|               | 70V3389S4PRFG8    | PKG128                 | TQFP  | С              |
| 5             | 70V3389S5BC       | BC256                  | CABGA | С              |
|               | 70V3389S5BC8      | BC256                  | CABGA | С              |
|               | 70V3389S5BCI      | BC256                  | CABGA | I              |
|               | 70V3389S5BCl8     | BC256                  | CABGA | I              |
|               | 70V3389S5BF       | BF208                  | CABGA | С              |
|               | 70V3389S5BF8      | BF208                  | CABGA | С              |
|               | 70V3389S5BFI      | BF208                  | CABGA | I              |
|               | 70V3389S5BFI8     | BF208                  | CABGA | I              |
| 6             | 70V3389S6BC       | BC256                  | CABGA | С              |
|               | 70V3389S6BC8      | BC256                  | CABGA | С              |
|               | 70V3389S6BF       | BF208                  | CABGA | С              |
|               | 70V3389S6BF8      | BF208                  | CABGA | С              |



01/05/06:

70V3389S

High-Speed 64K x 18 3.3V Dual-Port Synchronous Pipelined Static RAM

**Industrial and Commercial Temperature Ranges** 

# **Datasheet Document History**

01/18/99: Initial Public Release 03/15/99: Page 9 Additional notes 04/28/99: Added fpBGA package

06/08/99: Page 2 Changed package body height from 1.5mm to 1.4mm

06/15/99: Page 5 Deleted note 6 for Table II 0714//99: Page 2 Corrected pin T3 to VDDQL 08/04/99: Page 6 Improved power numbers

10/01/99: Upgraded speed to 133MHz, added 2.5V I/O capability

11/12/99: Replaced IDT logo

02/28/00: Added new BGA package, added full 2.5V interface capability

05/01/00: Page 2 Added ball pitch

Page 3 Renamed pins

Page 6 Made corrections to Truth Table Page 9 Changed  $\Omega$  numbers in figure 2 Page 4 Added information to pin and pin notes

01/10/01: Page 4 Added information to pin and pin notes
Page 6 Increased storage temperature parameter

Clarified TA Parameter

Page 8 DC Electrical parameters-changed wording from "open" to "disabled"

Removed note 7 on DC Characteristics table

Removed Preliminary status

04/10/01: Added Industrial Temperature Ranges and removed related notes

02/12/01: Page 2, 3 & 4 Added date revision to pin configurations Page 6 Removed industrial tempfootnote from table 04

Page 8 & 10 Removed industrial temp for 6ns from DC & AC Electrical Characteristic

Page 16 Removed industrial temp from 6ns in ordering information

Added industrial temp footnote

Page 1 & 17 Replaced TM logo with ® logo
Page 1 Added green availability to features

Page 16 Added green indicator to ordering information

02/08/06: Page 5 Changed footnote 2 for Truth Table I from ADS, CNTEN, CNTRST = VIH to ADS, CNTEN, CNTRST = X

07/25/08: Page 8 Corrected a typo in the DC Chars table
01/19/09: Page 16 Removed "IDT" from orderable part number
10/03/14: Page 16 Added Tape & Reel to Ordering Information
02/15/18: Product Discontinuation Notice - PDN# SP-17-02

Last time buy expires June 15, 2018

07/19/19: Page 2, 3 & 4 Updated package codes BF-208 to BF208, BC-256 to BC256, BCG256 and PK-128 to PKG128

Page 16 Added Orderable Part Information