# 3.3V CMOS 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS AND BUS-HOLD ## IDT74ALVCH162374 ## **FEATURES:** - 0.5 MICRON CMOS Technology - Typical tsk(o) (Output Skew) < 250ps - ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) - Vcc = 3.3V ± 0.3V, Normal Range - Vcc = 2.7V to 3.6V, Extended Range - $Vcc = 2.5V \pm 0.2V$ - CMOS power levels (0.4μ W typ. static) - · Rail-to-Rail output swing for increased noise margin - Available in TSSOP package ## **DRIVE FEATURES:** - · Balanced Output Drivers: ±12mA - · Low switching noise ## **APPLICATIONS:** - · 3.3V high speed systems - · 3.3V and lower voltage computing systems ## **DESCRIPTION:** This 16-bit edge-triggered D-type flip-flop is built using advanced dual metal CMOS technology. The ALVCH162374 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. It can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK) input, the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs. $\overline{\text{OE}}$ can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. $\overline{\text{OE}}$ does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The ALVCH162374 has series resistors in the device output structure which will significantly reduce line noise when used with light loads. This driver has been designed to drive $\pm 12$ mA at the designated threshold levels. The ALVCH162374 has "bus-hold" which retains the inputs' last state whenever the input goes to a high impedance. This prevents floating inputs and eliminates the need for pull-up/down resistor. ## **FUNCTIONAL BLOCK DIAGRAM** IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. INDUSTRIAL TEMPERATURE RANGE **JULY 2009** ## **PIN CONFIGURATION** TSSOP TOP VIEW ## **ABSOLUTE MAXIMUM RATINGS**(1) | Symbol | Description | Max | Unit | |----------------------|-------------------------------------------------|-----------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6 | ٧ | | VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND | -0.5 to Vcc+0.5 | V | | Tstg | Storage Temperature | -65 to +150 | °C | | lout | DC Output Current | -50 to +50 | mA | | lıĸ | Continuous Clamp Current,<br>VI < 0 or VI > VCC | ±50 | mA | | Іок | Continuous Clamp Current, Vo < 0 | -50 | mA | | lcc<br>Iss | Continuous Current through each Vcc or GND | ±100 | mA | #### NOTES: - 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Vcc terminals. - 3. All terminals except Vcc. ## **CAPACITANCE** (TA = +25°C, F = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit | |--------|--------------------------|------------|------|------|------| | CIN | Input Capacitance | VIN = 0V | 5 | 7 | pF | | Соит | Output Capacitance | Vout = 0V | 7 | 9 | pF | | CI/O | I/O Port Capacitance | VIN = 0V | 7 | 9 | pF | #### NOTE: 1. As applicable to the device type. ## **PIN DESCRIPTION** | Pin Names | Description | |-----------|------------------------------------------| | хDх | Data Inputs <sup>(1)</sup> | | xCLK | Clock Inputs | | хОх | 3-State Outputs | | xŌĒ | 3-State Output Enable Input (Active LOW) | #### NOTE: 1. These pins have "Bus-Hold". All other pins are standard inputs, outputs, or I/Os. # FUNCTION TABLE (EACH FLIP-FLOP)(1) | | Inputs | | Outputs | |-------------------|----------|-----|-------------------------------| | х <mark>ОЕ</mark> | xCLK | хDх | хОх | | L | <b>↑</b> | Н | Н | | L | <b>↑</b> | L | L | | L | H or L | X | Q <sub>0</sub> <sup>(2)</sup> | | Н | X | Х | Z | #### NOTES: - 1. H = HIGH Voltage Level - L = LOW Voltage Level - X = Don't Care - Z = High Impedance - ↑ = LOW-to-HIGH transition - 2. Output level before the indicated steady-state input conditions were established. ## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified: Operating Condition: $TA = -40^{\circ}C$ to $+85^{\circ}C$ | Symbol | Parameter | Test Con | ditions | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |----------------------|---------------------------------------------|-----------------------------------|---------------------|------|---------------------|------|------| | VIH | Input HIGH Voltage Level | Vcc = 2.3V to 2.7V | | 1.7 | _ | _ | V | | | | Vcc = 2.7V to 3.6V | | 2 | _ | _ | | | VIL | Input LOW Voltage Level | Vcc = 2.3V to 2.7V | | | _ | 0.7 | V | | | | Vcc = 2.7V to 3.6V | | _ | _ | 0.8 | | | Іін | Input HIGH Current | Vcc = 3.6V | VI = VCC | _ | _ | ±5 | μA | | lıL | Input LOW Current | Vcc = 3.6V | VI = GND | _ | _ | ±5 | μA | | Іоzн | High Impedance Output Current | Vcc = 3.6V | Vo = Vcc | _ | _ | ±10 | μA | | lozl | (3-State Output pins) | | Vo = GND | _ | _ | ±10 | | | Vik | Clamp Diode Voltage | VCC = 2.3V, IIN = -18mA | | _ | -0.7 | -1.2 | V | | VH | Input Hysteresis | Vcc = 3.3V | | | 100 | _ | mV | | ICCL<br>ICCH<br>ICCZ | Quiescent Power Supply Current | Vcc = 3.6V<br>Vin = GND or Vcc | | _ | 0.1 | 40 | μA | | Δlcc | Quiescent Power Supply Current<br>Variation | One input at Vcc - 0.6V, other in | nputs at Vcc or GND | _ | _ | 750 | μА | #### NOTE: ## **BUS-HOLD CHARACTERISTICS** | Symbol | Parameter <sup>(1)</sup> | Test Co | Test Conditions | | Typ. <sup>(2)</sup> | Max. | Unit | |---------------|----------------------------------|------------|-----------------|-------------|---------------------|------|------| | Івнн | Bus-Hold Input Sustain Current | Vcc = 3V | VI = 2V | - 75 | | _ | μΑ | | <b>I</b> BHL | | | VI = 0.8V | 75 | _ | _ | | | Івнн | Bus-Hold Input Sustain Current | Vcc = 2.3V | VI = 1.7V | <b>- 45</b> | _ | _ | μΑ | | <b>I</b> BHL | | | VI = 0.7V | 45 | _ | _ | | | Івнно | Bus-Hold Input Overdrive Current | Vcc = 3.6V | VI = 0 to 3.6V | _ | _ | ±500 | μA | | <b>I</b> BHLO | | | | | | | | ## NOTES: - 1. Pins with Bus-Hold are identified in the pin description. 2. Typical values are at Vcc = 3.3V, $+25^{\circ}C$ ambient. <sup>1.</sup> Typical values are at Vcc = 3.3V, +25°C ambient. ## **OUTPUT DRIVE CHARACTERISTICS** | Symbol | Parameter | Test Con | ditions <sup>(1)</sup> | Min. | Max. | Unit | |--------|---------------------|--------------------|------------------------|---------|------|------| | Voн | Output HIGH Voltage | Vcc = 2.3V to 3.6V | IOH = - 0.1mA | Vcc-0.2 | _ | V | | | | Vcc = 2.3V | IOH = -4mA | 1.9 | _ | | | | | | IOH = -6mA | 1.7 | _ | | | | | Vcc = 2.7V | IOH = -4mA | 2.2 | _ | | | | | | IOH = - 8mA | 2 | _ | | | | | Vcc = 3V | IOH = -6mA | 2.4 | _ | | | | | | IOH = - 12mA | 2 | _ | | | Vol | Output LOW Voltage | Vcc = 2.3V to 3.6V | IoL = 0.1mA | _ | 0.2 | V | | | | Vcc = 2.3V | IoL = 4mA | _ | 0.4 | | | | | | IoL = 6mA | _ | 0.55 | | | | | Vcc = 2.7V | IoL = 4mA | _ | 0.4 | | | | | | IoL = 8mA | _ | 0.6 | | | | | Vcc = 3V | IoL = 6mA | _ | 0.55 | | | | | | IOL = 12mA | _ | 0.8 | | #### NOTE: # **OPERATING CHARACTERISTICS, TA = 25°C** | | | | Vcc = 2.5V ± 0.2V | Vcc = 3.3V ± 0.3V | | |--------|------------------------------------------------|---------------------|-------------------|-------------------|------| | Symbol | Parameter | Test Conditions | Typical | Typical | Unit | | CPD | Power Dissipation Capacitance Outputs enabled | CL = 0pF, f = 10Mhz | 28 | 31 | pF | | CPD | Power Dissipation Capacitance Outputs disabled | | 10 | 11 | | ## **SWITCHING CHARACTERISTICS**(1) | | | Vcc = 2. | 5V ± 0.2V | <b>V</b> cc | = 2.7V | Vcc = 3.3 | V ± 0.3V | | |--------------|--------------------------------|----------|-----------|-------------|--------|-----------|----------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | fMAX | | 150 | _ | 150 | _ | 150 | _ | MHz | | <b>t</b> PLH | Propagation Delay | 1 | 5.4 | _ | 5.4 | 1 | 4.6 | ns | | <b>t</b> PHL | xCLK to xQx | | | | | | | | | tpzh | Output Enable Time | 1 | 6.5 | _ | 6.4 | 1 | 5.2 | ns | | tpzl | x <del>OE</del> to xQx | | | | | | | | | tphz | Output Disable Time | 1 | 5.6 | _ | 5 | 1.2 | 4.5 | ns | | tplz | x <del>OE</del> to xQx | | | | | | | | | tsu | Setup Time, data before CLK↑ | 2.1 | _ | 2.2 | _ | 1.9 | _ | ns | | ħΗ | Hold Time, data after CLK↑ | 0.6 | _ | 0.5 | _ | 0.5 | _ | ns | | tw | Pulse Duration, LE HIGH or LOW | 3.3 | _ | 3.3 | _ | 3.3 | _ | ns | | tsk(o) | Output Skew <sup>(2)</sup> | _ | _ | _ | _ | _ | 500 | ps | ## NOTES: - 1. See TEST CIRCUITS AND WAVEFORMS. $TA = -40^{\circ}C$ to $+85^{\circ}C$ . - 2. Skew between any two outputs of the same package and switching in the same direction. <sup>1.</sup> VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range. TA = - 40°C to + 85°C. # TEST CIRCUITS AND WAVEFORMS TEST CONDITIONS | Symbol | $Vcc^{(1)} = 3.3V \pm 0.3V$ | Vcc <sup>(1)</sup> =2.7V | Vcc <sup>(2)</sup> =2.5V±0.2V | Unit | |--------|-----------------------------|--------------------------|-------------------------------|------| | VLOAD | 6 | 6 | 2 x Vcc | V | | VIH | 2.7 | 2.7 | Vcc | V | | VT | 1.5 | 1.5 | Vcc / 2 | V | | VLZ | 300 | 300 | 150 | mV | | VHZ | 300 | 300 | 150 | mV | | CL | 50 | 50 | 30 | pF | #### **DEFINITIONS:** CL = Load capacitance: includes jig and probe capacitance. RT = Termination resistance: should be equal to ZouT of the Pulse Generator. #### NOTES: - 1. Pulse Generator for All Pulses: Rate $\leq$ 1.0MHz; tF $\leq$ 2.5ns; tR $\leq$ 2.5ns. - 2. Pulse Generator for All Pulses: Rate $\leq$ 1.0MHz; tr $\leq$ 2ns; tr $\leq$ 2ns. ## **SWITCH POSITION** | Test | Switch | |-----------------------------------------|--------| | Open Drain<br>Disable Low<br>Enable Low | VLOAD | | Disable High<br>Enable High | GND | | All Other Tests | Open | tSK(x) = |tPLH2 - tPLH1| of tPHL2 - tPHL1 Output Skew - tsκ(x) ## NOTES: - 1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs. - 2. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank. Propagation Delay ### **Enable and Disable Times** #### NOTE: 1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH. Set-up, Hold, and Release Times ALVC Link ## **ORDERING INFORMATION** ### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01 Jan 2024) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.