

# R1EV58256BxxN Series R1EV58256BxxR Series

256K EEPROM (32-Kword × 8-bit)
Ready/Busy and RES function (R1EV58256BxxR)

R10DS0208EJ0200 Rev.2.00 May 12, 2016

## **Description**

Renesas Electronics' R1EV58256BxxN series and R1EV58256BxxR series are electrically erasable and programmable EEPROM's organized as 32768-word × 8-bit. They have realized high speed, low power consumption and high reliability by employing advanced MONOS memory technology and CMOS process and circuitry technology. They also have a 64-byte page programming function to make their write operations faster.

#### **Features**

- Single supply: 2.7 to 5.5 V
- Access time:
  - 85 ns (max)/100 ns (max) at  $4.5 \text{ V} \le V_{CC} < 5.5 \text{ V}$
  - 120 ns (max) at 2.7 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V
- Power dissipation:
  - Active: 20 mW/MHz (typ)
  - Standby: 110 μW (max)
- On-chip latches: address, data,  $\overline{CE}$ ,  $\overline{OE}$ ,  $\overline{WE}$
- Automatic byte write: 10 ms (max)
- Automatic page write (64 bytes): 10 ms (max)
- Ready/Busy (only the R1EV58256BxxR series)
- Data polling and Toggle bit
- Data protection circuit on power on/off
- Conforms to JEDEC byte-wide standard
- Reliable CMOS with MONOS cell technology
- 10<sup>5</sup> or more erase/write cycles
- 10 or more years data retention
- Software data protection
- Write protection by RES pin (only the R1EV58256BxxR series)
- Temperature range: -40 to 85°C
- There are lead free products.

## **Ordering Information**

| Orderable Part Name | Access time | Package                   | Shipping<br>Container | Quantity                 |
|---------------------|-------------|---------------------------|-----------------------|--------------------------|
| R1EV58256BDANBI#B0  | 85ns/100ns/ | 600mil 28-pin plastic DiP | Tube                  | Max.13 pcs/tube          |
|                     | 120ns       | PRDP0028AB-A (DP-28V)     |                       | Max. 325pcs/inner box    |
| R1EV58256BSCNBI#B0  | 85ns/100ns/ | 400mil 28-pin plastic SOP | Tube                  | Max. 25 pcs/tube         |
|                     | 120ns       | PRSP0028DC-A (FP-28DV)    |                       | Max. 1,000 pcs/inner box |
| R1EV58256BSCNBI#S0  | 85ns/100ns/ | 400mil 28-pin plastic SOP | Tape and reel         | 1,000 pcs/reel           |
|                     | 120ns       | PRSP0028DC-A (FP-28DV)    |                       |                          |
| R1EV58256BTCNBI#B0  | 85ns/100ns/ | 28-pin plastic TSOP       | Tray                  | Max. 60 pcs/tray         |
|                     | 120ns       | PTSA0028ZB-A (TFP-28DBV)  |                       | Max. 600 pcs/inner box   |
| R1EV58256BTDRBI#B0  | 85ns/100ns/ | 32-pin plastic TSOP       | Tray                  | Max. 60 pcs/tray         |
|                     | 120ns       | PTSA0032KD-A (TFP-32DAV)  |                       | Max. 600 pcs/inner box   |

## **Pin Arrangement**



## **Pin Description**

| Pin name        | Function          |  |  |  |  |
|-----------------|-------------------|--|--|--|--|
| A0 to A14       | Address input     |  |  |  |  |
| I/O0 to I/O7    | Data input/output |  |  |  |  |
| ŌĒ              | Output enable     |  |  |  |  |
| CE              | Chip enable       |  |  |  |  |
| WE              | Write enable      |  |  |  |  |
| V <sub>CC</sub> | Power supply      |  |  |  |  |
| V <sub>SS</sub> | Ground            |  |  |  |  |
| RDY/Busy*1      | Ready busy        |  |  |  |  |
| RES*1           | Reset             |  |  |  |  |
| NC              | No connection     |  |  |  |  |

Note: 1. This function is supported by only the R1EV58256BxxR series.

## **Block Diagram**

Note: 1. This function is supported by only the R1EV58256BXXR series.



## **Operation Table**

| Operation     | CE              | ŌĒ              | WE              | RES*3                         | RDY/Busy*3                | I/O             |
|---------------|-----------------|-----------------|-----------------|-------------------------------|---------------------------|-----------------|
| Read          | V <sub>IL</sub> | $V_{IL}$        | V <sub>IH</sub> | V <sub>H</sub> * <sup>1</sup> | High-Z                    | Dout            |
| Standby       | V <sub>IH</sub> | ×* <sup>2</sup> | ×               | ×                             | High-Z                    | High-Z          |
| Write         | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>H</sub>                | High-Z to V <sub>OL</sub> | Din             |
| Deselect      | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>H</sub>                | High-Z                    | High-Z          |
| Write inhibit | ×               | ×               | V <sub>IH</sub> | ×                             | _                         | _               |
|               | ×               | V <sub>IL</sub> | ×               | ×                             | _                         | _               |
| Data polling  | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>H</sub>                | V <sub>OL</sub>           | Data out (I/O7) |
| Program reset | ×               | ×               | ×               | V <sub>IL</sub>               | High-Z                    | High-Z          |

Notes: 1. Refer to the recommended DC operating condition.

2. x: Don't care

3. This function is supported by only the R1EV58256BxxR series.

## **Absolute Maximum Ratings**

| Parameter                                  | Symbol | Value                      | Unit |
|--------------------------------------------|--------|----------------------------|------|
| Supply voltage relative to V <sub>SS</sub> | Vcc    | −0.6 to +7.0               | V    |
| Input voltage relative to V <sub>SS</sub>  | Vin    | $-0.5*^{1}$ to $+7.0*^{3}$ | V    |
| Operating temperature range*2              | Topr   | -40 to +85                 | °C   |
| Storage temperature range                  | Tstg   | -55 to +125                | °C   |

Notes: 1. Vin min = -3.0 V for pulse width  $\leq 50$  ns

- 2. Including electrical characteristics and data retention
- 3. Should not exceed  $V_{\text{CC}}$  + 1.0 V.

## **Recommended DC Operating Conditions**

| Parameter             | Symbol          | Min                  | Тур | Max                   | Unit |
|-----------------------|-----------------|----------------------|-----|-----------------------|------|
| Supply voltage        | V <sub>CC</sub> | 2.7                  | 3.0 | 5.5                   | V    |
|                       | V <sub>SS</sub> | 0                    | 0   | 0                     | V    |
| Input voltage*5       | $V_{IL}$        | -0.3* <sup>1</sup>   | _   | 0.8                   | V    |
|                       | V <sub>IH</sub> | 1.9* <sup>2</sup>    | _   | $V_{CC} + 0.3*^3$     | V    |
|                       | $V_H^{*4}$      | V <sub>CC</sub> -0.5 | _   | V <sub>CC</sub> + 1.0 | V    |
| Operating temperature | Topr            | -40                  | _   | +85                   | °C   |

Notes: 1.  $V_{IL}$  min: -1.0 V for pulse width  $\leq 50$  ns.

- 2.  $V_{IH}$  min for  $V_{CC}$  = 3.6 to 5.5 V is 2.2 V.
- 3.  $V_{IH}$  max:  $V_{CC}$  + 1.0 V for pulse width  $\leq$  50 ns.
- 4. This function is supported by only the R1EV58256BxxR series
- 5. Refer to the recommended AC operating condition during read and write operation.

## **DC Characteristics**

| Parameter                         | Symbol           | Min                        | Тур | Max             | Unit | Test conditions                           |
|-----------------------------------|------------------|----------------------------|-----|-----------------|------|-------------------------------------------|
| Input leakage current             | I <sub>LI</sub>  | _                          | _   | 2* <sup>1</sup> | μΑ   | V <sub>CC</sub> = 5.5 V, Vin = 5.5 V      |
| Output leakage current            | I <sub>LO</sub>  | _                          | _   | 2               | μΑ   | V <sub>CC</sub> = 5.5 V, Vout = 5.5/0.4 V |
| Standby V <sub>CC</sub> current   | I <sub>CC1</sub> | _                          |     | 20              | μΑ   | CE = V <sub>CC</sub>                      |
|                                   | I <sub>CC2</sub> | _                          |     | 1               | mA   | CE = V <sub>IH</sub>                      |
| Operating V <sub>CC</sub> current | I <sub>CC3</sub> |                            |     | 8               | mA   | lout = 0 mA, Duty = 100%,                 |
|                                   |                  |                            |     |                 |      | Cycle = 1 $\mu$ s, $V_{CC}$ = 3.6 V       |
|                                   |                  | _                          | _   | 12              | mA   | lout = 0 mA, Duty = 100%,                 |
|                                   |                  |                            |     |                 |      | Cycle = 1 ns, $V_{CC}$ = 5.5 V            |
|                                   |                  | _                          | _   | 12              | mA   | lout = 0 mA, Duty = 100%,                 |
|                                   |                  |                            |     |                 |      | Cycle = 120 $\mu$ s, $V_{CC}$ = 3.6 V     |
|                                   |                  | _                          | _   | 30              | mA   | lout = 0 mA, Duty = 100%,                 |
|                                   |                  |                            |     |                 |      | Cycle = 120 ns, V <sub>CC</sub> = 5.5 V   |
| Output low voltage                | V <sub>OL</sub>  | _                          |     | 0.4             | V    | I <sub>OL</sub> = 2.1 mA                  |
| Output high voltage               | V <sub>OH</sub>  | $V_{\text{CC}} \times 0.8$ | _   | _               | V    | I <sub>OH</sub> = -400 μA                 |

Note: 1.  $I_{LI}$  on  $\overline{RES}$  = 100  $\mu$ A max (only the R1EV58256BXXR series)

# Capacitance

 $(Ta = +25^{\circ}C, f = 1 \text{ MHz})$ 

| Parameter            | Symbol | Min | Тур | Max | Unit | Test conditions |
|----------------------|--------|-----|-----|-----|------|-----------------|
| Input capacitance*1  | Cin    | _   | _   | 6   | pF   | Vin = 0 V       |
| Output capacitance*1 | Cout   | _   | _   | 12  | pF   | Vout = 0 V      |

Note: 1. This parameter is periodically sampled and not 100% tested.

## **AC Characteristics**

 $(Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{CC} = 4.5\text{V to } 5.5\text{V})$ 

#### **Test Conditions**

• Input pulse levels: 0.4 V to 3.0 V, 0 V to  $V_{CC}$  ( $\overline{RES}$  pin\*<sup>2</sup>)

• Input rise and fall time:  $\leq 5$  ns

• Input timing reference levels: 0.8, 2.0 V

Output load: 1TTL Gate +100 pF
 Output reference levels: 1.5 V, 1.5 V

## **Read Cycle**

| Parameter                      | Symbol           | Min | Max | Unit | Test conditions                                                  |
|--------------------------------|------------------|-----|-----|------|------------------------------------------------------------------|
| Address to output delay        | t <sub>ACC</sub> | _   | 85  | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |
| CE to output delay             | t <sub>CE</sub>  | _   | 85  | ns   | OE = V <sub>IL</sub> , WE = V <sub>IH</sub>                      |
| OE to output delay             | t <sub>OE</sub>  | 10  | 40  | ns   | CE = V <sub>IL</sub> , WE = V <sub>IH</sub>                      |
| Address to output hold         | t <sub>OH</sub>  | 0   | _   | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |
| OE (CE) high to output float*1 | t <sub>DF</sub>  | 0   | 40  | ns   | CE = V <sub>IL</sub> , WE = V <sub>IH</sub>                      |
| RES low to output float*1,2    | t <sub>DFR</sub> | 0   | 350 | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |
| RES to output delay*2          | t <sub>RR</sub>  | 0   | 450 | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |

### **Write Cycle**

| Parameter                              | Symbol           | Min* <sup>3</sup> | Тур | Max              | Unit | Test conditions |
|----------------------------------------|------------------|-------------------|-----|------------------|------|-----------------|
| Address setup time                     | t <sub>AS</sub>  | 0                 | _   |                  | ns   |                 |
| Address hold time                      | t <sub>AH</sub>  | 50                | _   | _                | ns   |                 |
| CE to write setup time (WE controlled) | t <sub>CS</sub>  | 0                 |     |                  | ns   |                 |
| CE hold time (WE controlled)           | t <sub>CH</sub>  | 0                 |     |                  | ns   |                 |
| WE to write setup time (CE controlled) | t <sub>WS</sub>  | 0                 |     |                  | ns   |                 |
| WE hold time (CE controlled)           | t <sub>WH</sub>  | 0                 |     |                  | ns   |                 |
| OE to write setup time                 | t <sub>OES</sub> | 0                 |     |                  | ns   |                 |
| OE hold time                           | t <sub>OEH</sub> | 0                 |     |                  | ns   |                 |
| Data setup time                        | t <sub>DS</sub>  | 50                |     |                  | ns   |                 |
| Data hold time                         | t <sub>DH</sub>  | 0                 |     |                  | ns   |                 |
| WE pulse width (WE controlled)         | t <sub>WP</sub>  | 0.100             |     | 30               | μS   |                 |
| CE pulse width (CE controlled)         | t <sub>CW</sub>  | 0.100             |     | 30               | μS   |                 |
| Data latch time                        | t <sub>DL</sub>  | 50                |     |                  | ns   |                 |
| Byte load cycle                        | t <sub>BLC</sub> | 0.2               |     | 30               | μS   |                 |
| Byte load window                       | t <sub>BL</sub>  | 100               | _   | _                | μS   |                 |
| Write cycle time                       | t <sub>WC</sub>  | _                 | _   | 10* <sup>4</sup> | ms   |                 |
| Time to device busy                    | t <sub>DB</sub>  | 120               | _   | _                | ns   |                 |
| Write start time                       | t <sub>DW</sub>  | 0* <sup>5</sup>   | _   | _                | ns   |                 |
| Reset protect time* <sup>2</sup>       | t <sub>RP</sub>  | 100               | _   | _                | μS   |                 |
| Reset high time* <sup>2, 6</sup>       | t <sub>RES</sub> | 1                 | _   |                  | μS   |                 |

Notes: 1. t<sub>DF</sub> and t<sub>DFR</sub> are defined as the time at which the outputs achieve the open circuit conditions and are no longer driven

- 2. This function is supported by only the R1EV58256BxxR series.
- 3. Use this device in longer cycle than this value.
- 4.  $t_{WC}$  must be longer than this value unless polling techniques or RDY/ $\overline{\text{Busy}}$  (only the R1EV58256BxxR series) are used. This device automatically completes the internal write operation within this value.
- 5. Next read or write operation can be initiated after  $t_{DW}$  if polling techniques or RDY/Busy (only the R1EV58256BxxR series) are used.
- 6. This parameter is sampled and not 100% tested.
- 7. A6 through A14 are page address and these addresses are latched at the first falling edge of WE.
- 8. A6 through A14 are page address and these addresses are latched at the first falling edge of CE.
- 9. See AC read characteristics.

## **AC Characteristics**

 $(Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{CC} = 2.7 \text{ to } 5.5 \text{ V})$ 

#### **Test Conditions**

• Input pulse levels: 0.4 V to 2.4 V ( $V_{CC} \le 3.6 \text{ V}$ ), 0.4 V to 3.0 V ( $V_{CC} > 3.6 \text{ V}$ ), 0 V to  $V_{CC}$  ( $\overline{RES}$  pin\*<sup>2</sup>)

• Input rise and fall time:  $\leq 5$  ns

• Input timing reference levels: 0.8, 1.8 V

Output load: 1TTL Gate +100 pF
Output reference levels: 1.5 V, 1.5 V

## **Read Cycle**

| Parameter                      | Symbol           | Min | Max | Unit | Test conditions                                                  |
|--------------------------------|------------------|-----|-----|------|------------------------------------------------------------------|
| Address to output delay        | t <sub>ACC</sub> | _   | 120 | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |
| CE to output delay             | t <sub>CE</sub>  | _   | 120 | ns   | OE = V <sub>IL</sub> , WE = V <sub>IH</sub>                      |
| OE to output delay             | t <sub>OE</sub>  | 10  | 60  | ns   | CE = V <sub>IL</sub> , WE = V <sub>IH</sub>                      |
| Address to output hold         | t <sub>OH</sub>  | 0   | _   | ns   | CE = OE = V <sub>IL</sub> , WE = V <sub>IH</sub>                 |
| OE (CE) high to output float*1 | t <sub>DF</sub>  | 0   | 40  | ns   | CE = V <sub>IL</sub> , WE = V <sub>IH</sub>                      |
| RES low to output float*1,2    | t <sub>DFR</sub> | 0   | 350 | ns   | CE = OE = V <sub>IL</sub> , WE = V <sub>IH</sub>                 |
| RES to output delay*2          | t <sub>RR</sub>  | 0   | 600 | ns   | CE = OE = V <sub>IL</sub> , WE = V <sub>IH</sub>                 |

### **Write Cycle**

| Parameter                              | Symbol           | Min* <sup>3</sup> | Тур | Max              | Unit | Test conditions |
|----------------------------------------|------------------|-------------------|-----|------------------|------|-----------------|
| Address setup time                     | t <sub>AS</sub>  | 0                 |     | _                | ns   |                 |
| Address hold time                      | t <sub>AH</sub>  | 50                | _   | _                | ns   |                 |
| CE to write setup time (WE controlled) | t <sub>CS</sub>  | 0                 | _   | _                | ns   |                 |
| CE hold time (WE controlled)           | t <sub>CH</sub>  | 0                 | _   |                  | ns   |                 |
| WE to write setup time (CE controlled) | t <sub>WS</sub>  | 0                 | _   | _                | ns   |                 |
| WE hold time (CE controlled)           | t <sub>WH</sub>  | 0                 | _   | _                | ns   |                 |
| OE to write setup time                 | t <sub>OES</sub> | 0                 | _   | _                | ns   |                 |
| OE hold time                           | t <sub>OEH</sub> | 0                 | _   | _                | ns   |                 |
| Data setup time                        | t <sub>DS</sub>  | 70                | _   | _                | ns   |                 |
| Data hold time                         | $t_{DH}$         | 0                 | _   | _                | ns   |                 |
| WE pulse width (WE controlled)         | t <sub>WP</sub>  | 0.200             | _   | 30               | μS   |                 |
| CE pulse width (CE controlled)         | t <sub>CW</sub>  | 0.200             | _   | 30               | μS   |                 |
| Data latch time                        | $t_{DL}$         | 100               | _   |                  | ns   |                 |
| Byte load cycle                        | t <sub>BLC</sub> | 0.3               | _   | 30               | μs   |                 |
| Byte load window                       | $t_{BL}$         | 100               | _   |                  | μs   |                 |
| Write cycle time                       | t <sub>WC</sub>  | _                 | _   | 10* <sup>4</sup> | ms   |                 |
| Time to device busy                    | $t_{DB}$         | 120               | _   | _                | ns   |                 |
| Write start time                       | t <sub>DW</sub>  | 0* <sup>5</sup>   | _   | _                | ns   |                 |
| Reset protect time* <sup>2</sup>       | t <sub>RP</sub>  | 100               | _   | _                | μs   |                 |
| Reset high time* <sup>2, 6</sup>       | t <sub>RES</sub> | 1                 | _   | _                | μs   |                 |

Notes: 1. t<sub>DF</sub> and t<sub>DFR</sub> are defined as the time at which the outputs achieve the open circuit conditions and are no longer driven.

- 2. This function is supported by only the R1EV58256BxxR series.
- 3. Use this device in longer cycle than this value.
- 4.  $t_{WC}$  must be longer than this value unless polling techniques or RDY/ $\overline{\text{Busy}}$  (only the R1EV58256BxxR series) are used. This device automatically completes the internal write operation within this value.
- 5. Next read or write operation can be initiated after  $t_{DW}$  if polling techniques or RDY/Busy (only the R1EV58256BxxR series) are used.
- 6. This parameter is sampled and not 100% tested.
- 7. A6 through A14 are page addresses and these addresses are latched at the first falling edge of WE.
- 8. A6 through A14 are page addresses and these addresses are latched at the first falling edge of CE.
- 9. See AC read characteristics.

# **Timing Waveforms**

# **Read Timing Waveform**



# Byte Write Timing Waveform (1) (WE Controlled)



# **Byte Write Timing Waveform (2)** ( $\overline{\text{CE}}$ Controlled)



# Page Write Timing Waveform (1) (WE Controlled)



# Page Write Timing Waveform (2) (CE Controlled)



# Data Polling Timing Waveform



### Toggle bit

This device provide another function to determine the internal programming cycle. If the EEPROM is set to read mode during the internal programming cycle, I/O6 will charge from "1" to "0" (toggling) for each read. When the internal programming cycle is finished, toggling of I/O6 will stop and the device can be accessible for next read or program.

## **Toggle bit Waveform**

Notes: 1. I/O6 beginning state is "1".

- 2. I/O6 ending state will vary.
- 3. See AC read characteristics.
- 4. Any address location can be used, but the address must be fixed.



## **Software Data Protection Timing Waveform (1)** (in protection mode)



## **Software Data Protection Timing Waveform (2)** (in non-protection mode)



## **Functional Description**

### **Automatic Page Write**

Page-mode write feature allows 1 to 64 bytes of data to be written into the EEPROM in a single write cycle. Following the initial byte cycle, an additional 1 to 63 bytes can be written in the same manner. Each additional byte load cycle must be started within 30  $\mu$ s from the preceding falling edge of  $\overline{WE}$  or  $\overline{CE}$ . When  $\overline{CE}$  or  $\overline{WE}$  is high for 100  $\mu$ s after data input, the EEPROM enters write mode automatically and the input data are written into the EEPROM.

#### **Data Polling**

Data polling indicates the status that the EEPROM is in a write cycle or not. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data outputs from I/O7 to indicate that the EEPROM is performing a write operation.

#### RDY/Busy Signal (only the R1EV58256BxxR series)

RDY/Busy signal also allows the status of the EEPROM to be determined. The RDY/Busy signal has high impedance except in write cycle and is lowered to  $V_{OL}$  after the first write signal. At the end of a write cycle, the RDY/Busy signal changes state to high impedance.

#### RES Signal (only the R1EV58256BxxR series)

When  $\overline{RES}$  is low, the  $\overline{EEPROM}$  cannot be read or programmed. Therefore, data can be protected by keeping  $\overline{RES}$  low when  $V_{CC}$  is switched.  $\overline{RES}$  should be high during read and programming because it doesn't provide a latch function.



#### WE, CE Pin Operation

During a write cycle, addresses are latched by the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , and data is latched by the rising edge of  $\overline{WE}$  or  $\overline{CE}$ .

#### Write/Erase Endurance and Data Retention Time

The endurance is  $10^5$  cycles (1% cumulative failure rate). The data retention time is more than 10 years.

#### **Data Protection**

To prevent this phenomenon, this device has a noise cancellation function that cuts noise if its width is 20 ns or less.

1. Data Protection against Noise on Control Pins ( $\overline{CE}$ ,  $\overline{OE}$ ,  $\overline{WE}$ ) during Operation

During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake. Be careful not to allow noise of a width of more than 20 ns on the control pins.



#### 2. Data Protection at V<sub>CC</sub> On/Off

When  $V_{CC}$  is turned on or off, noise on the control pins generated by external circuits (CPU, etc) may act as a trigger and turn the EEPROM to program mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in an unprogrammable state while the CPU is in an unstable state.

Note: The EPROM should be kept in unprogrammable state during  $V_{CC}$  on/off by using CPU RESET signal.



## 2.1 Protection by $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$

To realize the unprogrammable state, the input level of control pins must be held as shown in the table below.

| CE | V <sub>CC</sub> | ×               | ×   |
|----|-----------------|-----------------|-----|
| ŌE | ×               | V <sub>SS</sub> | ×   |
| WE | ×               | ×               | Vcc |

x: Don't care.

 $V_{CC}$ : Pull-up to  $V_{CC}$  level.  $V_{SS}$ : Pull-down to  $V_{SS}$  level.

#### 2.2 Protection by RES (only the R1EV58256BxxR series)

The unprogrammable state can be realized by that the CPU's reset signal inputs directly to the EEPROM's  $\overline{RES}$  pin.  $\overline{RES}$  should be kept  $V_{SS}$  level during  $V_{CC}$  on/off.

The EEPROM breaks off programming operation when  $\overline{RES}$  becomes low, programming operation doesn't finish correctly in case that  $\overline{RES}$  falls low during programming operation.  $\overline{RES}$  should be kept high for 10 ms after the last data input.



#### 3. Software data protection

To prevent unintentional programming, this device has the software data protection (SDP) mode. The SDP is enabled by inputting the following 3 bytes code and write data. SDP is not enabled if only the 3 bytes code is input. To program data in the SDP enable mode, 3 bytes code must be input before write data.



The SDP mode is disabled by inputting the following 6 bytes code. Note that, if data is input in the SDP disable cycle, data can not be written.

| Address | Data   |
|---------|--------|
| 5555    | AA     |
| 2AÅA    | 55     |
| 55555   | 80     |
| 5555    | ĄA     |
| 2AÅA    | 55<br> |
| 5555    | 20     |
|         |        |

The software data protection is not enabled at the shipment.

Note: There are some differences between Renesas Electronics' and other company's for enable/disable sequence of software data protection. If there are any questions, please contact with Renesas Electronics' sales offices.

## Orderable part Number Guide



## **Package Dimensions**

### R1EV58256BDA Series (PRDP0028AB-A / Previous Code:DP-28DV)



## R1EV58256BSC Series (PRSP0028DC-A / Previous Code:FP-28DV)



#### R1EV58256BTC Series (PTSA0028ZB-A / Previous Code : TFP-28DBV)



### R1EV58256BTD Series (PTSA0032KD-A / Previous Code: TFP-32DAV)



# **Revision History**

# R1EV58256BxxNSeries/R1EV58256BxxRSeries Data Sheet

|                   |              | Description                                                       |                                                                                         |  |
|-------------------|--------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|
| Rev.              | Date         | Page                                                              | Summary                                                                                 |  |
| 0.01              | Oct 17, 2013 | _                                                                 | Initial issue                                                                           |  |
| 0.02 Oct 18, 2013 | 2            | Ordering Information: Addition of 85ns and 120ns for Access time. |                                                                                         |  |
|                   |              | 5                                                                 | AC Characteristics: Deletion of 100ns spec for Read Cycle.                              |  |
|                   |              | 21                                                                | Orderable part Number Guide: Deletion of A and C for access time.                       |  |
| 0.03              | Nov 05, 2013 | 4                                                                 | Recommended DC Operating Conditions: Change $V_{IL}(max) = 0.6V$ to 0.8V.               |  |
|                   |              |                                                                   | Note 2: $V_{CC}$ = 3.6 to 5.5 V is 2.4 V $\rightarrow$ $V_{CC}$ = 3.6 to 5.5 V is 2.2 V |  |
| 1.00              | Jun 09, 2014 | _                                                                 | Delete preliminary                                                                      |  |
| 2.00              | May 12, 2016 | 4                                                                 | DC Operating Conditions: Addition of Note 5.                                            |  |
|                   |              | 6                                                                 | AC Characteristics: Addition of Max. 30us for WE pulse width (tWP)                      |  |
|                   |              |                                                                   | AC Characteristics: Addition of Max. 30us for $\overline{\text{CE}}$ pulse width (tCW)  |  |
|                   |              | 8                                                                 | AC Characteristics: Addition of Max. 30us for WE pulse width (tWP)                      |  |
|                   |              |                                                                   | AC Characteristics: Addition of Max. 30us for $\overline{\text{CE}}$ pulse width (tCW)  |  |

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Treireads Electronics from Knotig Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2016 Renesas Electronics Corporation. All rights reserved.