# IDT<sub>®</sub> Tsi564A Serial RapidIO Switch # **Hardware Manual** 80B802A\_MA002\_05 August 18, 2009 6024 Silver Creek Valley Road San Jose, California 95138 Telephone: (408) 284-8200 • FAX: (408) 284-3572 Printed in U.S.A. ©2009 Integrated Device Technology, Inc. #### GENERAL DISCLAIMER Integrated Device Technology, Inc. ("IDT") reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance. IDT does not assume responsibility for use of any circuitry described herein other than the circuitry embodied in an IDT product. Disclosure of the information herein does not convey a license or any other right, by implication or otherwise, in any patent, trademark, or other intellectual property right of IDT. IDT products may contain errata which can affect product performance to a minor or immaterial degree. Current characterized errata will be made available upon request. Items identified herein as "reserved" or "undefined" are reserved for future definition. IDT does not assume responsibility for conflicts or incompatibilities arising from the future definition of such items. IDT products have not been designed, tested, or manufactured for use in, and thus are not warranted for, applications where the failure, malfunction, or any inaccuracy in the application carries a risk of death, serious bodily injury, or damage to tangible property. Code examples provided herein by IDT are for illustrative purposes only and should not be relied upon for developing applications. Any use of such code examples shall be at the user's sole risk. Copyright @ 2009 Integrated Device Technology, Inc. All Rights Reserved. The IDT logo is registered to Integrated Device Technology, Inc. IDT and CPS are trademarks of Integrated Device Technology, Inc. "Accelerated Thinking" is a service mark of Integrated Device Technology, Inc. ## **About this Document** This section discusses the following topics: - "Scope" on page 3 - "Document Conventions" on page 3 - "Revision History" on page 4 ## Scope The *Tsi564A Serial RapidIO Switch Hardware Manual* discusses the features, capabilities, and configuration requirements for the *Tsi564A*. It is intended for hardware and software engineers who are designing system interconnect applications with the device. ## **Document Conventions** This document uses the following conventions. #### **Non-differential Signal Notation** Non-differential signals are either active-low or active-high. An active-low signal has an active state of logic 0 (or the lower voltage level), and is denoted by a lowercase "\_b". An active-high signal has an active state of logic 1 (or the higher voltage level), and is not denoted by a special character. The following table illustrates the non-differential signal naming convention. | State | Single-line signal | Multi-line signal | |-------------|--------------------|-------------------| | Active low | NAME_b | NAME_b[3] | | Active high | NAME | NAME[3] | #### **Differential Signal Notation** Differential signals consist of pairs of complement positive and negative signals that are measured at the same time to determine a signal's active or inactive state (they are denoted by "\_p" and "\_n", respectively). The following table illustrates the differential signal naming convention. | State | Single-line signal | Multi-line signal | |----------|--------------------------|----------------------------------| | Inactive | NAME_p = 0<br>NAME_n = 1 | NAME_p[3] = 0<br>NAME_n[3] =1 | | Active | NAME_p = 1<br>NAME_n = 0 | NAME_p[3] is 1<br>NAME_n[3] is 0 | 4 About this Document #### **Object Size Notation** - A byte is an 8-bit object. - A word is a 16-bit object. - A doubleword (Dword) is a 32-bit object. #### **Numeric Notation** - Hexadecimal numbers are denoted by the prefix $\partial x$ (for example, 0x04). - Binary numbers are denoted by the prefix 0b (for example, 0b010). - Registers that have multiple iterations are denoted by {x..y} in their names; where x is first register and address, and y is the last register and address. For example, REG{0..1} indicates there are two versions of the register at different addresses: REG0 and REG1. #### **Symbols** This symbol indicates a basic design concept or information considered helpful. This symbol indicates important configuration information or suggestions. This symbol indicates procedures or operating levels that may result in misuse or damage to the device. #### **Document Status Information** - Advance Contains information that is subject to change, and is available once prototypes are released to customers. - Preliminary Contains information about a product that is near production-ready, and is revised as required. - Formal Contains information about a final, customer-ready product, and is available once the product is released to production. ## **Revision History** ## 80B802A\_MA002\_05, Formal, August 2009 There have been no technical changes to this document. The formatting has been updated to reflect IDT. #### 80B802A\_MA002\_04, Formal, May 2007 The following information was updated: - "Power Distribution" on page 56 - "Package Characteristics" on page 21 - "Heatsink Attachment" on page 26 #### 80B802A\_MA002\_03, Final, February 2006 The following changes were made to this document: - "Line Rate Support" on page 69 - "Power Sequencing" on page 30. - The T<sub>storage</sub> minimum value was changed to -55°C (see Table 6 on page 27). - "Heatsink Requirement and Analysis" on page 26 ### 80B802A\_MA002\_02, Final, March 2006 This was the production version of the *Tsi564A Serial RapidIO Switch Hardware Manual*. An error was corrected in the industrial part number (see "Ordering Information" on page 33). No other information has been edited in this document. #### 80B802A\_MA002\_01, Final, March 2006 This was the first release of the *Tsi564A Serial RapidIO Switch Hardware Manual*. 6 About this Document # **Contents** | Ab | out tl | his Doc | ument | 3 | |----|--------|-------------|---------------------------------------------------------|----| | | Scop | e | | 3 | | | Docu | ıment Conv | ventions | 3 | | | Revi | sion Histor | y | 4 | | | 0: | | d Dealessins | 40 | | 1. | _ | | d Packaging | | | | 1.1 | | | | | | 1.2 | C | | | | | | 1.2.1 | Endian Ordering | | | | | 1.2.2 | Signal Groupings | | | | 1.3 | _ | Characteristics | | | | 1.4 | | Characteristics | | | | | 1.4.1 | Junction-to-Ambient Thermal Characteristics (Theta ja) | | | | | 1.4.2 | Heatsink Requirement and Analysis | 26 | | 2. | Ele | ctrical ( | Characteristics | 27 | | | 2.1 | | e Maximum Ratings | | | | 2.2 | | al Characteristics and Operating Conditions | | | | | 2.2.1 | Power Sequencing | | | | | 2.2.2 | LVTTL I/O and Open Drain Electrical Characteristics | | | | | 2.2.3 | Serial Interface Electrical Characteristics | | | | | 2.2.4 | Serial Reference Clock Input Electrical Characteristics | | | | | 2.2.5 | Serial Interface Capability and Implementation | | | | | 2.2.6 | I2C Interface AC Specifications | | | | | 2.2.7 | Boundary Scan Interface AC Specifications | | | | 2.3 | AC Timi | ing Waveforms | 39 | | | | 2.3.1 | LVTLL I/O pins | 39 | | | | 2.3.2 | Serial Interface Pins | 40 | | 3. | Lav | out Gui | idelines | 43 | | ٠. | 3.1 | | w | | | | 3.2 | | nce Requirements. | | | | 3.3 | | g Topologies. | | | | 0.0 | _ | Stripline | | | | | 3.3.2 | Crosstalk Considerations | | | | | 3.3.3 | Receiver DC Blocking Capacitors | | | | | 3.3.4 | Escape Routing. | | | | | 3.3.5 | Board Stackup | | | | 3.4 | | Distribution | | | | 3.5 | | ing Requirements | | | | | 3.5.1 | Component Selection | | | | | 3.5.2 | Power Plane Impedance and Resonance | | | | | | - | | | | 3.6 | Clocki | ing and Reset | 60 | | | | | |----|------|----------------------------|--------------------------------|----|--|--|--|--| | | | 3.6.1 | Clock Overview | 60 | | | | | | | | 3.6.2 | Clock Domains | 62 | | | | | | | | 3.6.3 | Reset Requirements | 63 | | | | | | | 3.7 | Model | ling and Simulation | 64 | | | | | | | 3.8 | Testing | g and Debugging Considerations | 65 | | | | | | | | 3.8.1 | Logic Analyzer Connection Pads | | | | | | | | | 3.8.2 | JTAG Connectivity | 67 | | | | | | | 3.9 | Reflow | w Profile | 67 | | | | | | 4. | Line | Rate | Support | 69 | | | | | | A. | Ord | ering | Information | 71 | | | | | | | A.1 | Orderi | ing Information | 71 | | | | | | | A.2 | Part Numbering Information | | | | | | | # **Figures** | Figure 1: | Tsi564A Pinout List | . 15 | |------------|------------------------------------------------------------------------|------| | Figure 2: | Package Diagram — Top view | . 22 | | Figure 3: | Package Diagram — Side View | . 23 | | Figure 4: | Package Diagram — Bottom View | . 24 | | Figure 5: | I2C Interface Signal Timings | . 37 | | Figure 6: | Input Timing Measurement Waveforms. | . 39 | | Figure 7: | Output Timing Measurement Waveforms. | . 39 | | Figure 8: | Duty Cycle Definition Waveforms | . 40 | | Figure 9: | Serial Interface Transmitter and Receiver signal waveforms | . 40 | | Figure 10: | Serial Reference Clock Waveforms | . 41 | | Figure 11: | Recommended Edge Coupled Differential Stripline (symmetric when h1=h2) | . 44 | | Figure 12: | Not Recommended Broadside Coupled or Dual Stripline Construction | . 45 | | Figure 13: | Differential Microstrip Construction | . 45 | | Figure 14: | Equation | . 47 | | Figure 15: | Differential Controlled Impedance Via | . 48 | | Figure 16: | Via Construction | . 49 | | Figure 17: | Signal Across a Via | . 49 | | Figure 18: | Signal Through a Via | . 50 | | Figure 19: | Signal Transitioning Across a Via Simulation Model | . 50 | | Figure 20: | Signal Transitioning Through a Via Simulation Model | . 50 | | Figure 21: | Buried Via Example | . 51 | | Figure 22: | Blind Via Example | . 51 | | Figure 23: | Serpentine Signal Routing. | . 52 | | Figure 24: | Receiver Coupling Capacitor Positioning Recommendation | . 53 | | Figure 25: | Escape Routing for Differential Signal Pairs | . 54 | | Figure 26: | Differential Skew Matching Serpentine | . 54 | | Figure 27: | Recommended Board Stackup | . 55 | | Figure 28: | System Power Supply Model | . 57 | | Figure 29: | PLL Filter | . 57 | | Figure 30: | Recommended Decoupling Capacitor Pad Designs | . 58 | | Figure 31: | Decoupling Bypass Frequency Bands | . 59 | | Figure 32: | Tsi564A Clocking Architecture | . 60 | | Figure 33: | Tsi564A driven by LVPECL or CML clock source | . 63 | | Figure 34: | Tsi564A driven by an LVDS clock source | . 63 | | Figure 35: | Analyzer Probe Pad Tracking Recommendation | 66 | 10 Figures # **Tables** | Table 1: | Signal Types | 13 | |-----------|------------------------------------------------------------------------|----| | Table 2: | Tsi564A Signal Description | 16 | | Table 3: | Package Characteristics | 21 | | Table 4: | Thermal Characteristics of Tsi564A | 25 | | Table 5: | Simulated Junction to Ambient Characteristics | 25 | | Table 6: | Absolute Maximum Ratings | 27 | | Table 7: | Power Supply Electrical Characteristics and Operating Conditions | 28 | | Table 8: | LVTTL I/O and Open Drain Electrical Characteristics | 30 | | Table 9: | Serial Interface Receiver Input Electrical Characteristics | 32 | | Table 10: | Serial Interface Transmitter Output Electrical Specifications | 33 | | Table 11: | Serial Reference Clock Input Electrical Characteristics | 34 | | Table 12: | RapidIO Specification Requirements | 35 | | Table 13: | Drive Current Register Setting | 35 | | Table 14: | Idr/Inom Ratios vs. DTX[3:0]Swing into Termination. | 36 | | Table 15: | VTT to Output Swing Limits | 36 | | Table 16: | AC Specifications for I2C Interface | 37 | | Table 17: | Boundary Scan Test Signal Timings | 38 | | Table 18: | Decoupling Capacitor Quantities and Values Recommended for the Tsi564A | 57 | | Table 19: | Clock Input Sources | 61 | | Table 20: | Tsi564A Clock Domains | 62 | | Table 21: | 8-Channel Probe Pin Assignment | 65 | | Table 22: | Tsi564A Supported Standard RapidIO Line Rates | 69 | | Table 23: | Tsi564A Supported Non-standard Line Rates | 70 | | Table 24: | Ordering Information | 71 | 12 Tables # Signals and Packaging This chapter describes the packaging (mechanical) features for the Tsi564A. It includes the following information: - "Pinlist" on page 13 - "Signals" on page 13 - "Package Characteristics" on page 21 - "Thermal Characteristics" on page 25\ #### 1.1 Pinlist Please refer to the Tsi564A *User Manual* and the IDT website at www.IDT.com for information on the package pinlist and ballmap. ## 1.2 Signals The following conventions are used in the pin description table: - Signals with the suffix "\_p" are the positive half of a differential pair. - Signals with the suffix "\_n" are the negative half of a differential pair. - Signals with the suffix "\_b" are active low. - DDR signals are Double Data Rate, data is transferred on both edges of the associated clock. Signals are classified according to the types defined in Table 1 on page 13. Table 1: Signal Types | Pin Type | Definition | |----------|----------------------------------------------------------------------------------| | 1 | Input | | 0 | Output | | I/O | Input/Output | | OD | Open Drain | | SRIO | CML driver/receiver defined by RapidIO Interconnect Specification (Revision 1.2) | | PU | Pulled Up internal to the Tsi564A | | PD | Pulled Down internal to the Tsi564A | Table 1: Signal Types (Continued) | Pin Type | Definition | |-------------|-----------------------| | Hyst | Hysteresis | | Core Power | Core supply | | Core Ground | Ground for core logic | | I/O Power | I/O supply | ### 1.2.1 Endian Ordering This document follows the bit-numbering convention adopted by *RapidIO Interconnect Specification* (*Revision 1.2*), where [0:7] is used to represent an 8 bit bus with bit 0 as the most-significant bit. ## 1.2.2 Signal Groupings Figure 1 summarizes the Tsi564A signals. Figure 1: Tsi564A Pinout List Table 2 describes the Tsi564A signals. Table 2: Tsi564A Signal Description | Pin Name | Pin<br>Count | Туре | Description | | | | |------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | PORT n - 1x/4x Mode Serial RapidlO PORT (n+1) - 1x Mode Serial RapidlO where n = 0, 2, 4, 6 | | | | | | | | SE | RIAL PORT | Γ n/n+1 TRANSMIT where n = 0, 2, 4, 6, 8 | | | | | SP{n}_TA_p | 1 | O, SRIO | Port n Lane A Differential Non-inverting Transmit Data output (4x mode) Port n Differential Non-inverting Transmit Data output (1x mode) | | | | | SP{n}_TA_n | 1 | O, SRIO | Port n Lane A Differential Inverting Transmit Data output (4x mode) Port n Differential Inverting Transmit Data output (1x mode) | | | | | SP{n}_TB_p | 1 | O, SRIO | Port n Lane B Differential Non-inverting Transmit Data output (4x mode) Port n+1 Differential Non-inverting Transmit Data output (1x mode) | | | | | SP{n}_TB_n | 1 | O, SRIO | Port n Lane B Differential Inverting Transmit Data output (4x mode) Port n+1 Differential Inverting Transmit Data output (1x mode) | | | | | SP{n}_TC_p | 1 | O, SRIO | Port n Lane C Differential Non-inverting Transmit Data output (4x mode) | | | | | SP{n}_TC_n | 1 | O, SRIO | Port n Lane C Differential Inverting Transmit Data output (4x mode) | | | | | SP{n}_TD_p | 1 | O, SRIO | Port n Lane D Differential Non-inverting Transmit Data output (4x mode) | | | | | SP{n}_TD_n | 1 | O, SRIO | Port n Lane D Differential Inverting Transmit Data output (4x mode) | | | | | | 8 | SERIAL PO | RT n/n+1 RECEIVE where n = 0, 2, 4, 6 | | | | | SP{n}_RA_p | 1 | I, SRIO | Port n Lane A Differential Non-inverting Receive Data input (4x node) Port n Differential Non-inverting Receive Data input (1x mode) | | | | | SP{n}_RA_n | 1 | I, SRIO | Port n Lane A Differential Inverting Receive Data input (4x node) Port n Differential Inverting Receive Data input (1x mode) | | | | | SP{n}_RB_p | 1 | I, SRIO | Port n Lane B Differential Non-inverting Receive Data input (4x mode) Port n+1 Differential Non-inverting Receive Data input (1x mode) | | | | | SP{n}_RB_n | 1 | I, SRIO | Port n Lane B Differential Inverting Receive Data input (4x mode) Port n+1 Differential Inverting Receive Data input (1x mode) | | | | | SP{n}_RC_p | 1 | I, SRIO | Port n Lane C Differential Non-inverting Receive Data input (4x mode) | | | | | SP{n}_RC_n | 1 | I, SRIO | Port n Lane C Differential Inverting Receive Data input (4x mode) | | | | | SP{n}_RD_p | 1 | I, SRIO | Port n Lane D Differential Non-inverting Receive Data input (4x mode) | | | | | SP{n}_RD_n | 1 | I, SRIO | Port n Lane D Differential Inverting Receive Data input (4x mode) | | | | | SERIAL PORT n/n+1 CONFIGURATION where n = 0, 2, 4, 6 | | | | | | | ### Table 2: Tsi564A Signal Description (Continued) | Pin Name | Pin<br>Count | Туре | Description | |--------------------------|--------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SP{n}_RREF | 1 | | Used to connect a 1K +/-1% resistor to SP{n}_AVDD to provide a reference current for the driver and equalization circuits. | | SP{n}_MODESEL | 1 | I/O,<br>CMOS<br>PD | Selects the serial port operating mode for ports n and n+1 0 - Port n operating in 4x mode (Port n+1 not available) 1 - Ports n and n+1 operating in 1x mode Must remain stable for 10 P_CLK cycles after HW_RST_b is de-asserted in order to be sampled correctly. Ignored after reset. | | SP{n}_PWRDN | 1 | I/O,<br>CMOS<br>PU | Port n Transmit and Receive Power Down control This signal controls the state of Port n and Port n+1 The PWRDN controls the state of all four lanes (A/B/C/D) of SerDes Macro. 0 - Port n Powered Up. Port n+1 controlled by SP{n+1}_PWRDN. 1 - Port n Powered Down. Port n+1 Powered Down. Override SP{n}_PWRDN using PWDN_x1 field in SRIO MAC x Clock Selection Register Output capability of this pin is only used in test mode. Must remain stable for 10 P_CLK cycles after HW_RST_B is de-asserted in order to be sampled correctly. Ignored after reset. | | SP{n+1}_PWRDN | 1 | I/O,<br>CMOS<br>PU | Port n+1 Transmit and Receive Power Down control This signal controls the state of Port n+1. Note that Port n+1 is never used when 4x mode is selected for a Serial Rapid IO MAC, and it must be powered down. 0 - Port n+1 Powered Up 1 - Port n+1 Powered Down Override SP{n+1}_PWRDN using PWDN_x4 field in SRIO MAC x Clock Selection Register. Output capability of this pin is only used in test mode. Must remain stable for 10 P_CLK cycles after HW_RST_B is de-asserted in order to be sampled correctly. Ignored after reset. | | SERIAL PORT SPEED SELECT | | | | Table 2: Tsi564A Signal Description (Continued) | Pin Name | Pin<br>Count | Туре | Description | |----------------|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SP_IO_SPEED[1] | 1 | I/O,<br>CMOS,<br>PD | Serial Port Transmit and Receive operating frequency select, bit 1 When combined with SP_IO_SPEED[0], this pin selects the default serial port frequency for all ports. 00 - S_CLK_2 reference divided by 2 01 - S_CLK_2 reference (default) 10 - S_CLK_1 reference 11 - reserved The output data rate per lane is 10 times the selected input clock. Selects the speed at which the ports operates when reset is removed. This could be either due to HARD_RST_b being de-asserted or by the completion of a self-reset. This signal must remain stable for 10 P_CLK cycles after HW_RST_B is de-asserted in order to be sampled correctly. The signal is ignored after reset. The SP_IO_SPEED[1:0] setting is equal to the SCLK_SEL field in the SRIO MAC x Clock Selection Register Output capability of this pin is only used in test mode. | | SP_IO_SPEED[0] | 1 | I/O,<br>CMOS,<br>PU | See SP_IO_SPEED[1] | | | | | CLOCK and RESET | | P_CLK | 1 | I<br>CMOS | This clock is used for the register bus clock The maximum frequency of this input clock is 100 MHz. | | S_CLK_1_p | 1 | I<br>CML | Differential non-inverting reference clock The clock is used for following purposes: SerDes reference clock, serial port system clock, ISF clock (equal to half of this clock) and test clock. The clock frequency is defined in the Minimum Clock Frequency Requirements section. The maximum frequency of this input clock is 312.5 MHz. If this clock input is not used, pull this signal up. | | S_CLK_1_n | 1 | I<br>CML | Differential inverting reference clock The clock is used for following purposes: SerDes reference clock, serial port system clock, ISF clock (equal to half of this clock) and test clock. The clock frequency is defined in the Minimum Clock Frequency Requirements section. The maximum frequency of this input clock is 312.5 MHz. If this clock input is not used, pull this signal down. | 1. Signals and Packaging Table 2: Tsi564A Signal Description (Continued) | Pin Name | Pin<br>Count | Туре | Description | |-------------|--------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S_CLK_2_p | 1 | I<br>CML | Differential non-inverting reference clock The clock is used for following purposes: SerDes reference clock, serial port system clock, 125MHz clock (equal to half of this clock) and test clock. The clock frequency is defined in the Minimum Clock Frequency Requirements section. The maximum frequency of this input clock is 250 MHz. If this clock input is not used, pull this signal up. | | S_CLK_2_n | 1 | I<br>CML | Differential inverting reference clock The clock is used for following purposes: SerDes reference clock, serial port system clock, 125MHz clock (equal to half of this clock) and test clock. The clock frequency is defined in the Minimum Clock Frequency Requirements section. The maximum frequency of this input clock is 250 MHz. If this clock input is not used, pull this signal down. | | HARD_RST_b | 1 | I<br>CMOS,<br>Hyst,<br>PU | Schmidt-triggered hard reset Asynchronous active low reset for the entire device. | | | | | INTERRUPTS | | INT_b | 1 | O, OD,<br>CMOS | Interrupt signal (open drain output) | | SW_RST_b | 1 | O, OD,<br>CMOS | Software reset (open drain output) This signal is asserted when a RapidIO port receives a valid reset request on a RapidIO link. If self-reset is not selected, this pin remains asserted until the reset request is cleared from the status registers. If self-reset is selected, this pin remains asserted until the self reset is complete. If the Tsi564A is reset from the HARD_RST_b pin, this pin is de-asserted and remains de-asserted after HARD_RST_b is released. | | | | | l <sup>2</sup> C | | I2C_SCLK | 1 | O, OD,<br>CMOS,<br>PU | I <sup>2</sup> C clock, up to 100 kHz Although this clock is open drain, the I2C controller does not support multiple bus masters. This clock signal must be connected to the clock of the serial EEPROM on the I2C bus. | | I2C_SD | 1 | I/O, OD,<br>CMOS,P<br>U | I <sup>2</sup> C input and output data bus (bidirectional open drain) | | I2C_DISABLE | - | I,<br>CMOS,<br>PD | Disable I <sup>2</sup> C register loading after reset When asserted, the Tsi564A will not attempt to load register values from I <sup>2</sup> C. 0 - Enable I <sup>2</sup> C register loading 1- Disable I <sup>2</sup> C register loading | Table 2: Tsi564A Signal Description (Continued) | Pin Name | Pin<br>Count | Туре | Description | | | | | |------------------------|--------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--| | | | , | JTAG / TAP CONTROLLER | | | | | | TCK | 1 | I,<br>CMOS,<br>PD | IEEE 1149.1 Test Access Port - Clock Input | | | | | | TDI | 1 | I,<br>CMOS,<br>PU | IEEE 1149.1 Test Access Port - Serial Data Input | | | | | | TDO | 1 | O,<br>CMOS | IEEE 1149.1 Test Access Port - Serial Data Output | | | | | | TMS | 1 | I,<br>CMOS,<br>PU | IEEE 1149.1 Test Access Port - Test Mode Select | | | | | | TRST_b | 1 | I,<br>CMOS,<br>PU | IEEE 1149.1 Test Access Port - TAP Reset Input This input should asserted during a power-up reset. | | | | | | | | | POWER SUPPLIES | | | | | | | | | PORT n/n+1 n = 0, 2, 4, 6 | | | | | | SP{n}_AVDD | 1 | - | Port n & n+1: 1.2V supply for bias generator circuitry. This is required to be a low-noise supply. | | | | | | SP{n}_VTT | 1 | - | Port n & n+1: Driver termination voltage - common to all lanes | | | | | | | | | COMMON SUPPLY | | | | | | VDD_IO | 12 | - | Common 3.3V supply for CMOS I/O | | | | | | VSS_IO | 12 | - | Common ground supply for I/Os | | | | | | VSS | 188 | - | Common ground supply for digital logic | | | | | | VDD | 32 | - | Common 1.2V supply for digital logic | | | | | | SP_VDD | 30 | - 1.2V supply for CDR, Tx/Rx, and digital logic for all RapidIO ports | | | | | | | Total Power and Ground | | | 274 | | | | | 1. Signals and Packaging # 1.3 Package Characteristics Tsi564A's package characteristics are summarized in the following table. Figure 2 and Figure 3 illustrates the Top and Side views of the Tsi564A package. Figure 4 presents the Bottom view of the device. **Table 3: Package Characteristics** | Feature | Description | |----------------------------|-----------------------------------| | Package Type | Flip-Chip Ball Grid Array (FCBGA) | | Package Body Size | 21 x 21 mm | | JEDEC Specification | 95-1 Section 14 | | Pitch | 1.00 mm | | Ball pad size | 500 um | | Soldermask opening | 400 um | | Moisture Sensitivity Level | 4 | Figure 2: Package Diagram — Top view TOP VIEW 1. Signals and Packaging Figure 3: Package Diagram — Side View Figure 4: Package Diagram — Bottom View 1. Signals and Packaging #### 1.4 Thermal Characteristics Heat generated by the packaged IC has to be removed from the package to ensure that the IC is maintained within its functional and maximum design temperature limits. If heat buildup becomes excessive, the IC temperature may exceed the temperature limits. A consequence of this is that the IC may fail to meet the performance specifications and the reliability objectives may be affected. Failure mechanisms and failure rate of a device have an exponential dependence of the IC operating temperatures. Thus, the control of the package temperature, and by extension the Junction Temperature, is essential to ensure product reliability. The Tsi564A is specified safe for operation when the Junction Temperature is within the recommended limits. Table 4 shows the simulated Theta jb and Theta jc thermal characteristics of the Tsi564A FCBGA package. **Table 4: Thermal Characteristics of Tsi564A** | Interface | Result | | | | |------------------------------|--------------|--|--|--| | Theta jb (junction to board) | 13.4 °C/watt | | | | | Theta jc (junction to case) | 0.09 °C/watt | | | | #### 1.4.1 Junction-to-Ambient Thermal Characteristics (Thetaja) Table 5 shows the simulated Theta ja thermal characteristic of the Tsi564A FCBGA package. The results in Table 5 are based on a JEDEC Thermal Test Board configuration (JESD51-9) and do not factor in system level characteristics. As such, these values are for reference only. The Theta ja thermal resistance characteristics of a package depend on multiple system level variables. **Table 5: Simulated Junction to Ambient Characteristics** | | Theta ja at specified airflow (no Heat Sink) | | | | | | |---------------|----------------------------------------------|--------------|--------------|--|--|--| | Package | 0 m/s | 1 m/s | 2 m/s | | | | | Tsi564A FCBGA | 17.4 C/watt | 15.8 °C/watt | 15.0 °C/watt | | | | #### 1.4.1.1 System-level Characteristics In an application, the following system-level characteristics and environmental issues must be taken into account: - Package mounting (vertical / horizontal) - System airflow conditions (laminar / turbulent) - Heat sink design and thermal characteristics (see "Heatsink Requirement and Analysis" on page 26) - Heat sink attachment method (see "Heatsink Requirement and Analysis" on page 26) - PWB size, layer count and conductor thickness - Influence of the heat dissipating components assembled on the PWB (neighboring effects) #### Example on Thermal Data Usage Based on the Theta<sub>JA</sub> data and specified conditions, the following formula can be used to derive the junction temperature (Tj) of the Tsi564A with a 0m/s airflow: • $Tj = e_{JA} * P + Tamb$ Where: Tj is Junction Temperature, P is the Power consumption, Tamb is the Ambient Temperature Assuming a power consumption (P) of 3 W and an ambient temperature (Tamb) of 70°C, the resulting junction temperature (Tj) would be 122.2°C. #### 1.4.2 Heatsink Requirement and Analysis The Tsi564A is packaged in a Flip-Chip Ball Grid Array (FCBGA). With this package technology, the silicon die is exposed and serves as the interface between package and heatsink. Where a heatsink is required to maintain junction temperatures at or below specified maximum values, it is important that attachment techniques and thermal requirements be critically analyzed to ensure reliability of this interface. Factors to be considered include: surface preparations, selection of thermal interface materials, curing process, shock and vibration requirements, and thermal expansion coefficients, among others. Each design should be individually analyzed to ensure that a reliable thermal solution is achieved. #### 1.4.2.1 Heatsink Attachment Both mechanical and adhesive techniques are available for heatsink attachment. Both mechanical and adhesive techniques are available for heatsink attachment. IDT makes no recommendations as to the reliability or effectiveness of either approach. The designer must critically analyze heatsink requirements, selection criteria, and attachment techniques. For heatsink attachment methods that induce a compressive load to the FCBGA package, the maximum force that can be applied to the package should be limited to 5 gm / BGA ball (provided that the board is supported to prevent any flexing or bowing). The maximum force for the Tsi564A package is 2.0 Kg. # 2. Electrical Characteristics This chapter provides the electrical characteristics for the Tsi564A. It includes the following information: - "Absolute Maximum Ratings" on page 27 - "Electrical Characteristics and Operating Conditions" on page 28 - "AC Timing Waveforms" on page 39 ## 2.1 Absolute Maximum Ratings Operating the device beyond the operating conditions is not recommended. Stressing the Tsi564A beyond the Absolute Maximum Rating can cause permanent damage. Table 6 lists the absolute maximum ratings. **Table 6: Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |-------------------------------------|--------------------------------------------|------|-------------------------|------| | T <sub>storage</sub> | Storage Temperature | -55 | 125 | °C | | T <sub>case</sub> (T <sub>j</sub> ) | Case Temperature under Bias | -40 | 125 | °C | | V <sub>DD_33</sub> | 3.3V DC Supply Voltage | -0.5 | 4.6 | V | | $V_{DD}$ , $SP_{DD}$ | 1.2V DC Supply Voltage | -0.5 | 1.7 | V | | SP{n}_AV <sub>DD</sub> | 1.2V Analogue Supply voltage | -0.5 | 1.7 | V | | SP{n}_V <sub>TT</sub> | Driver Termination Voltage | -0.5 | 2.5 | V | | $V_{I\_SP\{n\}-R\{A-D\}\_\{p,n\}}$ | SerDes Port CML Receiver Input Voltage | -0.3 | 3 | V | | $V_{O\_SP\{n\}-T\{A-D\}\_\{p,n\}}$ | SerDes Port CML Transmitter Output Voltage | -0.3 | 3 | V | | V <sub>I_LVTTL</sub> | LVTTL Input Voltage | -0.5 | V <sub>DD_33</sub> +0.5 | V | | V <sub>O_LVTTL</sub> | LVTTL Output or I/O Voltage | -0.5 | V <sub>DD_33</sub> +0.5 | V | **Table 6: Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|------|------| | V <sub>ESD_HBM</sub> | Maximum ESD Voltage Discharge<br>Tolerance for Human Body Model (HBM).<br>[Test Conditions per JEDEC standard -<br>JESD22-A114-B] | | 1000 | > | | V <sub>ESD_CDM</sub> | Maximum ESD Voltage Discharge<br>Tolerance for Charged Device Model<br>(CDM). Test Conditions per JEDEC<br>standard - JESD22-C101-A | | 300 | V | # 2.2 Electrical Characteristics and Operating Conditions Table 7 lists the recommended operating conditions and electrical characteristics for the power supply pins of the Tsi564A. **Table 7: Power Supply Electrical Characteristics and Operating Conditions** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |-------------------------------|------------------------------------|------|-----|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>j</sub> | Junction temperature | -40 | | 125 | °C | | | V <sub>DD_33</sub> | 3.3V DC Supply Voltage | 2.97 | | 3.63 | ٧ | Maximum AC voltage ripple must be less than 2.5% measured at device pin | | SP_VDD,<br>VDD,<br>SP{n}_AVDD | 1.2V DC Supply Voltage | 1.14 | | 1.29 | ٧ | Maximum AC voltage ripple must be less than 2.5% measured at device pin | | SP{n}_VTT | 1.2V Driver Termination<br>Voltage | 1.14 | | 1.26 | V | Maximum AC voltage ripple must be less than 2.5% measured at device pin | | | 1.5V Driver Termination<br>Voltage | 1.42 | | 1.58 | V | Maximum AC voltage ripple must be less than 2.5% measured at device pin | | | 1.8V Driver Termination<br>Voltage | 1.71 | | 1.89 | ٧ | Maximum AC voltage ripple must be less than 2.5% measured at device pin | | I <sub>VDD</sub> | Core Supply Current | | | 2420 | mA | I <sub>VDD</sub> (in mA) = (I_VDDC1 x<br>N1)+(I_VDDC4 x N4), where I_VDDC1 is<br>the active x1 port current, N1 is the<br>number of active x1 ports, I_VDDC4 is<br>the active x4 port current, and N4 is the<br>number of x4 ports active.<br>I_VDDC1(in mA) = 0.0361 x F + 38.4,<br>where F is the SerDes port frequency of<br>operation in MHz<br>I_VDDC4(in mA) = 0.062 x F + 72.7,<br>where F is the SerDes port frequency of<br>operation in MHz | 2. Electrical Characteristics **Table 7: Power Supply Electrical Characteristics and Operating Conditions** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |----------------------|--------------------------------------|-----|-----|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I <sub>VDD_33</sub> | 3.3V IO Supply Current | | | 10 | mA | | | I <sub>SP_VDD</sub> | SerDes Digital Supply<br>Current | | | 2600 | mA | I <sub>SP_VDD</sub> (in mA)=0.026xCxNxF, where C is the number of active SerDes channels, N is the number of active SerDes ports, and F is the SerDes port frequency of operation in MHz | | I <sub>SP_AVDD</sub> | SerDes Analog Supply<br>Current | | | 80 | mA | I <sub>SP_AVDD</sub> (in mA)=10xN, where N is the number of SerDes Ports active Brent to get Cpk of 2 number | | I <sub>SP_VTT</sub> | SerDes Termination<br>Supply Current | | | 1140 | mA | I <sub>SP_VTT</sub> =Inom x RIdr/Inom x C x N, where Ridr/Inom is the Idr to Inom ratio, C is the number of active SerDes channels, and N is the number of SerDes Ports with termination active. | | PD_Core | Core Power Dissipation | | | 3050 | mW | PD_Core(in mW)= VDD x Rvdd/vdd_max x I_VDDC, where Rvdd/vdd_max is the ratio of VDD to VDD_MAX, and I_VDDC is the core current calculated for the Core Supply Current Parameter | | PD_IO | IO Power Dissipation | | | 5570 | mW | PD_IO(in mW)= (SP_VDD x Rsp_vdd/sp_vddmax x ISP_VDD) + (VDD33 x Rvdd33/vdd33_max x I_VDD33) + (SP_AVDD x Rsp_avdd/sp_avddmax x ISP_AVDD) + (SP_VTT x ISP_VTT), where Rxxxx/xxxx is the ratio of the supply voltage to the supply voltage maximum, ISP_VDD is the SerDes Digital Supply Current parameter, I_VDD33 is the 3.3V IO Supply Current parameter, ISP_AVDD is the SerDes Analog Supply Current parameter, and ISP_VTT is the SerDes Termination Supply Current parameter | | PD_standby | Standby Power<br>Dissipation | | | 256 | mW | PD_standby (in mW) = 32 x N, where N is the number of disabled ports. The standby power of each disabled port must be included in the total power dissipation calculation. The value shown here is for eight ports in standby. | | PD | Total Power Dissipation | | | 7890 | mW | This parameter is configuration dependent and can be calculated from the PD_Core, PD_IO, and PD_standby parameters for a given configuration. T he number shown here is for the Maximum power configuration of eight 4x mode ports operating at 3.125Gb/s | #### 2.2.1 Power Sequencing The recommended power sequence for the Tsi564A is in the following order: - VDD (1.2V), SP VDD, and SP{n} VDDA (1.2V) power-up together - $SP\{n\}$ VTT - VDD IO (3.3V) It is recommended that there not be more than 50ms between ramping of the 1.2V and 3.3V supplies. The power supply ramp rates must be kept between 10V/sec and $1x10^6V/\text{sec}$ to minimize power current spikes during power up. For applications requiring Power sequencing that is different than the recommended sequence, please contact IDT Applications Engineering. #### 2.2.1.1 Power-down Power down is the reverse sequence of power up: - VDD\_IO (3.3V) - $SP\{n\}$ VTT - VDD (1.2V), SP\_VDD, and SP{n}\_AVDD (1.2V) power-down at the same time. This section describes the DC signal characteristics for the Tsi564A. #### 2.2.2 LVTTL I/O and Open Drain Electrical Characteristics Table 8 lists the Electrical characteristics for the LVTTL Interface pins on the Tsi564A Table 8: LVTTL I/O and Open Drain Electrical Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |---------------------------------------------|----------------------------------------------|-----|-----|------|------|---------------------------------------------------------------------------------------------------------| | V <sub>IL</sub> | LVTTL Input Low<br>Voltage | | | 0.8 | V | All inputs and I/Os of LVTTL type | | V <sub>IH</sub> | LVTTL Input High<br>Voltage | 2.0 | | | V | All inputs and I/Os of LVTTL type | | I <sub>IL</sub> | LVTTL Input Low<br>Current | | | 10 | uA | All non-PU inputs and I/Os of LVTTL type | | I <sub>IH</sub> | LVTTL Input High<br>Current | | | -10 | uA | All non-PD inputs and I/Os of LVTTL type | | I <sub>OZL_PU</sub> ,<br>I <sub>IL_PU</sub> | LVTTL Input Low/<br>Output Tristate Current | 5 | | 100 | uA | All PU inputs and I/Os of LVTTL type for voltages from 0 to $V_{DD\_33}$ on the pin. | | I <sub>OZH_PD</sub> ,<br>I <sub>IH_PD</sub> | LVTTL Input High/<br>Output Tristate Current | -5 | | -100 | uA | All PD inputs and I/Os of LVTTL type for voltages from 0 to $V_{DD\_33}$ on the pin. | | V <sub>OL</sub> | LVTTL Output Low<br>Voltage | | | 0.4 | V | I <sub>OL</sub> =2mA for INT_b, SW_RST_b, and TDO pins I <sub>OL</sub> =8mA for I2C_CLK and I2C_SD pins | #### Table 8: LVTTL I/O and Open Drain Electrical Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |----------------------------------------------|-------------------------------------------------------------------|----------------------------|-----|---------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OH</sub> | LVTTL Output Low<br>Voltage | V <sub>DD_33</sub><br>-0.5 | | | ٧ | I <sub>OH</sub> =2mA for INT_b, SW_RST_b, and TDO pins | | V <sub>Hyst</sub> | LVTTL Input Hysteresis<br>Voltage | | 200 | | mV | All Hyst inputs and I/Os of LVTTL type | | C <sub>Pad</sub> | LVTTL Pad<br>Capacitance | | | 10 | pF | All pads of LVTTL type | | T <sub>cfgpS</sub> | Configuration Pin Setup<br>Time | 100 | | | ns | For all Configuration pins (except SP{n}_MODESEL with respect to HARD_RST_b rising edge (See Figure 6) | | T <sub>cfgpH</sub> | Configuration Pin Hold<br>Time | 100 | | | ns | For all Configuration pins (except SP{n}_MODESEL) with respect to HARD_RST_b rising edge (See Figure 6 | | T <sub>sp_modeselS</sub> | SP{n}_MODESEL<br>Setup Time | 5 | | | ns | with respect to rising edge of P_CLK. SP{n}_MODESEL pins are sampled on every rising edge of P_CLK. (See Figure 6) | | T <sub>sp_modeseH</sub> | SP{n}_MODESEL Hold Time | 5 | | | ns | with respect to rising edge of P_CLK. SP{n}_MODESEL pins are sampled on every rising edge of P_CLK. (See Figure 6) | | T <sub>ISOV1</sub> | INT_b/SW_RST_b<br>Output Valid Delay from<br>rising edge of P_CLK | | | 15 | ns | Measured between 50% points on both signals. Output Valid delay is guaranteed by design.(See Figure 7) | | T <sub>ISOF1</sub> | INT_b/SW_RST_b Output Float Delay from rising edge of P_CLK | | | 15 | ns | A float condition occurs when the output current becomes less than $I_{LO}$ , where $I_{LO}$ is 2 x $I_{OZ}$ . Float delay guaranteed by design.(See Figure 7) | | F <sub>in_PCLK</sub> | P_CLK Input Clock<br>Frequency Range | 100 -<br>100<br>ppm | | 100 +<br>100<br>ppm | MHz | | | F <sub>in_PCLK_DC</sub> | P_CLK Input Clock<br>Duty Cycle | 40 | 50 | 60 | % | See Figure 8 | | J <sub>PCLK</sub> | P_CLK Input Jitter | | | 300 | ps | | | T <sub>R_PCLK</sub> ,<br>T <sub>F_PCLK</sub> | P_CLK Input Rise/Fall<br>Time | | | 2.5 | ns | | | Rpu | Internal pull-up resistor | 82 | 170 | 260 | KOhm | at Vol=0.8 V | | Rpd | Internal pull-down resistor | 28 | 40 | 54 | KOhm | at Vih=2.0 V | | | 1 | | | | | • | #### 2.2.3 Serial Interface Electrical Characteristics Table 9 lists the Electrical characteristics for the Serial Receiver Interface pins on the Tsi564A Table 9: Serial Interface Receiver Input Electrical Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |----------------------------------|--------------------------------------------------|-----|-----|------|------|--------------------------------------------------------------------| | Z <sub>DI</sub> | RX Differential Input impedance | 80 | | 120 | Ohm | | | V <sub>DIFFI</sub> | RX Differential Input<br>Voltage | 170 | | 2000 | mV | | | L <sub>CR</sub> | RX Common Mode<br>Return Loss | | | 6 | dB | Over a range 100MHz to 0.8* Baud Frequency | | L <sub>DR</sub> | RX Differential Return<br>Loss | | | 10 | dB | Over a range 100MHz to 0.8* Baud Frequency | | V <sub>LOS</sub> | RX Loss of Input<br>Differential Level | 85 | | | mV | Port Receiver Input level below which Low Signal input is detected | | J <sub>RT1250</sub> | RX Total Jitter<br>Tolerance<br>(peak-to-peak) | | | 0.71 | Ulpp | For 1.25Gb/s +/- 100ppm @BER=10e-12 | | J <sub>RR1250</sub> | RX Deterministic +<br>Random Jitter<br>component | | | 0.61 | Ulpp | For 1.25Gb/s +/- 100ppm @BER=10e-12 | | J <sub>RD1250</sub> | RX Deterministic Jitter component | | | 0.45 | Ulpp | For 1.25Gb/s +/- 100ppm | | J <sub>RT2500</sub> | RX Total Jitter<br>(peak-to-peak) | | | 0.67 | Ulpp | For 2.5Gb/s +/- 100ppm @BER=10e-12 | | J <sub>RR2500</sub> | RX Deterministic +<br>Random Jitter<br>component | | | 0.57 | Ulpp | For 2.5Gb/s +/- 100ppm @BER=10e-12 | | J <sub>RD2500</sub> | RX Deterministic Jitter component | | | 0.42 | Ulpp | For 2.5Gb/s +/- 100ppm | | J <sub>RT3125</sub> | RX Total Jitter<br>(peak-to-peak) | | | 0.65 | Ulpp | For 3.125Gb/s +/- 100ppm<br>@BER=10e-12 | | J <sub>RR3125</sub> | RX Deterministic +<br>Random Jitter<br>component | | | 0.55 | Ulpp | For 3.125Gb/s +/- 100ppm<br>@BER=10e-12 | | J <sub>RD3125</sub> | RX Deterministic Jitter component | | | 0.41 | Ulpp | For 3.125Gb/s+/- 100ppm | | T <sub>RX_ch_skew</sub> | RX Channel to Channel<br>Skew Tolerance | | | 24 | ns | Between channels in a given x4 port | | R <sub>TR,</sub> R <sub>TF</sub> | RX Input Rise/Fall times | | | 160 | ps | between 20% and 80% levels | 2. Electrical Characteristics 33 Table 10 lists the Electrical characteristics for the Serial Transmitter Interface pins on the Tsi564A **Table 10: Serial Interface Transmitter Output Electrical Specifications** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |---------------------|---------------------------------------------|--------------------|------------------------------------|----------------------------------|-----------|---------------------------------------------------------------------------------------------------------| | Z <sub>SEO</sub> | TX Single-Ended<br>Output impedance | 40 | 50 | 60 | Ohm | | | Z <sub>DO</sub> | TX Differential Output Impedance | 80 | 100 | 120 | Ohm | | | V <sub>SW</sub> | TX Output Voltage<br>Swing (Single-ended) | 350 | | 750 | mVp-<br>p | $V_{SW}$ (in mV) = $Z_{SEO}/2 \times Inom \times Rldr/Inom$ , where Ridr/Inom is the ldr to Inom ratio. | | V <sub>DIFFO</sub> | TX Differential Output<br>Voltage Amplitude | 2 x<br>VSW_<br>min | | 2 x<br>VSW_<br>max | mVp-<br>p | Р | | V <sub>OL</sub> | TX Output Low-level<br>Voltage | | V <sub>TT</sub><br>-(1.5 x<br>Vsw) | | V | | | V <sub>OH</sub> | TX Output High-level<br>Voltage | | V <sub>TT</sub><br>-(0.5 x<br>Vsw) | | V | | | V <sub>TCM</sub> | TX common-mode<br>Voltage | | V <sub>TT</sub> -<br>Vsw | | V | | | L <sub>DR1</sub> | TX Differential Return Loss | | | -10 | dB | For (Baud<br>Frequency)/10 <freq(f)<625mhz and<="" td=""></freq(f)<625mhz> | | L <sub>DR2</sub> | TX Differential Return<br>Loss | | | -10 +<br>10log(f/<br>625MH<br>z) | dB | For 625MHz<=Freq(f)<= Baud Frequency | | J <sub>TT1250</sub> | TX Total Jitter<br>(peak-to-peak) | | | 0.24 | Ulpp | For 1.25Gb/s +/- 100ppm @BER=10e-12 | | J <sub>TD1250</sub> | TX Deterministic Jitter component | | | 0.1 | Ulpp | For 1.25Gb/s +/- 100ppm | | J <sub>TT2500</sub> | TX Total Jitter<br>(peak-to-peak) | | | 0.28 | Ulpp | For 2.5Gb/s +/- 100ppm @BER=10e-12 | | J <sub>TD2500</sub> | TX Deterministic Jitter component | | | 0.13 | Ulpp | For 2.5Gb/s+/- 100ppm | | J <sub>TT3125</sub> | TX Total Jitter<br>(peak-to-peak) | | | 0.35 | Ulpp | For 3.125Gb/s +/- 100ppm<br>@BER=10e-12 | | J <sub>TD3125</sub> | TX Deterministic Jitter component | | | 0.16 | Ulpp | For 3.125Gb/s+/- 100ppm | **Table 10: Serial Interface Transmitter Output Electrical Specifications** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |----------------------------------|-----------------------------------------|-----|-----|-----|------|---------------------------------------------------------| | T <sub>TX_skew</sub> | TX Differential signal skew | | | 15 | ps | Skew between _p and _n signals on a give Serial channel | | T <sub>TX_ch_skew</sub> | TX Channel to Channel<br>Skew Tolerance | | | 2 | UI | Between channels in a given x4 port | | T <sub>TR,</sub> T <sub>TF</sub> | TX Input Rise/Fall times | 80 | | 110 | ps | between 20% and 80% levels | ## 2.2.4 Serial Reference Clock Input Electrical Characteristics Table 11 lists the Electrical characteristics for the Serial Reference clock input pins on the Tsi564A... **Table 11: Serial Reference Clock Input Electrical Characteristics** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |----------------------------------------------|--------------------------------------------|-----|------|-------|----------|--------------------------------------------------------------------------------| | V <sub>CM</sub> | CML Input Common<br>Mode Range | 0.6 | 0.65 | 0.7 | V | | | Vsw | CML Input voltage swing | 400 | | 800 | mV | | | V <sub>DIFF</sub> | CML Differential Input<br>Voltage | 800 | | 1600 | mV | | | UI | Unit Interval | 320 | | 800 | ps | Unit Interval = 1/F, where F is the Serial port frequency of operation in Hz | | Fin_range | Input Clock Frequency<br>Range | 125 | | 312.5 | MHz | | | Fin_ppm | Input Clock Frequency stability requirment | | | 100 | ppm | | | Fin_DC | Input Clock Duty Cycle | 40 | 50 | 60 | % | | | T <sub>skew</sub> | Input Clock Skew | | | 0.05 | RCU<br>I | Between _p and _n inputs. RCUI=Reference Clock Unit Interval | | T <sub>R_SCLK</sub> ,<br>T <sub>F_SCLK</sub> | S_CLK{p,n} Input<br>Rise/Fall Time | | | 0.25 | RCU<br>I | RCUI=Reference Clock Unit Interval | | JCLK-REF | Input jitter<br>(peak-to-peak) | | | 0.1 | UI | UI is a bit time interval | | R <sub>DIFF</sub> | Internal Termination | | | 110 | ohm | Documented in Tsi564A Device Errata and Design Notes available at www.IDT.com. | 2. Electrical Characteristics #### 2.2.5 Serial Interface Capability and Implementation The configuration settings for DRV\_STRENGTH and DTX give Tsi564A Serial Interface the flexibility to configure Transmitter Output Voltage Amplitudes to optimize both power and Serial link performance. It is possible to select combinations of these setting that allow the Transmitter to operate outside of the RapidIO specified limits. Care must be used to select appropriate values for both DRV\_STRENGTH and DTX to match the Serial link performance requirements and meet the limits defined for the Tsi568. his is also true for the DEQ settings which are covered in the SRIO MAC x SerDes configuration registers. The SerDes has been tested to meet the RapidIO specification, however operation beyond this range is possible. Table 12 lists the amplitudes as stated in the *RapidIO Interconnect Specification (Revision 1.2)*. **Table 12: RapidIO Specification Requirements** | | TX Amplit | ude limits | RX Amplitude limits | | | |-------------|-----------|------------|---------------------|----------|--| | Ranges | Min mVpp | Max mVpp | Min mVpp | Max mVpp | | | Short Range | 500 | 1000 | 200 | 1600 | | | Long Range | 800 | 1600 | 200 | 1600 | | The Tsi564A uses the DRV\_STRENGTH and DTX bits in each port SRIO MAC x SERDES Configuration registers to control the drive current for each port. All four lanes are set to the same drive currents. Table 13 shows the programming options for DRV\_STRENGTH and drive currents outputs from the programming options. **Table 13: Drive Current Register Setting** | DRV_STRENGTH | Inom mA | |--------------|----------| | 0 1 | 10 | | 0 0 | 20 | | 1 0 | 28 | | 1 1 | Reserved | Table 14 Shows the Idr/Inom Ratio options as a function of the DTX[3:0] selection codes... Table 14: Idr/Inom Ratios vs. DTX[3:0]Swing into Termination | DTX[3:0] | ldr/Inom<br>Ratio | DTX[3:0] | ldr/Inom<br>Ratio | |----------|-------------------|----------|-------------------| | 0000 | 1.00 | 1000 | 0.60 | | 0001 | 1.05 | 1001 | 0.65 | | 0010 | 1.10 | 1010 | 0.70 | | 0011 | 1.15 | 1011 | 0.75 | | 0100 | 1.20 | 1100 | 0.80 | | 0101 | 1.25 | 1101 | 0.85 | | 0110 | 1.30 | 1110 | 0.90 | | 0111 | 1.35 | 1111 | 0.95 | The single-ended voltage swing for the Serial Transmitter Output $(V_{SW})$ is determined by the following equation: (Section 2.2.5-eq1) $V_{SW}$ (in mV) = $Z_{SEO}/2 \times Inom \times RIdr/Inom$ , where RIdr/Inom is the Idr to Inom ratio There are possible combinations of DRV\_STRENGTH and DTX that will violate allowable output swing limits. Allowable Output swing amplitudes are limited by the V<sub>TT</sub> Range used in the system. Table 15 shows the output swing limits as a function of $V_{TT}$ . For proper performance it is required that the Inom and RIdr/Inom parameters be selected such that VSW calculated using equation Section 2.2.5-eq1 meet the requirement specified in Table 15. Table 15: V<sub>TT</sub> to Output Swing Limits | V <sub>TT</sub> | Maximum VSW | |-----------------|-------------| | 1.2 | 350mV | | 1.5 | 500mV | | 1.8 | 750mV | 2. Electrical Characteristics ## 2.2.6 I<sup>2</sup>C Interface AC Specifications The DC characteristics of the I<sup>2</sup>C Interface are defined in Table 8 on page 30. Table 16 lists the AC specifications for Tsi564A's I<sup>2</sup>C Interface (see notes below). Table 16: AC Specifications for I<sup>2</sup>C Interface | Symbol | Parameter | Min | Max | Units | Notes | |--------------------|---------------------------------------------------------|-----|------|-------|-------| | F <sub>SCL</sub> | SD_I2C_CLK/I2C_SCLK Clock Frequency | 0 | 100 | kHz | 10uS | | T <sub>BUF</sub> | Bus Free Time Between STOP and START Condition | 4.7 | - | μS | 1 | | T <sub>LOW</sub> | SD_I2C_CLK/I2C_SCLK Clock Low Time | 4.7 | - | μS | 1 | | T <sub>HIGH</sub> | SD_I2C_CLK/I2C_SCLK Clock High Time | 4 | - | μS | 1 | | T <sub>HDSTA</sub> | Hold Time (repeated) START condition | | - | μS | 1,2 | | T <sub>SUSTA</sub> | Setup Time for a Repeated START condition | 4.7 | - | μS | 1 | | T <sub>HDDAT</sub> | Data Hold Time | 0 | 3.45 | μS | 1 | | T <sub>SUDAT</sub> | Data Setup Time | 250 | = | ns | 1 | | T <sub>SR</sub> | SD_I2C_CLK, SD_I2C_SDA, I2C_SCLK, and I2C_SDA Rise Time | | 1000 | ns | 1 | | T <sub>SF</sub> | SD_I2C_CLK, SD_I2C_SDA, I2C_SCLK, and I2C_SDA Fall Time | | 300 | ns | 1 | | T <sup>SUSTO</sup> | Setup Time for STOP Condition | 4 | - | μS | 1 | ### Notes: - 1. See Figure 5, I<sup>2</sup>C Interface Signal Timings - 2. After this period, the first clock pulse is generated Figure 5 shows I<sup>2</sup>C interface signal timings ## 2.2.7 Boundary Scan Interface AC Specifications Table 17 lists the signal timings for the Boundary Scan Interface for Tsi564A. **Table 17: Boundary Scan Test Signal Timings** | Symbol | Parameter | Min | Max | Units | Notes | |--------------------|--------------------------------------------------|-----|-----|-------|---------------------| | T <sub>BSF</sub> | TCK Frequency | 0 | 10 | MHz | - | | T <sub>BSCH</sub> | TCK High Time | 50 | - | ns | Measured at 1.5V, 1 | | T <sub>BSCL</sub> | TCK Low Time | 50 | - | ns | Measured at 1.5V, 1 | | T <sub>BSCR</sub> | TCK Rise Time | - | 25 | ns | 0.8V to 2.0V, 1 | | T <sub>BSCF</sub> | TCK Fall Time | - | 25 | ns | 2.0V to 0.8V, 1 | | T <sub>SIS1</sub> | Input Setup to TCK | 10 | - | ns | 2 | | T <sub>BSIH1</sub> | Input Hold from TCK | 10 | - | ns | 2 | | T <sub>BSOV1</sub> | TDO Output Valid Delay from falling edge of TCK. | - | 15 | ns | 1 | | T <sub>OF1</sub> | TDO Output Float Delay from falling edge of TCK | - | 15 | ns | 3, 4 | ### Notes: - 1. Outputs precharged to $V_{DD}$ . - 2. See Figure 7, "Output Timing Measurement Waveforms". - 3. See Figure 6, "Input Timing Measurement Waveforms". - 4. A float condition occurs when the output current becomes less than $I_{LO}$ , where $I_{LO}$ is 2 x $I_{OZ}$ , the Output Tri-state DC current. Float delay guaranteed by design. See Figure 7, "Output Timing Measurement Waveforms". RENESAS 2. Electrical Characteristics 39 #### 2.3 **AC Timing Waveforms** This section shows the AC timing waveforms for timing specifications for the Tsi564A. #### 2.3.1 LVTLL I/O pins Figure 6 shows the input timing relationships for all LVTTL input signals to the corresponding clock input. The waveform is generalized for both input and clk naming. The parameter TIS represents the setup time and the TIH parameter represents the hold time. Figure 6: Input Timing Measurement Waveforms. Figure 7 shows the generalized output timing relationships for all LVTTL I/O pins. The TOV parameter represents the Output Valid time or propagation delay of a given output signal with respect to the corresponding clock input. **Figure 7: Output Timing Measurement Waveforms** Figure 8 shows the relationship for the CLK duty cycle. The duty cycle by is defined as Twh/Tcyc and Twl/Tcyc, where Twh/Tcyc + Twl/Tcyc = 100% **Figure 8: Duty Cycle Definition Waveforms** ### 2.3.2 Serial Interface Pins Figure 9 shows the important voltage levels and timing relationships for the Serial Interface Transmitter and Receiver pins. Figure 9: Serial Interface Transmitter and Receiver signal waveforms Figure 10 shows the important voltage levels and timing relationships for the Serial Reference Clock Inputs. 2. Electrical Characteristics # Figure 10: Serial Reference Clock Waveforms # 3. Layout Guidelines This chapter describes the layout guidelines for the Tsi564A. It includes the following information: - "Impedance Requirements" on page 43 - "Tracking Topologies" on page 43 - "Power Distribution" on page 56 - "Decoupling Requirements" on page 56 - "Clocking and Reset" on page 60 - "Modeling and Simulation" on page 64 - "Testing and Debugging Considerations" on page 65 - "Reflow Profile" on page 67 ## 3.1 Overview The successful implementation of a Tsi564A in a board design is dependent on properly routing the Serial RapidIO signals and maintaining good signal integrity with a resultant low bit error rate. The sections that follow contain information for the user on principals that will maximize the signal quality of the links. Since every situation is different, IDT urges the designer to model and simulate their board layout and verify that the layout topologies chosen will provide the performance required of the product. # 3.2 Impedance Requirements The impedance requirements of the Serial RapidIO interface are: - 100 ohms differential - 50 ohms single-ended # 3.3 Tracking Topologies The tracking topologies required to maintain a consistent differential impedance of 100 ohms to the signal placed on the transmission line are limited to Stripline and Microstrip types. The designer must decide whether the signalling must be moved to an outer layer of the board using a Microstrip topology, or if the signalling may be placed on an inner layer as stripline where shielding by ground and power planes above and below is possible. ## 3.3.1 Stripline The RapidIO buses should be routed in a symmetrical edge-coupled stripline structure in order to ensure a constant impedance environment. The symmetrical stripline construction is shown in Figure 11. This method also provides clean and equal return paths through VSS and VDD from the I/O cell of the Tsi564A to the adjacent RapidIO device. The use of broadside coupled stripline construction as shown in Figure 12 is discouraged because of its inability to maintain a constant impedance throughout the entire board signal layer. The minimum recommended layer count of a board design consists of 12 layers. The optimum design consists of 16 layers. The designer should consider both of these designs and weigh their associated costs versus performance. Figure 11: Recommended Edge Coupled Differential Stripline (symmetric when h1=h2) Equations for Stripline and Differential Stripline Impedance (in Ohms): $$Zo = \frac{60}{\sqrt{\mathcal{E}_r}} \times \ln\left(\frac{1.9(2(h1+h2)+t)}{0.67 \pi (0.8 w+t)}\right)$$ $$Zdiff = 2 \times Zo \left(1 - 0.374 e^{-2.9 \left[\frac{s}{h1 + h2}\right]}\right)$$ The broadside coupled stripline construction is not recommended for use with RapidIO because of the manufacturing variations in layer spacings. These variations will cause impedance mismatch artifacts in the signal waveforms and will degrade the performance of the link. Figure 12: Not Recommended Broadside Coupled or Dual Stripline Construction ### 3.3.1.1 Microstrip When it is necessary to place the differential signal pairs on the outer surfaces of the board, the differential microstrip construction is used. Figure 13 shows the construction of the microstrip topology. Below the figure are the design equations for calculating the impedance of the trace pair. **Figure 13: Differential Microstrip Construction** Equations for the Differential Microstrip construction: $$Z_{o} = \frac{60}{\sqrt{0.475\varepsilon_{r} + 0.67}} \ln \left[ \frac{4h}{0.67(0.8w + t)} \right] ohms$$ $$Z_{diff} \cong 2Z_o \left(1 - 0.48e^{-0.96\frac{s}{h}}\right)$$ ohms ### 3.3.1.2 Signal Return Paths The return path is the route that current takes to return to its source. It can take a path through ground planes, power planes, other signals, or integrated circuits. The return path is based on electro-magnetic field effects. The return path follows the path of least resistance nearest to the signal conductor. Discontinuities in the return path often have signal integrity and timing effects that are similar to the discontinuities in the signal conductor. Therefore, the return paths need to be given similar consideration. A simple way to evaluate return path parasitic inductance is to draw a loop that traces the current from the driver through the signal conductor to the receiver, then back through the ground/power plane to the driver again. The smaller the area of the loop, the lower the parasitic inductance. If via densities are large and most of the signals switch at the same time (as would be the case when a whole data group switches layers), the layer to layer bypass capacitors fail to provide an acceptably short signal return path to maintain timing and noise margins. Since the signals are routed using symmetric stripline, return current is present on both the VDD and VSS planes. If a layer change must occur, then VCC and VSS vias must be placed as close to the signal via as possible in order to provide the shortest possible path for the return current. The following return path rules apply to all designs: - Always trace out the return current path and provide as much care to the return path as the path of the signal conductor. - Do not route impedance controlled signals over splits in the reference planes. - Do not route signals on the reference planes in the vicinity of system bus signals. - Do not make signal layer changes that force the return path to make a reference plane change. - Decoupling capacitors do not adequately compensate for a plane split. - Do not route over via anti-pads or socket anti-pads. If reference plane changes must be made: - Change from a VSS reference plane to another VSS reference plane and place a via connecting the two planes as close as possible to the signal via. This also applies when making a reference plane change from one VCC plane to another VCC plane. - For symmetric stripline, provided return path vias for both VSS and VCC. - Do not switch the reference plane from VCC to VSS or vice versa. #### 3.3.1.3 Guard Traces Guard traces are used to minimize crosstalk. Guard traces are tracks that run parallel to a signal trace for the entire length and are connected to the reference plane to which the signal(s) are associated. Guard traces can lower the radiated crosstalk by as much as 20dB, but will also lower the characteristic impedance of the signal trace due to their proximity. The use of guard tracks requires some planning and foresight. The guard tracks will consume board real estate. Simulation has shown that a 5 mil ground trace with 5 mil spaces between the aggressor and receptor traces offers as much isolation as a 20 mil space between aggressor and receptor traces. The aggressor trace is the trace with a driven waveform on it. The receptor trace is the trace onto which the crosstalk is coupled. Guard tracks are required to be stitched or connected with vias to the reference plane associated with the aggressor signal. To ensure that there is no resonance on the guard traces the stitching vias should be spaced at intervals that equal $1/20 \, ^{\dagger} \, \lambda$ of the $3^{\rm rd}$ harmonic. Figure 14: Equation $$\lambda = \sqrt{\varepsilon} \times \frac{c}{f}$$ $$\frac{1}{20} \lambda_{3rd} = \frac{3 \times 10^8 \, m/s}{20 \times f_{3rd}} \sqrt{\varepsilon}$$ In the case of the 3.125 Gbits/s data rate, the rise and fall times must be less than 40 pS. This relates to an upper frequency of 25Ghz and a corresponding wavelength of 25 mm based on a permittivity of 4.3. Therefore, the stitching vias must not be further apart than 8 mm. #### 3.3.1.4 Via Construction Due to the high frequency content of the Serial RapidIO signals, it is necessary to minimize the discontinuities imposed by crossing ground and power planes when it is necessary to transition to different signal layers. The use of a controlled impedance via is necessary. The construction of the vias is shown in Figure 15. Detailed design information can be found in bibliography entry 15, "Designing Controlled Impedance Vias" by Thomas Neu, EDN Magazine October 2, 2003. Figure 15: Differential Controlled Impedance Via ### 3.3.1.5 Layer Transitioning with Vias The basic rule is to keep vias in the signal path down to a minimum. Vias represent a significant impedance discontinuity and should be minimized. When routing vias, try to ensure that signals travel through the via rather than across the via. A via where the signal goes through the via, has a much different effect than a via where the signal travels across the via. These two cases are shown in Figure 17 and in Figure 18. The "in" and "out" nodes of the via model are shown on the their corresponding locations in the figures. Transitioning across a via that is not blind or buried leaves a stub which appears as a capacitive impedance discontinuity. The portion of the via that conducts current appears inductive while the stub that develops only an electric field will appear capacitive. In order to minimize the effects of a via on a signal, the following equations may be used to approximate the capacitance and inductance of the via design. It can be seen that the proximity of the pad and antipad have a direct relationship on the capacitance, and that the length of the barrel (h) has a direct effect on the inductance. $$L = 5.08h \left[ \ln \left( \frac{4h}{d} \right) + 1 \right]$$ $C = \frac{1.41\varepsilon_r T D_1}{D_2 - D_1}$ C is the capacitance in pF. T is the thickness of the circuit board or thickness of pre-preg. $D_1$ is the diameter of the via pad. $D_2$ is the diameter of the antipad. $\mathcal{E}_{r}$ is the dielectric constant of the circuit board material. L is the inductance in nH. h is the overall length of the via barrel. d is the diameter of the via barrel. Figure 16: Via Construction Figure 17: Signal Across a Via Figure 18: Signal Through a Via Because of the high frequencies present in the RapidIO signal, vias become a significant contributor to signal degradation. Most vias are formed by a cylinder going through the PCB board. Because the via has some length, there is an inductance associated with the via. Parasitic capacitance comes from the power and ground planes through which the via passes. From this structure we model the via in RLC lumps as shown in Figure 19 and Figure 20. Cvia is the total capacitance of the via to ground or power, Rvia is the total resistance through the via, and Lvia is the total inductance of the via. These parameters may be extracted using 3D parasitic extraction tools. By distributing the R, L, and C, the model better represents the fact that the capacitance, resistance and inductance are distributed across the length of the via. For the Via model to be accurate in simulation, the propagation delay of each LC section should be less than 1/10 of the signal risetime. This is to ensure the frequency response of the via is modeled correctly up to the frequencies of interest. More information may be found in reference [16]. Figure 19: Signal Transitioning Across a Via Simulation Model Figure 20: Signal Transitioning Through a Via Simulation Model ### 3.3.1.6 Buried Vs. Blind The use of buried and blind vias is recommended because in both cases the signal travels through the via and not across it. Examples of these two types of structures are shown in Figure 21 and Figure 22. Figure 21: Buried Via Example Figure 22: Blind Via Example ### 3.3.1.7 Serpentine Traces During layout, it is necessary to adjust the lengths of tracks in order to accommodate the requirements of equal track lengths for pairs of signals. In the case of the LVDS/CML signals, this ensures that both the negative and positive halves of the signals arrive at the receiver simultaneously, thus maximizing the data sampling window in the eye diagram. Creating a serpentine track is a method of adjusting the track length. Ensure that the wave front does not propagate along the trace and through the crosstalk path perpendicular to the parallel sections, as shown in Figure 23. The arrival of a wave front at the receiver ahead of the wave front travelling along the serpentine route is caused by the self-coupling between the parallel sections of the transmission line (Lp). Figure 23: Serpentine Signal Routing To maximize the signal integrity, clock lines should not be serpentine. Figure 26 describes the guidelines for length matching a differential pair. If it is necessary to serpentine a trace, follow these guidelines: - Make the minimum spacing between parallel sections of the serpentine trace (see "S" in Figure 23) at least 3 to 4 times the distance between the signal conductor and the reference ground plane. - Minimize the total length (see "Lp" in Figure 23) of the serpentine section in order to minimize the amount of coupling. - Use an embedded microstrip or stripline layout instead of a microstrip layout. For a detailed discussion about serpentine layouts, refer to Section 12.8.5 of "*High-Speed Signal Propagation, Advanced Black Magic*" by Howard Johnson and Martin Graham. ### 3.3.2 Crosstalk Considerations The Serial RapidIO signals easily capacitively couple to adjacent signals due to their high frequency. It is therefore recommended that adequate space be used between different differential pairs, and that channel transmit and receive be routed on different layers. Cross coupling of differential signals results in an effect called Inter-Symbol Interference (ISI). This coupling causes pattern dependent errors on the receptor, and can substantially increase the bit error rate of the channel. ### 3.3.3 Receiver DC Blocking Capacitors The Serial RapidIO interface requires that the port inputs be capacitor coupled in order to isolate the receiver from any common mode offset that may be present in the transmitter outputs. DC blocking capacitors should be selected such that they have low dissipation factor and low series inductance. Figure 24 shows the recommended tracking and capacitor pad placement required. It will be necessary to model and simulate the effects of the changed track spacing on the channel quality and determine if any changes are required to the topology. An often used method of correcting the decreased impedance caused by the larger capacitor mounting pads is to create a slot in the shield plane below the capacitor bodies and soldering pads. Since the impedance change caused by the slot is dependent on the capacitor geometry, core thickness, core material characteristics and layer spacings, the size and shape of the slot will have to be determined by simulation. Do not place the capacitors along the signal trace at a $\lambda/4$ increment from the driver in order to avoid possible standing wave effects. Figure 24: Receiver Coupling Capacitor Positioning Recommendation ## 3.3.4 Escape Routing All differential nets should maintain spacing throughout a route. Separation of differential pairs to go around objects should not be allowed. Figure 25 illustrates several options for breaking out a differential pair from the Tsi564A device. The order of preference is from A to D. Case D below has a small serpentine section used to match the inter-pair skew of the differential pair. In this case each serpentine section should be greater than 3 x W (W=width), and the gap should not increase by more than 2x. Figure 26 illustrates these requirements. Figure 25: Escape Routing for Differential Signal Pairs Figure 26: Differential Skew Matching Serpentine ## 3.3.5 Board Stackup The recommended board stack up is shown in Figure 27. This design makes provision for four stripline layers and two outer microstrip layers. Layers eight and nine are provisioned as orthogonal low speed signal routing layers. Figure 27: Recommended Board Stackup | | | | Layer | Layer | strip | oline | edge coupled diff | | |--------|-------|-----------------------------|------------|------------|-------------|-----------|---------------------------------------------|-----------------| | ayers | Thks. | Cross Section Diagram | Туре | Definition | Trace Width | Impedance | Trace Width | Impedance | | | | | mask | | | | | | | | 1.6 | 148 | plating | | | | | | | L01 | 0.6 | | .5oz foil | PRI | | | | | | | 7.9 | | prepreg | | | | | | | L02 | 1.2 | | p.cp.cg | pwr | | | | | | | 2.0 | | 1/1zbc | | | | | | | L03 | 1.2 | | | gnd | | | | | | | 5.3 | | prepreg | | | | | | | L04 | 0.6 | | , , | sig | 5 | 50.0 Ω | 4line6sp | 100.0 Ω | | | 5.0 | | .5/1core | | | | | | | L05 | 1.2 | | | gnd | | | | | | | 5.3 | | prepreg | 7.0 | | | | | | L06 | 0.6 | | | sig | 5 | 50.0 Ω | 4line6sp | 100.0 Ω | | | 5.0 | | .5/1core | | | | | | | L07 | 1.2 | | | gnd | | | 39.4 | 1 mm breakout | | | 4.4 | | prepreg | | | | 0505 | with necked | | L08 | 0.6 | | | sig | 5 | 50.0 Ω | 3.53.5<br>20pad <b>m m</b> 20pa | | | | 5.0 | | .5/.5core | | | | | 10dia via in 20 | | L09 | 0.6 | | | sig | 5 | 50.0 Ω | <b> </b> | pad | | | 4.4 | | prepreg | | | | 11 | | | L10 | 1.2 | | | gnd | | | <b>*</b> * | | | | 5.0 | | .5/1core | | | | 4 or 5 4 or 5 | | | L11 | 0.6 | | | sig | 5 | 50.0 Ω | 4line6sp | 100.0 Ω | | | 5.3 | | prepreg | | | | | | | L12 | 1.2 | | | gnd | | | | | | | 5.0 | | .5/1core | _ | | | | | | L13 | 0.6 | | | sig | 5 | 50.0 Ω | 4line6sp | 100.0 Ω | | | 5.3 | | prepreg | | | | | | | L14 | 1.2 | | | gnd | | | | | | | 2.0 | | 1/1zbc | | | | | | | L15 | 1.2 | | | pwr | | | | | | | 7.9 | | prepreg | | | | | | | L16 | 0.6 | 1000000 | .5 oz foil | sec | | | | | | | 1.6 | | plating | | | | | | | | | | mask | | | | | | | Total: | 99 | Finish thickness over lami | nate ± 40° | v. | | | | | | | 92 | Finish thickness over plati | | 0 | | | | | ## 3.4 Power Distribution RENESAS The Tsi564A is a high speed device with both digital and analogue components in its design. The core logic has a high threshold of noise sensitivity within its 1.2V operating range. However, the analogue portion of the switch is considerably more sensitive. The correct treatment of the power rails, plane assignments and decoupling is important to maximizing the performance the Tsi564A can deliver. The largest indicator of poor performance on the Serial RapidIO interfaces is the presence of jitter. The die, I/O and package designs have all been optimized to provide jitter performance well below the limits required by the Serial RapidIO specifications. The guidelines provided below will assist the user in achieving a board layout that will provide the best performance possible. The required decoupling by each voltage rail can be found in Table 18 on page 57. The ripple specifications for each rail are maximums, and every effort should be made to target the layout to achieve lower values in the design. A solid, low impedance plane must be provided for the VDD 1.2V core supply referenced to VSS. It is strongly recommended that the VDD and VSS planes be constructed with the intent of creating a buried capacitance. The connection to the power supply must also be low impedance in order to minimize noise conduction to the other supply planes. A solid, low impedance plane must be provided for the SP\_VDD 1.2 V SerDes supply, referenced to the VSS plane. This supply can be derived from the same power supply as VDD, as long as a Kelvin connection is used. The preference however, is to use a separate power supply. The SPn\_AVDD 1.2 V SerDes analogue supply also needs to be sourced from a low impedance supply plane. This supply voltage powers the SerDes PLLs. The SP\_VDD plane may also be used for the SPn\_AVDD supply. Connect all of the SPn\_AVDD pins to this plane through the filters shown in Figure 29 and decouple the plane directly to VSS. The VDD\_IO supply powers the 3.3V I/O cells on the switch. This supply requires no special filtering other than the decoupling to the VSS\_IO plane. Connect the VSS\_IO plane to the VSS plane using a Kelvin connection. # 3.5 Decoupling Requirements This section deals with the subject of decoupling capacitors required by the Tsi564A. To accomplish the goal of achieving maximum performance and reliability, the power supply distribution system needs to be broken down into its individual pieces, and each designed carefully. The standard model for representing the components of a typical system are shown in Figure 28. This figure graphically represents the parasitics present in a power distribution system. Figure 28: System Power Supply Model ## 3.5.1 Component Selection The recommended decoupling capacitor usage for the Tsi564A is shown below in Table 18 on page 57. The capacitors should be selected with the smallest surface mount body that the applied voltage permits in order to minimize the body inductance. The components should be distributed evenly around the device in order to provide filtering and bulk energy evenly to all of the ports. Use the Tsi564A ball map (available at www.IDT.com) to aid in the distribution of the capacitors. The SerDes PLLs require extra care in order to minimize jitter on the transmitted signals. The circuit shown in Figure 29 is recommended. One filter is required for each RapidIO port. Figure 29: PLL Filter Table 18: Decoupling Capacitor Quantities and Values Recommended for the Tsi564A | Voltage | Usage | Acronym | Component Requirements | | | | |---------|--------------------------------------------|----------|------------------------|-------------|--------------------------------------|-----------| | 1.2V | Logic Core | VDD | 20 x 0.1uF | 20 x 0.01uF | 16 x 1nF | 16 x 22uF | | 1.2V | SerDes core, SerDes bias<br>Serial drivers | SP_VDD | 8 x 0.1uF | 48 x 0.01uF | 8 x 10uF | 8 x 100uF | | 1.5V | SerDes termination supply | VTT | 8 x 0.1uF | 8 x 0.01uF | | | | 3.3V | Single ended I/O ports | VDD_IO | 12 x 0.1uF | 12 x 0.01uF | | | | 1.2V | PLL | SPn_AVDD | 8 x 0.1uF | 8 x 0.01uF | 8 x ferrite bead 120 ohm @<br>1.5Amp | | ### 3.5.1.1 Effective Pad Design Breakout vias for the decoupling capacitors should be kept as close together as possible. The trace connecting the pad to the via should also be kept as short as possible with a maximum length of 50mils. The width of the breakout traces should be 20mils, or the width of the pad. Via sharing should not be used in board design with the Tsi564A. Figure 30: Recommended Decoupling Capacitor Pad Designs ## 3.5.2 Power Plane Impedance and Resonance The intent of adding decoupling to a board is to lower the impedance of the power supply to the devices on the board. It is necessary to pay attention to the resonance of the combined bulk capacitance and to stagger the values in order to spread the impedance valleys broadly across the operating frequency range. Figure 31 demonstrates the concept of staggered bands of decoupling. Calculate the impedance of each of the capacitor values at the knee frequency to determine their impact on resonance. $$F_{knee} = \frac{0.5}{T_{rise}}$$ where $T_{rise}$ = time from 10% to 90% Figure 31: Decoupling Bypass Frequency Bands As the frequency changes, each part of the PDS responds proportionally; the low-impedance power supply responds to slow events, bulk capacitors to mid-frequency events, and so forth. # 3.6 Clocking and Reset This section discusses the requirements of the clock and reset inputs. ### 3.6.1 Clock Overview The Tsi564A has three input reference clocks that are used to produce the Tsi564A internal clock domains. The following diagram illustrates the clocking architecture of the Tsi564A. Figure 32: Tsi564A Clocking Architecture The three reference clocks are described in Table 19. Each of the listed clock domains is described in detail in the following sub-section. For more information about special line rate support see "Line Rate Support" on page 69. **Table 19: Clock Input Sources** | Clock Input Pin | Туре | Maximum<br>Frequency | Clock Domain | |-----------------|--------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S_CLK_1_[P/N] | Differential | 312.5 MHz | Serial Transmit Domain 2 (Nominally 312.5MHz) Internal Switching Fabric (ISF) Domain | | S_CLK_2_[P/N] | Differential | 250 MHz | Serial Transmit Domain 1 (Nominally 250 MHz) Serial Transmit Domain 0 (Nominally 125 MHz) Note: if the Tsi564A never uses Serial Transmit Domains 1 and 2, then this input reference clock is not required to be driven. | | P_CLK | Single Ended | 100 MHz | Internal Register Domain and I <sup>2</sup> C Domain | ### 3.6.1.1 Frequencies Required The clock signals should be shielded from neighboring signal lines using ground traces on either side. This reduces jitter by minimizing crosstalk from the neighboring signal lines. Since P\_CLK is single-ended, extra precaution should be taken so that noise does not get coupled onto it. In order to preserve the quality of the low jitter clock, the shielding requirement of the clock lines is critical. It is possible that low-frequency noise can interfere with the operation of PLLs, which can cause the PLLs to modulate at the same frequency as the noise. The high-frequency noise is generally beyond the PLL bandwidth which is about 1/10th the RefClk frequency. ### 3.6.1.2 Stability, Jitter and Noise Content The maximum input jitter on the $S_CLK_1$ and $S_CLK_2$ inputs is 7pS peak to peak from 1.8 to 32 Mhz to avoid passing through the PLL loop filter in the SerDes and affecting the transmit data streams. The maximum input jitter allowable on the $P_CLK$ input is 300 pSpp. Jitter on this input would be reflected outside of the chip on the $I^2C$ bus. ### Jitter Equation The following equation can be used to convert Phase Noise in dBc to RMS jitter: RMSjitter pS(rms) = $$[((10^{(dBc/10)})^{1/2}) * 2] / [2 * pi * (frequency in hz)]$$ Using this equation, an example of 312.5 MHz and a phase noise of -63dBc, would produce 0.72pS RMS jitter. ### 3.6.2 Clock Domains Table 20: Tsi564A Clock Domains | Clock Domain | Clock Source | Description | |-------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Internal Register Domain | P_CLK | This clock domain includes all of the internal registers and their interconnect bus. The domain uses the input P_CLK directly. | | Internal Switching Fabric<br>Domain | S_CLK_1_[p/n]<br>divided by 2 | This clock domain includes the switching matrix of the ISF and the portion of each RapidIO block that interfaces to the ISF. | | I <sup>2</sup> C Domain | P_CLK divided by 1000 | This clock domain is responsible for driving the I2C output clock pin I2C_SCLK. This clock domain is generated by dividing the P_CLK input by 1000. The majority of the I2C logic runs in the Internal Register Domain | | Serial Transmit Domain 0 | S_CLK_2_[p/n]<br>divided by 2 | This clock domain is used to clock all of the Serial RapidIO transmit ports that have the SCLK_SEL field in the SMACx_CLK_SEL register set to 00. | | | | The S_CLK_2_p/n input is divided in half and used to clock the transmit logic. This clock is multiplied by 10 to produce the high-speed clock that is used to output the serial data on output pins SP{015}_T{AD}_p/n. | | | | The maximum data rate available using this domain is 1.25 Gb/s per lane. | | Serial Transmit Domain 1 | S_CLK_2_[p/n] | This clock domain is used to clock all of the Serial RapidIO transmit ports that have the SCLK_SEL field in the SMACx_CLK_SEL register set to 01. | | | | The S_CLK_2_p/n input is used directly to clock the transmit logic. This clock is multiplied by 10 to produce the high-speed clock that is used to output the serial data on output pins SP{015}_T{AD}_p/n. | | | | The maximum data rate available using this domain is 2.5 Gb/s per lane. | | Serial Transmit Domain 2 | S_CLK_1_[p/n] | This clock domain is used to clock all the Serial RapidIO transmit ports that have the SCLK_SEL field in the SMACx_CLK_SEL register set to 10. The S_CLK_1_p/n input is used directly to clock the transmit logic. This clock is multiplied by 10 to produce the high-speed clock that is used to output the serial data on output pins SP{015}_T{AD}_p/n. | | | | The maximum data rate available using this domain is 3.125 Gb/s per lane. | ## 3.6.2.1 Interfacing to the S\_CLK\_x inputs The interface for a LVPECL or CML clock source to the converter cell is shown in Figure 33. Note that an AC-coupled interface is required so that only the AC information of the clock source is transmitted to the clock inputs of the Tsi564A. Figure 33: Tsi564A driven by LVPECL or CML clock source The interface for an LVDS clock source to the converter cell is shown in Figure 34. Since an LVDS driver requires a DC termination path, a 2-K. resistor should be inserted before the capacitors. This resistor can be placed anywhere along the signal path between the clock source and the AC-coupling capacitors, although IDT recommends placing it close to the clock source. Note that the effective termination resistance seen by the clock source is about $95\Omega$ due to the parallel combination of this external resistor and the integrated termination resistor of the converter cell. Again, an AC-coupled interface is required so that only the AC information of the clock source is transmitted to the clock inputs of the Tsi564A. Figure 34: Tsi564A driven by an LVDS clock source ## 3.6.3 Reset Requirements The Tsi564A requires only one reset input, HARD\_RST\_b. The signal provided to the device must be a monotonic 3.3V swing that de-asserts a minimum of 1mS after supply rails are stable. The signal de-assertion is used to release synchronizers based on P\_CLK which control the release from reset of the internal logic. P\_CLK must therefore be operating and stable before the 1mS HARD\_RST\_b countdown begins. TRST\_b must be asserted while HARD\_RST\_b is asserted following a device power-up to ensure the correct setup of the tap controller. TRST\_b is not required to be re-asserted for non power cycle assertions of HARD\_RST\_b. The most versatile solution to this requirement is to AND the HARD\_RST\_b and TRST\_b signals together to form an output with which to drive the TRST\_b pin on the switch. Power up option pins are double sampled at the release of HARD\_RST\_b. As such, there is no set-up time requirement, but the signals must be stable at the release of HARD\_RST\_b. There is a hold time requirement of 100nS or 10 P CLK cycles minimum. # 3.7 Modeling and Simulation The need for verifying the signal integrity of the board design is very important for designs using GHz signalling. IDT recommends that the designer invest in a simulation tool as an aid to a successful RapidIO design. Tools are available from companies such as Mentor Graphics (HyperLynx GHZ), Ansoft (SIwave) and SiSoft (SiAuditor). This is by no means a complete list, only a sample of known suppliers. ### 3.7.0.1 IBIS The use of IBIS for signal integrity checking at the high frequencies of the Serial RapidIO link have been found to be too inaccurate to be useful. Also, we have found that most tools do not yet support the *IBIS Specification (Revision 3.2)* for the support of multi-staged slew rate controlled buffers. For this reason, IDT is not presently making available an IBIS file for the Tsi564A. ### 3.7.0.2 Encrypted HSPICE Please contact the IDT Applications Engineering through the web based form at www.IDT.com/support to request the necessary Non-disclosure Agreement form required to acquire the encrypted model. # 3.8 Testing and Debugging Considerations It is prudent to make provision for debugging and testing tools in order to speed board bring-up. This section provides information on the probing requirements for monitoring the serial RapidIO link between two devices. At GHz frequencies, standard probing techniques are intrusive and cause excessive signal degradation introducing additional errors in the link stream. The recommended solution is an ultra low capacitance probe that operates in conjunction with a logic analyzer. The addition of the appropriate disassembler software to the analyzer makes it a very powerful tool for examining the traffic on a link and aiding in software debugging. Please contact your local test equipment vendor for appropriate solutions for your requirements. ## 3.8.1 Logic Analyzer Connection Pads The pinout for a recommended SRIO 8-channel probe is given in Table 21. This pin/signal assignment has been adopted by several tool vendors including Tektronix, but is not an established standard. These notes are given here: Footprint Channel vs. Lane/Link Designations - Channel = either an upstream OR downstream differential pair for a given lane - C<letter> = the designator for a channel which accepts a given differential pair of signals - C<letter> = the two signals of the differential pair. The signals within a given pair may be assigned to either P or N regardless of polarity. ### 3.8.1.1 General Rules for Signal Pair Assignment of Analyzer Probe The differential pairs that make up the SRIO links must be assigned to specific pins of the footprint. However, there is some freedom in this pair assignment in order to minimize routing constraints on the platform. Table 21: 8-Channel Probe Pin Assignment | Pin# | Signal Name | Pin# | Signal Name | |------|-------------|------|-------------| | 2 | GND | 1 | CAp/Tx0 | | 4 | CBp/Rx0 | 3 | CAn/Tx0 | | 6 | CBn/Rx0 | 5 | GND | | 8 | GND | 7 | CCp/Tx1 | | 10 | CDp/Rx1 | 9 | CCn/Tx1 | | 12 | CDn/Rx1 | 11 | GND | | 14 | GND | 13 | CEp/Tx2 | | 16 | CFp/Rx2 | 15 | CEn/Tx2 | | 18 | CFn/Rx2 | 17 | GND | Table 21: 8-Channel Probe Pin Assignment | Pin# | Signal Name | Pin# | Signal Name | |------|-------------|------|-------------| | 20 | GND | 19 | CGp/Tx3 | | 22 | CHp/Rx3 | 21 | CGn/Tx3 | | 24 | CHn/rX3 | 23 | GND | Figure 35: Analyzer Probe Pad Tracking Recommendation ## 3.8.2 JTAG Connectivity The Joint Test Action Group (JTAG) created the boundary-scan testing standard (documented in the *IEEE 1149.1 Standard*) for testing printed circuit boards (PCBs). The boundary-scan approach involves designing boundary-scan circuitry into the integrated circuit. PCBs populated with 1149.1 compliant devices can be then tested for connectivity, correct device orientation, correct device location, and device identification. All the pins on compliant devices can be controlled and observed using (typically) five pins that are routed to the board edge connector. Board designers can develop a standard test for all 1149.1 compliant devices regardless of device manufacturer, package type, technology, or device speed. Please visit the IDT web site to download the BSDL file for the Tsi564A. The SerDes pins are not on the boundary scan chain. The Tsi564A also has the capability to read and write all internal registers through the JTAG interface. Through this interface, users may load and modify configuration registers and look up tables without the use of RapidIO maintenance transactions or an I<sup>2</sup>C EEPROM. Please visit the IDT web site at www.IDT.com/support to download document number 35A8000\_SW001 which is the JTAG software to use to access the internal registers. ## 3.9 Reflow Profile The Tsi564A adheres to JEDEC-STD-020C for its reflow profile. For the leaded version, the peak reflow temperature is $225^{\circ}$ C (+0/-5°C). For the lead-free version, the peak reflow temperature is $260^{\circ}$ C (+0/-5°C). # 4. Line Rate Support The IDT Tsi564A supports all the *RapidIO Interconnect Specification (Revision 1.2)* specified line rates (1.25, 2.50, and 3.125 Gbit/s). The device also supports line rates that are outside of the RapidIO specification. The ability to support multiple line rates gives the Tsi564A flexibility in both application support and power consumption. Table 22 shows the supported, standard line rates for the Tsi564A. Table 22: Tsi564A Supported Standard RapidIO Line Rates | S_CLK_1<br>Frequency (MHz) | S_CLK_2<br>Frequency (MHz) | Supported Line Rates | Lane Configuration | |----------------------------|----------------------------|-------------------------------------------|--------------------| | 250 | 250 <sup>1</sup> | 1.25 Gbit/s<br>2.5 Gbit/s | 1x | | 250 | 250 <sup>1</sup> | 1.25 Gbit/s<br>2.5 Gbit/s | 4x | | 312.5 | Not Required <sup>2</sup> | 3.125 Gbit/s | 1x | | 312.5 | Not Required <sup>2</sup> | 3.125 Gbit/s | 4x | | 312.5 | 250 <sup>1</sup> | 3.125 Gbit/s<br>2.5 Gbit/s<br>1.25 Gbit/s | 1x | | 312.5 | 250 <sup>1</sup> | 3.125 Gbit/s<br>2.5 Gbit/s<br>1.25 Gbit/s | 4x | <sup>1. 1.25</sup> Gbit/s line rates can be supported with internal divide options using a 250 MHz S\_CLK\_2 clock frequency <sup>2.</sup> S\_CLK\_2 is only required to be present when 3.125 Gbit/s and either 1.25 Gbit/s or 2.5 Gbit/s link rates are required in the same application. If these line rates are not required, S\_CLK\_2 can be left unconnected. Table 23 shows the supported, non-standard line rates for the Tsi564A. Table 23: Tsi564A Supported Non-standard Line Rates | S_CLK_1<br>Frequency (MHz) | S_CLK_2<br>Frequency (MHz) | Supported Line Rates | Lane Configuration | |----------------------------|----------------------------|------------------------------------------------|--------------------| | 245.76 | 245.76 <sup>1</sup> | 1.2288 Gbit/s<br>2.4576 Gbit/s | 1x | | 245.76 | 245.76 <sup>1</sup> | 1.2288 Gbit/s<br>2.4576 Gbit/s | 4x | | 307.20 | Not Required <sup>2</sup> | 3.072 Gbit/s | 1x | | 307.20 | Not Required <sup>2</sup> | 3.072 Gbit/s | 4x | | 307.20 | 245.76 <sup>1</sup> | 3.072 Gbit/s<br>1.2288 Gbit/s<br>2.4576 Gbit/s | 1x | | 307.20 | 245.76 <sup>1</sup> | 3.072 Gbit/s<br>1.2288 Gbit/s<br>2.4576 Gbit/s | 4x | <sup>1. 2288</sup> Gbit/s SRIO link rates can be supported with internal divide options using a 245.76 MHz S\_CLK\_2 clock frequency All bit or register settings which apply to 1.25, 2.5, or 3.125 Gbit/s also apply to the line rates of 1.2288, 2.4576, and 3.0720 Gbit/s with the reduced S\_CLK\_1 and S\_CLK\_2 frequencies. For more clocking information, see "Clocking and Reset" on page 60. S\_CLK\_2 is only required to be present when 3.072 Gbit/s and either 1.2288 Gbit/s or 2.4576 Gbit/s link rates are required in the same application. If these line rates are not required, S\_CLK\_2 can be left unconnected. # A. Ordering Information This appendix discusses ordering information for the Tsi564A. # A.1 Ordering Information When ordering the Tsi564A please refer to the device by its full part number, as displayed in Table 24. **Table 24: Ordering Information** | Part Number | Frequency | Temperature | Package | Pin Count | |----------------|---------------------|-------------|--------------|-----------| | TSI564A-10GCL | 1.25 - 3.125 Gbit/s | Commercial | FCBGA | 399 | | TSI564A-10GCLY | 1.25 - 3.125 Gbit/s | Commercial | FCBGA (RoHS) | 399 | | TSI564A-10GIL | 1.25 - 3.125 Gbit/s | Industrial | FCBGA | 399 | | TSI564A-10GILY | 1.25 - 3.125 Gbit/s | Industrial | FCBGA (RoHS) | 399 | # A.2 Part Numbering Information The part numbering system is explained as follows. - () Indicates optional characters. - Tsi IDT system interconnect product identifier. - NNNN Product number (may be three or four digits). - SS(S) Maximum operating frequency or data transfer rate of the fastest interface. For operating frequency numbers, M and G represent MHz and GHz. For transfer rate numbers, M and G represent Mbps and Gbps. - E Operating environment in which the product is guaranteed. This code may be one of the following characters: - C Commercial temperature range (0 to $+70^{\circ}$ C) - I Industrial temperature range (-40 to +85°C) - E Extended temperature range (-55 to +125°C) - P The Package type of the product: - B Ceramic ball grid array (CBGA) - E, L, J, and K Plastic ball grid array (PBGA) - G Ceramic pin grid array (CPGA) - M Small outline integrated circuit (SOIC) - Q Plastic quad flatpack (QFP) - G IDT products fit into three RoHS-compliance categories: - Y RoHS Compliant (6of6) These products contain none of the six restricted substances above the limits set in the EU Directive 2002/95/EC. - Y RoHS Compliant (Flip Chip) These products contain only one of the six restricted substances: Lead (Pb). These flip-chip products are RoHS compliant through the Lead exemption for Flip Chip technology, Commission Decision 2005/747/EC, which allows Lead in solders to complete a viable electrical connection between semiconductor die and carrier within integrated circuit Flip Chip packages. - V RoHS Compliant/Green These products follow the above definitions for RoHS Compliance and meet JIG (Joint Industry Guide) Level B requirements for Brominated Flame Retardants (other than PBBs and PBDEs). - Z# Prototype version status (optional). If a product is released as a prototype then a "Z" is added to the end of the part number. Further revisions to the prototype prior to production release would add a sequential numeric digit. For example, the first prototype version of device would have a "Z," a second version would have "Z1," and so on. The prototype version code is dropped once the product reaches production status. ### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01 Jan 2024) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.