概览

简介

This is the evaluation kit for the Renesas RC38612 ClockMatrix Radio Access Network Equipment Synchronizer. This is the superset device and can also be used to evaluate the RC32012 device. The RC38612 provides six independent timing channels that can be configured as Digital PLLs (DPLLs) or as Digitally Controlled Oscillators (DCOs). The DPLL channels meet synchronous Ethernet and wireless radio clocking requirements and they can be used for jitter attenuation and frequency translation. The DCOs they can be programmed to synthesize the desired frequency and can be steered by external software with resolution of  1.11E-16. The DPLLs can lock to virtually any frequency from 0.5Hz to 1GHz and the DPLLs and DCOs can generate virtually any frequency from 0.5Hz to 1GHz with typical jitter below 150fs RMS from 12kHz to 20MHz.

特性

  • 5 differential clock inputs
  • 12 differential outputs
  • 2 serial port channels
  • On-board EEPROM
  • On-board miniOCXO
  • 16 GPIO controls
  • Selectable voltage controls

应用

文档

类型 文档标题 日期
手册 - 硬件 PDF 10.61 MB
1 item

设计和开发

软件与工具

软件下载

类型 文档标题 日期
软件和工具 - 软件 登录后下载 GZ 503 KB
1 item