概览

简介

The 71124 5V CMOS SRAM is organized as 128K x 8. The JEDEC centerpower/GND pinout reduces noise generation and improves system performance. All bidirectional inputs and outputs of the 71124 are TTL-compatible and operation is from a single 5V supply. Fully static asynchronous circuitry is used; no clocks or refreshes are required for operation.

特性

  • JEDEC revolutionary pinout (center power/GND) for reduced noise.
  • Equal access and cycle times – Commercial and Industrial: 12/15/20ns
  • One Chip Select plus one Output Enable pin
  • Bidirectional inputs and outputs directly TTL-compatible
  • Low power consumption via chip deselect
  • Available in a 32-pin 400 mil Plastic SOJ packages

产品对比

应用

文档

类型 文档标题 日期
数据手册 PDF 87 KB
指南 PDF 182 KB 日文
指南 PDF 471 KB 日文
End Of Life Notice PDF 1.17 MB
指南 PDF 1.27 MB 日文
5 items

设计和开发

模型