Speed Up The VR11.1 Design Process With Help From iSim:PE

AN1620 Rev 0.00 Feb 3, 2011

## VR11.1 Voltage Regulator Design

RENESAS

Intersil offers a family of controllers that can be used to implement voltage regulators (VRs) that are fully compliant with Intel's VR11.1 specification. Table 1 lists the available controllers and distinguishing functionality.

VR11.1 microprocessors from Intel require a tightly regulated output voltage over a wide range of line and load variations. The design and verification process to ensure a regulator can pass the Intel specification, thus can be tedious and time consuming.

To help speed up the design and verification process a simple yet powerful model can be implemented using Intersil's iSim simulation tool. The model can be used to test load transient response, loop stability and dynamic VID transitions very quickly to get immediate feedback on component selection.

This application note will focus on generating the VR11.1 simulation model using iSim:PE and comparing dynamic performance of the simulation model and the ISL6336EVAL1Z evaluation board.

#### TABLE 1. VR11.1 CONTROLLERS AND FUNCTIONALITY

| PART<br>NUMBER | MAX<br>NUMBER<br>OF<br>PHASES | DIODE<br>EMULATION | gvot | DROOP | CPURST<br>DELAY<br>FUNCTION |
|----------------|-------------------------------|--------------------|------|-------|-----------------------------|
| ISL6333        | 3                             | Yes                | Yes  | Yes   | No                          |
| ISL6333A       | 3                             | No                 | No   | Yes   | No                          |
| ISL6333B       | 3                             | Yes                | Yes  | Yes   | Yes                         |
| ISL6333C       | 3                             | No                 | No   | Yes   | Yes                         |
| ISL6334        | 4                             | Yes                | Yes  | Yes   | No                          |
| ISL6334A       | 4                             | No                 | No   | Yes   | No                          |
| ISL6334B       | 4                             | Yes                | Yes  | Yes   | Yes                         |
| ISL6334C       | 4                             | No                 | No   | Yes   | Yes                         |
| ISL6334D       | 4                             | No                 | No   | No    | No                          |
| ISL6336        | 6                             | Yes                | Yes  | Yes   | No                          |
| ISL6336A       | 6                             | No                 | No   | Yes   | No                          |
| ISL6336B       | 6                             | Yes                | Yes  | Yes   | Yes                         |

## **Intersil's iSim Simulation Tool**

Intersil offers an interactive web-based simulation tool called iSim for helping engineers select devices and components from Intersil's broad portfolio of high performance analog products.

For power management products many reference designs are available. These reference designs can be modified to fit custom design requirements. Reference designs for each of Intersil's VR11.1 compliant controllers are available. iSim uses the full controller and driver switching model to allow the user to characterize the transient response, loop stability, output voltage ripple, and other performance characteristics of a VR11.1 regulator design.

The full switching model provides great insight into VR performance and behavior and the simulation results can expose areas of the design that may not meet specifications and need improvement. However, the simulation time of the full switching model can be time consuming.

To reduce simulation time an averaged model of the switching devices can be implemented along with simplified behavioral models of the key controller devices that determine dynamic performance characteristics. Intersil offers a downloadable personal edition of iSim called iSim:PE. iSim:PE is a standalone simulation tool that uses the same simulation engines as the web-based iSim tool. A simplified VR11.1 model can be generated using iSim:PE.

For more information about iSim and iSim:PE please visit the iSim section of the Intersil website <u>www.intersil.com/iSim</u>.

# **Getting Started**

### Installing iSim:PE

iSim:PE can be downloaded from the Intersil website. Go to www.intersil.com/iSim. There will be a link on the screen to download the software. This link is typically on the bottom-left of the screen. Figure 1 shows a screen shot of the link.



FIGURE 1. DOWNLOAD iSim:PE LINK

After clicking on the link to download iSim:PE save the executable install file to your computer hard drive (see Figure 2). When the download has completed double click on the executable file. Follow the instructions to complete the installation.





FIGURE 2. SAVE THE FILE TO COMPUTER

Once the installation has completed start the program. Select File -> New Schematic as shown in Figure 3.

| 🧃 iSim PE Command Shell             |                                                  |
|-------------------------------------|--------------------------------------------------|
| File Simulator SIMPLIS Graphs and D | ata Help                                         |
| New Schematic                       |                                                  |
| New Schematic Window                | im PE : powered by SIMetrix/SIMPLIS              |
| Open Schematic                      | ication, please use the help menu located above. |
| Open Last Schematic Ctrl+F9         | olease contact centapp@intersil.com              |
| Reopen >                            |                                                  |
| Save                                |                                                  |
| Save As                             |                                                  |
| Save All                            |                                                  |

FIGURE 3. CREATE A NEW SCHEMATIC

For this model the SIMPLIS simulator engine will be used. Select File -> Select Simulator and choose SIMPLIS as shown in Figure 4.

| le <u>E</u> dit <u>V</u> iew Simu <u>l</u> ator <u>P</u> lace | Pro       | be | F   | rot | be : | AC | /No | oise | : ! | lier | aro | hy  | 1 | Vet | oSi | m   |   |   |   |   |    |   |    |   |   |    |    |   |   |
|---------------------------------------------------------------|-----------|----|-----|-----|------|----|-----|------|-----|------|-----|-----|---|-----|-----|-----|---|---|---|---|----|---|----|---|---|----|----|---|---|
| New                                                           | 10        | )  | JI. |     | ¥    | (  | 2   | е    | ł   | €    |     | Ø   | 1 | ¢   |     | ŧ   | 1 | m | ł | ۲ | J; | E | 72 |   | ¥ |    | ŧ  | 6 | > |
| <u>O</u> pen                                                  |           |    |     |     |      |    |     |      |     |      |     |     |   |     |     |     |   |   |   |   | -  |   | 1  |   |   |    |    |   |   |
| Save                                                          |           |    |     |     |      |    |     |      |     |      |     |     |   |     |     |     |   |   |   | _ |    | 2 |    |   | ĩ |    | ř  | Ľ | - |
| Save <u>A</u> s                                               |           |    |     |     |      |    |     |      |     |      |     |     |   |     |     |     |   |   |   | ÷ | Ĵ  | ÷ |    | Ĵ |   |    | ÷  |   |   |
| Save Picture                                                  |           | 2  | : : |     | ÷    | ÷  | ÷   | 2    |     |      | ÷   | 1   | 1 |     |     |     |   | ÷ | Ì | ÷ | ÷  | ÷ | Ì  | Ĵ | ÷ | ÷  | ÷  | 1 | 1 |
| Save Aļi                                                      | $ \cdot $ |    |     |     |      | ·  | ·   | ÷    |     | • •  |     | ·   | · |     |     | •   |   |   |   |   |    |   |    |   |   | ·  | ·  | • | • |
| Save Special                                                  |           |    |     | -   | ÷    | ÷  | ÷   | ÷    |     |      | ÷   | ÷   | ÷ |     |     |     | - |   | ÷ | ÷ | -  |   | ÷  | ÷ | ÷ | ÷  | ÷  |   |   |
| Set/Clear Read-only Status                                    | 11        | 2  |     | 1   | P    | ۹  | Sel | ec   | s   | imi  | Ila | tor |   |     |     |     |   | × | i |   | ļ  | ŝ | ÷  | ÷ | ŝ | ÷  | ÷  | 2 |   |
| Select Simulator                                              | 11        | 1  | : : | 1   | 1    |    |     |      |     |      |     |     |   |     |     |     |   |   | 1 | Ĵ | Ĵ  | ÷ | Ĵ  | Ĵ | ÷ | ĵ, | Ĵ. | 1 |   |
| Print                                                         | 11        | 1  |     | 1   |      |    | c   | SI   | Me  | trix |     |     |   |     | Ok  |     |   | J |   | Ĵ | Ĵ  | ŝ | Ĵ  | ŝ | ÷ | Ì  | ÷  | 2 |   |
| Print Hierarchy                                               |           | 1  |     | 1   |      | Ι. | ~   | SI   | иP  | LIS  |     |     |   | C   | and | ·el |   | 1 |   | ÷ | ÷  | ÷ | ÷  | ÷ | ÷ | ÷  | ÷  | 5 | 1 |
| Close Sheet                                                   |           |    |     | -   |      |    | ~   | 51   | -   | L13  |     | -   |   |     |     |     |   | _ |   | - | -  |   | ÷  | - | - | ÷  | ÷  |   | ÷ |
| Close Snee <u>c</u>                                           |           | 1  |     | 1   |      |    |     |      |     |      |     |     |   |     |     |     |   |   |   | Ĵ | 1  | ÷ | 1  | ÷ | 1 | ļ, | ÷  | 1 | 1 |

FIGURE 4. SPECIFY THE SIMULATOR ENGINE

## **Generating the Model**

### **Multiphase Buck Regulator**

Figure 5 shows a simplified 2-Phase Buck Regulator implemented with Intersil's VR11.1 control scheme. The schematic shows an error amplifier with resistor and capacitor networks for feedback compensation, two independent dual edge modulators, two power stages in parallel consisting of MOSFET drivers and synchronous buck switches, an output filter consisting of inductors and capacitors, current feedback for generating phase current and droop current information and a load modeled as an ideal current source.

The devices and components shown in Figure 5 are the key components that contribute to the dynamic response of the multiphase regulator. Each section can be simplified and modeled in iSim:PE and combined to complete the model. The following sections outline the development of the averaged model by implementing each block in Figure 5 in iSim:PE.



### **Output Filter and Load Generator**

The output filter consists of the inductors and capacitors. The capacitors are usually a combination of bulk electrolytic or polymer capacitors and multilayer ceramic capacitors. The bulk capacitors are generally placed further away from the load than the ceramic capacitors. The output inductor can be modeled as the parallel combination of each inductor in the multiphase configuration. The load can be modeled with a current source or a resistor.

To make the design modification process easier variables can be defined for various parameters of the design. Start by placing an inductor and DCR on the schematic page. Double click on the inductor and specify the inductance value as {Lo/NA}. This will set the equivalent inductance value of the regulator to Lo (inductance per phase) divided by NA (the active number of operational phases). Place a resistor for the DCR of the inductor and set the value to {DCR/NA}.

To specify the values of the inductor variables press the F11 button on your keyboard. This brings up the iSim:PE command line window. Enter on the command line the text as shown in Figure 6.



FIGURE 6. INDUCTOR MODEL

Typically there is more than one capacitor type in the output filter of a voltage regulator. Electrolytic or polymer bulk capacitors are used to supply a large amount of charge carrying capacity but are typically slower to respond to fast transients. Ceramic capacitors are used primarily to provide high speed transient support to the output voltage. Two types of capacitors can be placed in the schematic to provide design flexibility. Place two sets of capacitor models including a capacitor, inductor and resistor. You will need a variable for the number of caps per type



and the C, ESR and ESL per capacitor. Figure 7 shows an example implementation in the command line window showing the variable definitions for the bulk capacitor.



The load can be modeled with a current waveform generator. Place a current source waveform generator. Double click on the current source and select a pulse waveform with a 10kHz frequency and 50% duty cycle. The rise and fall time should match the slew rate specified for the application. Enter 300ns rise and fall time as a starting point. Specify a load step from 10A to 110A. Figure 8 shows the current source parameters.

| Sedit Waveform                                                                                                                                                                                                                                                                                                                                                                         | ×                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| Time/Frequency         Period       100u       *       Freguency       10k       *         Width       50u       *       Duty/%       50.3       *         Bise       300n       *       Equal rise and fall         Eall       300n       *       Default rise and fall         Delay       0       *       •       Use delay         Damping       1       *       •       Use phase | Wave shace<br>Square<br>Triangle<br>Sawtooth<br>Sine<br>Cosine<br>Pulse<br>One pulse |
| Vertical                                                                                                                                                                                                                                                                                                                                                                               | One pulse (exp)                                                                      |
| Initial 10 🗘 Offset 🛐                                                                                                                                                                                                                                                                                                                                                                  | C Step                                                                               |
| Pulge 110 🔺 Amplitude 100 🚽                                                                                                                                                                                                                                                                                                                                                            | <u>k</u><br>ancel                                                                    |

FIGURE 8. LOAD GENERATOR

The copper on the printed circuit board has some resistance and inductance. The magnitude will vary greatly depending on board layout, copper thickness and board manufacturing. Example values for PCB and load parasitic Rs and Ls for a motherboard application with a CPU socket and load are shown in Figure 9.



FIGURE 9. OUTPUT FILTER AND PCB MODEL

### **Error Amplifier and Feedback Compensation**

The error amplifier of the ISL6336 has a gain of 96dB and 80MHz bandwidth. The high performance error amplifier used on the VR11.1 controllers rarely limits the dynamic performance of the regulator. The amplifier can be modeled as an ideal amplifier with a gain of 50k. A voltage controlled voltage source with output voltage limits can be used.

The feedback compensation components can be placed in a typical configuration. Add a voltage source in series with the output of the amplifier and set it to 1.5V. Set the minimum output voltage of the amplifier to 1.3V and the maximum output voltage to 4.5V. Place a voltage source waveform generator at the positive input terminal of the amplifier. This voltage source is the reference voltage of the converter and can be used with a fixed voltage setting or a dynamic voltage to test dynamic VID transitions.

The error amplifier and feedback compensation implementation is shown in Figure 10.



FIGURE 10. ERROR AMPLIFIER AND COMPENSATION MODEL

### **Dual Edge Modulator**

The VR11.1 controllers use Intersil's proprietary Active Pulse Positioning (APP) dual edge modulation scheme to improve transient performance. Both edges of the PWM output can be moved independently to provide the best response to load transients.

Figure 11 shows the output of the error amplifier (labeled COMP) as the control input to the modulator. To model the modulator the gain from the COMP input to the PWM output is considered. Figure 12 shows the change in PWM output duty cycle for a given low frequency change in COMP voltage.



FIGURE 11. MODULATOR MODEL

There are two ramps generated in the controller to determine the pulse width. The downward sloping ramp (D<sub>RAMP</sub>) determines the turn on edge of the PWM output and the upward sloping ramp (U<sub>RAMP</sub>) determines the turn off edge of the PWM output. A change of 0.375V in COMP voltage leads to a 0.25 increase of PWM duty cycle. The gain from COMP to PWM therefore is 0.25/0.375V=0.67=1/1.5V. The gain from COMP to PWM is equal to 1/V<sub>RAMP</sub> where V<sub>RAMP</sub> is the amplitude of the ramp input to the comparator.

Since U<sub>RAMP</sub> determines the on-time of the PWM the U<sub>RAMP</sub> amplitude is sufficient for determining V<sub>RAMP</sub>. The slew rate for U<sub>RAMP</sub> is such that if the ramp continued for a full switching cycle the peak-to-peak voltage would be equal to 1.5V. Therefore the modulator gain from PWM to COMP is equal to 1/1.5V for disturbance frequencies sufficiently below the PWM switching frequency.

A more rigourous analysis of the AC modulator behavior is avoided in this application note because relatively accurate results can be obtained with the simplified results previously obtained without considering the sampling nature of the pulse width modulator.



FIGURE 12. DUAL EDGE MODULATION

To remove the switches from the model the voltage at the input of the inductors can be averaged by multiplying the input voltage and the gain from COMP to PWM. For a 12V input application the gain from COMP to the input side of the inductors is 12V\*1/1.5V = 8. Figure 13 shows the modulator model implemented in iSim:PE.

There is a resistance in series with the COMP input to the modulator that is used for current feedback. Set this resistor value to 2.5k.



#### **Current Sense Feedback**

The VR11.1 controllers use current feedback sensed from the regulator output current for maintaining current balance between all phases in the multiphase VR, for droop control, overcurrent protection and for loop stability.

The output current is sensed mainly by detecting the voltage drop across the DCR of the phase inductors. The sensed current will be used for droop control and for loop stability in the iSim:PE model. In Figure 14 the inductor current is sensed and used for current feedback to the controller. The sensed phase currents (ISEN1/2) are summed and averaged to generate the droop current ( $I_{DROOP}$ ). The phase current is applied to the 2.5k resistor in the modulator and the average sensed current is applied to the feedback pin to generate a droop voltage.



FIGURE 14. CURRENT SENSING

The current sense function can be implemented in iSim:PE according to Figure 14. Place three current controlled current sources on the schematic. The first controlled source input can be placed in series with the output inductor. Set the gain of the first source to Equation 1.

$$GAIN_{11} = \left\{ \frac{DCR}{R_{S}} \cdot \frac{1}{N_{A}} \right\}$$
(EQ. 1)

DCR is the resistance of the inductor, RS is the current sense resistor value, NA is the active number of operational phases. For the ISL6333 the RS resistor is internal and the value is programmed using the RSET resistor. RS for the ISL6333 is calculated as shown in Equation 2. Refer to the ISL6333 datasheet for more information.

$$RS = \frac{3}{400} \cdot RSET$$
 (EQ. 2)

To determine NA for example, if the number of phases in the design is 5 and all phases are active NA = 5. If PSI# goes low and the controller drops all phases except phase 1 then NA = 1. The second current source input can be placed in series to ground with the output of the first current source. Set the gain to Equation 3. NPH is the total number of phases in the regulator. The output of the this current source sets the droop current. For enabling droop the output should be connected to the inverting input of the error amplifier.

$$GAIN_{12} = \left\{ \frac{N_A}{N_{PH}} \right\}$$
(EQ. 3)

To regenerate the phase sense current and invert the polarity connect the droop current to the input of a third current source.



Set the gain of the third current source to Equation 4. Connect the output to the modulator side of the 2.5k resistor. Refer to Figure 15 for the final circuit connections for the current sense signals.

$$GAIN_{I3} = \left\{ \frac{N_{PH}}{N_A} \right\}$$
(EQ. 4)



FIGURE 15. CURRENT FEEDBACK FOR MODULATION AND DROOP CONTROL

### **Completing the Circuit**

To complete the circuit all blocks can be combined as shown in Figure 16.



FIGURE 16. COMPLETE MODEL

AN1620 Rev 0.00 Feb 3, 2011



## **Notes On Simulation**

The completed model can be used to test dynamic functionality of a regulator design and get immediate feedback on component selection and help identify aspects of the design that can be improved. The model can also be used to help get an idea about which component values can be changed and by what magnitude to help improve performance observed in hardware before physically changing any devices in the lab.

#### **Load Transient Response**

To set up a load transient test select Simulator -> Choose Analysis in the menu on the schematic screen as shown in Figure 17.

| 🏂 🗖 🖬 🛛      | Choose Analysis           |         |                    | ļ   | 1         | ļļ                  |      | ŧ      | ~   | ÷ | - 1 | £  | 12 | -   | <b>*</b> : | Ŧ   | 0  | 23 | 8   | þ   | <u> </u> |
|--------------|---------------------------|---------|--------------------|-----|-----------|---------------------|------|--------|-----|---|-----|----|----|-----|------------|-----|----|----|-----|-----|----------|
| test2.sxsch  | <u>R</u> un               | F9      | 10                 | GE  | 41        | lov.                | 2010 | ). sx: | sch | Т |     |    |    |     |            |     |    |    |     |     |          |
| · · · · · ·  | Abort                     |         |                    |     | 1         |                     |      |        |     | - |     |    |    |     |            |     |    |    |     |     |          |
|              | Show Status Window        |         | F                  | -   |           |                     | •    | •      |     |   |     |    | ÷  | ÷   | ÷          |     |    | ÷  | ÷   |     | ÷        |
|              | Initial Conditions        | •       |                    | ĵ.  | ĵ.        | 1                   |      |        |     |   | ÷   | ÷  | ÷  | ÷   | ÷          | Ì.  | Ì. | ÷  | ÷   | ÷   | Ĵ.       |
|              | Setup Multi-step          |         | 1                  |     |           |                     |      |        |     |   |     |    | ·  | ÷   |            | ÷   | ł. |    |     |     | ł.       |
|              | Run Multi-step            |         | 1                  | Ì.  | Ì.        | 1                   |      |        |     | ÷ | ÷   | ÷  | ÷  | ÷   |            | Ì.  | Ì. | ÷. | ÷.  | ÷.  | ĵ.       |
|              | Open/Close Command Window | v F11   |                    | ÷.  | ÷.        | 1                   | : :  |        | ÷   | ÷ | ÷   | ÷  | ÷  | ÷   | ÷          | ÷   | ÷. | ÷  | ÷   | 1   | Ì        |
|              | Change Data Group         |         | 1.                 |     |           |                     |      |        |     |   |     |    |    |     |            |     |    |    |     |     |          |
|              | Delete Data <u>G</u> roup |         |                    | ĵ.  | j.        | 1                   |      |        | ÷   | ÷ | ÷   | ÷. | ÷  | ÷   | ÷          | ÷.  | ţ. | 1  | 2   | 2   | ĵ.       |
| · · · 2.5k · |                           |         | - ·                |     |           |                     | •    |        |     |   | ·   |    |    | {Lo |            | 4.} | ÷  | ÷  | {D0 | CR/ | NΑ       |
| R13 .        | · · · · · · ] >           | . (DCR/ | Rs <sup>i</sup> (1 | ÚN. | F4<br>A)) | $\overline{\nabla}$ | L    |        | 7   |   |     |    |    | •   | L1         |     |    | ÷  | ÷   | R1  | a        |

FIGURE 17. SPECIFY SIMULATION PARAMETERS

This will bring up a window where you can specify the type of simulation to run. On the right hand side under Select Analysis check Transient. Select the transient tab at the top of the window and set the Stop Time to  $500\mu$ s. Under save options select All. Click ok.

| Choose SIMPLIS Analysis                                                                                                              | ×                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Periodic Operating Point AC Transient<br>Analysis parameters<br>Stop time 500u =<br>Start saving 0 = Start saving 0 = Start saving 0 | Select analysis                                                     |
| Plot data output<br>Stat plotting 0                                                                                                  | <ul> <li>All</li> <li>Voltages Only</li> <li>Probes Only</li> </ul> |
| Advanced                                                                                                                             | Force New Analysis                                                  |

FIGURE 18. SPECIFY SIMULATION PARAMETERS

Double click on the load generator current source and make sure the parameters match what is shown in Figure 18. On the main schematic page place a current probe on the load generator current source. Place a voltage source on the output voltage. Click on Simulator -> Run. The simulation results should look similar to Figure 19.



Additional simulation results can be obtained quickly and easily. Following are some example simulation results. Refer to the iSim:PE Help Menu and Tutorials for more information on how to setup and run various simulations. Figure 20 shows the command line contents for an example simulation circuit similar to Figure 16.

Figures 27 through 46 show dynamic response of the ISL6336EVAL1Z VR11.1 evaluation board compared to simulation results from the model generated in iSim:PE. The results are very similar and the simulation results match the lab test results fairly well with load frequencies approaching the PWM switching frequency.

| .SIMULATOR SIMPLIS<br>.PRINT<br>+ ALL<br>.OPTIONS<br>+ PSP_NPT=10001<br>.TRAN 500U 0 |
|--------------------------------------------------------------------------------------|
| .var Rs=154                                                                          |
| .var NA=5<br>.var Nph=5                                                              |
| .var Lo=120n<br>.var DCR=0.29m                                                       |
| .var Cbulk=300u<br>.var Rbulk=7m<br>.var Lbulk=2n<br>.var Nbulk=4                    |
| .var Cc1=10u<br>.var Rc1=4m<br>.var Lc1=1n<br>.var Nc1=40                            |
| .SIMULATOR DEFAULT                                                                   |

FIGURE 20. COMMAND LINE EXAMPLE





### **Additional Simulation Results**









FIGURE 22. LOAD APPLY RESPONSE vs OUTPUT INDUCTOR







FIGURE 26. BODE PLOTS vs OUTPUT INDUCTOR

## **Simulation Results Compared With Lab Test Data**



FIGURE 27. 10A TO 110A,  $F_{LOAD} = 1 \text{kHz} - \text{ISL6336EVAL1Z}$ 





FIGURE 31. 10A TO 110A, FLOAD = 50kHz - ISL6336EVAL1Z



FIGURE 28. 10A TO 110A, FLOAD = 1kHz - iSim:PE MODEL







## Simulation Results Compared With Lab Test Data (Continued)



FIGURE 33. 10A TO 110A, FLOAD = 100kHz - ISL6336EVAL1Z







FIGURE 37. 10A TO 110A, FLOAD = 300kHz - ISL6336EVAL1Z



FIGURE 34. 10A TO 110A, F<sub>LOAD</sub> = 100kHz - iSim:PE







### Simulation Results Compared With Lab Test Data (Continued)



FIGURE 39. 10A TO 110A, FLOAD = 400kHz - ISL6336EVAL1Z









FIGURE 40. 10A TO 110A, FLOAD = 400kHz - iSim:PE





FIGURE 44. 10A TO 110A, FLOAD = 600kHz - iSim:PE



### Simulation Results Compared With Lab Test Data (Continued)



### FIGURE 45. DYNAMIC VID 0.8V TO 1.5V - ISL6336EVAL1Z

### Summary

The simulation model generated using this application note and implemented in iSim:PE can be a useful tool to help speed up the design and troubleshooting process when designing and testing regulators using Intersil's VR11.1 controllers. For more information please visit www.intersil.com.

## References

Intersil documents are available on the web at www.intersil.com. ISL6336 Datasheet, Intersil Corporation, FN6504 ISL6333 Datasheet, Intersil Corporation, FN6520



#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard" Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances; machine tools; personal electronic equipment: industrial robots: etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics oroducts outside of such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Plea e contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Miliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tei: +44-1628-651-700, Fax: +44-1628-651-804 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germar Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amco Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Unit 1207, Block B, Menara Amcorp, Amcorp Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tei: +822-558-3737, Fax: +822-558-5338