

### **DA9080 Unused Pin Configuration**

This application note describes the recommended configuration for unused pins in applications that use either the DA9080 power management IC.

## Contents

| Con  | tents                    | 1 |
|------|--------------------------|---|
| Tabl | es                       | 1 |
| 1.   | Terms and Definitions    | 2 |
| 2.   | References               | 2 |
| 3.   | Introduction             | 2 |
| 4.   | DA9080 Functional Blocks | 2 |
| 5.   | Conclusion               | 3 |
| Revi | ision History            | 4 |

## Tables

| Table 1: Pin Type Definition | 2 |
|------------------------------|---|
| Table 2: Pin Description     | 2 |



### 1. Terms and Definitions

| Analog to digital converter                    |
|------------------------------------------------|
| Channel $\langle x \rangle$ , where x = 1 to 4 |
| Low drop out (regulator)                       |
| One time programmable                          |
| Power good                                     |
| Ultra-thin quad flat-pack no-lead (package)    |
|                                                |

## 2. References

[1] DA9080\_Datasheet, Renesas Electronics.

Note 1 References are for the latest published version, unless otherwise indicated.

## 3. Introduction

The DA9080 is a high-performance, low cost 5 channel PMIC designed for 32-bit and 64-bit MCU / MPU applications. The internally compensated regulators provide a highly integrated, small footprint power solution for System-On-Module (SOM) applications.

In some applications, certain functions or features may not be required and, to minimize any potential issues with these unused functions, the pins related to them need to be configured correctly. This document provides guidance on how to configure unused connections on the DA9080.

# 4. DA9080 Functional Blocks

The following tables describe the recommended configurations for unused pins. Mandatory means that the pin is used in all applications.

### Table 1: Pin Type Definition

| Pin Type | Description                     | Pin Type | Description         |
|----------|---------------------------------|----------|---------------------|
| DI       | Digital input                   | AI       | Analog input        |
| DO       | Digital output                  | AIO      | Analog input/output |
| DIO      | Digital input/output            | PWR      | Power               |
| DIOD     | Digital input/output open drain | GND      | Ground              |

### Table 2: Pin Description

| Pin<br># | Pin<br>Name | Type<br>(Table 1) | Description                                                                           | If Unused                                                                                  |
|----------|-------------|-------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| 1        | VDDIO       | PWR               | Supply for I <sup>2</sup> C interface                                                 | Connect to GND (no capacitor required) if I2C is not used                                  |
| 2        | SDA         | DIOD              | I <sup>2</sup> C interface data, connect SDA to the logic rail via a pull-up resistor | Mandatory - though can be<br>connected to GND if I2C<br>control/monitoring is not required |
| 3        | SCL         | DI                | I <sup>2</sup> C interface data, connect SCL to the logic rail via a pull-up resistor | Mandatory - though can be<br>connected to GND if I2C<br>control/monitoring is not required |
| 4        | NC          | DI                | Not used, connect to GND                                                              | Mandatory                                                                                  |

| Pin<br>#         | Pin<br>Name                                                                           | Type<br>(Table 1) | Description                                                                                                                                  | If Unused                                                                                    |
|------------------|---------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| 5                | PG1                                                                                   | DO                | Power good output 1, open drain                                                                                                              | Leave floating                                                                               |
| 6                | EN                                                                                    | DI                | Chip enable (when pulled low, shuts down entire chip after power down sequencing complete)                                                   | Mandatory                                                                                    |
| 7                | LDOIN                                                                                 | PWR               | LDO input, bypass to ground with a ceramic capacitor                                                                                         | Connect to GND (cap not required)                                                            |
| 8                | LDOOUT                                                                                | PWR               | Output of LDO                                                                                                                                | Leave floating (cap not required)                                                            |
| 9                | FB2                                                                                   | AI                | CH2 Buck output voltage feedback connection                                                                                                  | Connect to GND                                                                               |
| 10               | PGND2                                                                                 | GND               | CH2 Buck converter power ground                                                                                                              | Mandatory                                                                                    |
| 11               | LX2                                                                                   | PWR               | CH2 Buck converter switching node                                                                                                            | Leave floating (L and Cout not required)                                                     |
| 12               | PVIN2                                                                                 | PWR               | CH2 Buck converter input                                                                                                                     | Connect to GND (cap not required)                                                            |
| 13               | PVIN4                                                                                 | PWR               | CH4 Buck converter input                                                                                                                     | Connect to GND (cap not required)                                                            |
| 14,<br>15,<br>16 | LX4     PWR     CH4 Buck converter switching node     Leave floating (L and required) |                   | Leave floating (L and Cout not required)                                                                                                     |                                                                                              |
| 17,<br>18        | PGND4                                                                                 | GND               | CH4 Buck converter power ground                                                                                                              | Mandatory                                                                                    |
| 19               | FB4                                                                                   | AI                | CH4 Buck output voltage feedback connection                                                                                                  | Connect to GND                                                                               |
| 20               | PG2                                                                                   | DO                | Power good output 2, open drain                                                                                                              | Leave floating                                                                               |
| 21               | AN1                                                                                   | AI                | Input to ADC                                                                                                                                 | Tie to non-active state (GND or<br>VSYS) [ADC_EN=0]                                          |
| 22               | AN0                                                                                   | AI                | Input to ADC                                                                                                                                 | Tie to non-active state (GND or VSYS) [ADC_EN=0]                                             |
| 23               | AGND                                                                                  | GND               | Quiet ground connection, connect to a quiet ground area                                                                                      | Mandatory                                                                                    |
| 24,<br>31        | VSYS                                                                                  | PWR               | Filtered from VIN through an RC to provide a clean 5 V supply                                                                                | Mandatory                                                                                    |
| 25               | FB1                                                                                   | AI                | CH1 Buck output voltage feedback connection                                                                                                  | Connect to GND                                                                               |
| 26               | PGND1         GND         CH1 Buck converter power ground         Mandatory           |                   | Mandatory                                                                                                                                    |                                                                                              |
| 27               | LX1                                                                                   | PWR               | CH1 Buck converter switching node                                                                                                            | Leave floating (L and Cout not required)                                                     |
| 28               | PVIN1                                                                                 | PWR               | CH1 Buck converter input – internally connected to PVIN3                                                                                     | <ul> <li>Connect to GND (cap not<br/>required) if both PVIN<x> are<br/>unused</x></li> </ul> |
| 29               | PVIN3                                                                                 | PWR               | R         CH3 Buck converter input – internally connected to<br>PVIN1         - If one PVIN <x><br/>the other PVIN&lt;<br/>cap required)</x> |                                                                                              |
| 30               | LX3                                                                                   | PWR               | CH3 Buck converter switching node                                                                                                            | Leave floating (L and Cout not required)                                                     |
| 32               | FB3                                                                                   | AI                | CH3 Buck output voltage feedback connection                                                                                                  | Connect to GND                                                                               |
| PAD              | GND                                                                                   | GND               | Package central pad, connect to PGND                                                                                                         | Mandatory                                                                                    |

# 5. Conclusion

Adherence to the recommendations of this document helps minimize spurious application issues such as noise and increased current consumption and may avoid device damage due to incorrectly biased pins. For further information please consult your Renesas Electronics local sales representative.

# **Revision History**

| Revision | Date         | Description    |
|----------|--------------|----------------|
| 1.0      | Oct 28, 2024 | First version. |



#### **Status Definitions**

| Status                  | Definition                                                                                                                   |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------|
| DRAFT                   | The content of this document is under review and subject to formal approval, which may result in modifications or additions. |
| APPROVED<br>or unmarked | The content of this document has been approved for publication.                                                              |

### **RoHS Compliance**

Renesas Electronics' suppliers certify that its products are in compliance with the requirements of Directive 2011/65/EU of the European Parliament on the restriction of the use of certain hazardous substances in electrical and electronic equipment. RoHS certificates from our suppliers are available on request.



#### Important Notice and Disclaimer

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

© 2024 Renesas Electronics Corporation. All rights reserved.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: https://www.renesas.com/contact/

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

