

## **DA9292 Unused Pin Configuration**

This application note describes the recommended configuration for unused pins in applications that use either the DA9292 power management IC.

# Contents

| Contents                    | 1 |
|-----------------------------|---|
| Tables                      | 1 |
| 1. Terms and Definitions    | 2 |
| 2. References               | 2 |
| 3. Introduction             | 2 |
| 4. DA9292 Functional Blocks | 2 |
| 5. Conclusion               | 4 |
| Revision History            | 5 |

# Tables

| Table 1: Pin Type Definition | 2 |
|------------------------------|---|
| Table 2: Pin Description     | 2 |



### 1. Terms and Definitions

| CH <x></x> | Channel $$ , where x = 1 to 2 |
|------------|-------------------------------|
| CPU        | Central processing unit       |
| GPU        | Graphics processing unit      |
| IC         | Integrated circuit            |
| SoC        | System on chip                |
|            |                               |

## 2. References

[1] DA9292\_Datasheet, Renesas Electronics.

Note 1 References are for the latest published version, unless otherwise indicated.

# 3. Introduction

DA9292 is a high-performance Power Management IC suitable for supplying high-current rails in CPUs, GPUs, SoCs in multiple end-applications. The device is capable of supporting up to 52 A of peak current in a compact offering, with fully integrated power devices. DA9292 can be configured as either a 20 A quad-phase buck converter or two 10 A dual-phase buck converters.

In some applications, certain functions or features may not be required and, to minimize any potential issues with these unused functions, the pins related to them need to be configured correctly. This document provides guidance on how to configure unused connections on the DA9292.

# 4. DA9292 Functional Blocks

The following tables describe the recommended configurations for unused pins. Mandatory means that the pin is used in all applications.

| Pin Type | Description                     | Pin Type | Description         |
|----------|---------------------------------|----------|---------------------|
| DI       | Digital input                   | AI       | Analog input        |
| DOD      | Digital output open drain       | AO       | Analog output       |
| DIOD     | Digital input/output open drain | AIO      | Analog input/output |
| PWR      | Power                           | GND      | Ground              |

### Table 1: Pin Type Definition

### **Table 2: Pin Description**

| Pin #         | Pin<br>Namo | Type      | Drive<br>(mA) | Description             | lf U             | nused                                    |
|---------------|-------------|-----------|---------------|-------------------------|------------------|------------------------------------------|
|               | Name        | (Table I) | (111A)        |                         | 1CH4PH Operation | 2CH2PH Operation                         |
| A1, B1,<br>C1 | VDD1        | PWR       | 5000          | Power supply for phase1 | Mandatory        | Connect to GND (no cap required)         |
| A2, B2,<br>C2 | LX1         | AIO       | 5000          | LX node of phase1       | Mandatory        | Leave floating (L and Cout not required) |
| A3, B3,<br>C3 | GND1        | GND       | 5000          | Power ground of phase1  | Mandatory        | Mandatory                                |
| A4, B4,<br>C4 | GND2        | GND       | 5000          | Power ground of phase2  | Mandatory        | Mandatory                                |



| Pin #         | Pin   | Туре      | Drive | Description                                                  | lf Un                                                                                                      | used                                                                                                       |
|---------------|-------|-----------|-------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
|               | Name  | (Table 1) | (mA)  |                                                              | 1CH4PH Operation                                                                                           | 2CH2PH Operation                                                                                           |
| A5, B5,<br>C5 | LX2   | AIO       | 5000  | LX node of phase2                                            | Mandatory                                                                                                  | Leave floating (L and Cout not required)                                                                   |
| A6, B6,<br>C6 | VDD2  | PWR       | 5000  | Power supply for phase2                                      | Mandatory                                                                                                  | Connect to GND (no cap required)                                                                           |
| D1            | FBN1  | AI        | 10    | Negative remote sense<br>input for CH1                       | Mandatory                                                                                                  | Connect to GND                                                                                             |
| D2            | EN1   | DI        | 10    | Enable/disable input of<br>CH1                               | Connect to GND                                                                                             | Connect to GND                                                                                             |
| D3            | VSEL1 | DI        | 10    | External voltage control<br>pin of CH1                       | Connect to GND                                                                                             | Connect to GND                                                                                             |
| D4            | INT_N | DOD       | 10    | Interrupt output, active low                                 | Leave floating                                                                                             | Leave floating                                                                                             |
| D5            | TW_N  | DOD       | 10    | Thermal warning output, active low                           | Leave floating                                                                                             | Leave floating                                                                                             |
| D6            | VDDIO | PWR       | 15    | Power supply for IO                                          | Mandatory                                                                                                  | Mandatory                                                                                                  |
| E1            | FBP1  | AI        | 10    | Positive remote sense<br>input of CH1                        | Mandatory                                                                                                  | Connect to GND                                                                                             |
| E2            | AGND  | GND       | 15    | Ground of internal<br>analog circuitry                       | Mandatory                                                                                                  | Mandatory                                                                                                  |
| E3            | SCL   | DI        | 15    | I <sup>2</sup> C clock                                       | Mandatory - though can<br>be connected to GND if<br>I <sup>2</sup> C control/monitoring is<br>not required | Mandatory - though can<br>be connected to GND if<br>I <sup>2</sup> C control/monitoring is<br>not required |
| E4            | SDA   | DIOD      | 15    | I <sup>2</sup> C data                                        | Mandatory - though can<br>be connected to GND if<br>I <sup>2</sup> C control/monitoring is<br>not required | Mandatory - though can<br>be connected to GND if<br>I <sup>2</sup> C control/monitoring is<br>not required |
| E5            | CE    | DI        | 10    | Chip enable                                                  | Mandatory                                                                                                  | Mandatory                                                                                                  |
| E6            | FBP2  | AI        | 10    | Positive remote sense<br>input of CH2                        | Leave floating                                                                                             | Connect to GND                                                                                             |
| F1            | AVDD  | PWR       | 10    | Power supply for internal<br>analog circuitry                | Mandatory                                                                                                  | Mandatory                                                                                                  |
| F2            | PB_N  | DOD       | 10    | Power-bad output, active low                                 | Leave floating                                                                                             | Leave floating                                                                                             |
| F3            | CONF  | DI        | 10    | Configuration mode<br>select<br>(1Ch-4Ph or 2Ch-<br>2Ph+2Ph) | Mandatory                                                                                                  | Mandatory                                                                                                  |
| F4            | VSEL2 | DI        | 10    | External voltage control<br>pin of CH2                       | In 1Ch-4Ph<br>configuration, connect<br>to AGND<br>In 2Ch-2Ph+2Ph<br>configuration, connect<br>to GND      | Connect to GND                                                                                             |
| F5            | EN2   | DI        | 10    | Enable/disable input of CH2                                  | In 1Ch-4Ph<br>configuration, connect<br>to AGND<br>In 2Ch-2Ph+2Ph<br>configuration, connect<br>to GND      | Connect to GND                                                                                             |
| F6            | FBN2  | AI        | 10    | Negative remote sense input of CH2                           | Leave floating                                                                                             | Connect to GND                                                                                             |
| G1, H1,<br>J1 | VDD3  | PWR       | 5000  | Power supply for phase3                                      | Mandatory                                                                                                  | Connect to GND (no cap required)                                                                           |



| Pin #         | Pin # Pin Type Drive |           | Description | If Unused               |                  |                                             |
|---------------|----------------------|-----------|-------------|-------------------------|------------------|---------------------------------------------|
|               | Name                 | (Table 1) | (mA)        |                         | 1CH4PH Operation | 2CH2PH Operation                            |
| G2, H2,<br>J2 | LX3                  | AIO       | 5000        | LX node of phase3       | Mandatory        | Leave floating (L and<br>Cout not required) |
| G3, H3,<br>J3 | GND3                 | GND       | 5000        | Power ground of phase3  | Mandatory        | Mandatory                                   |
| G4, H4,<br>J4 | GND4                 | GND       | 5000        | Power ground of phase4  | Mandatory        | Mandatory                                   |
| G5, H5,<br>J5 | LX4                  | AIO       | 5000        | LX node of phase4       | Mandatory        | Leave floating (L and Cout not required)    |
| G6, H6,<br>J6 | VDD4                 | PWR       | 5000        | Power supply for phase4 | Mandatory        | Connect to GND (no cap required)            |

# 5. Conclusion

Adherence to the recommendations of this document helps minimize spurious application issues such as noise and increased current consumption and may avoid device damage due to incorrectly biased pins. For further information please consult your Renesas Electronics local sales representative.



# **Revision History**

| Revision | Date         | Description                        |
|----------|--------------|------------------------------------|
| 1.0      | Nov 26, 2024 | First version.                     |
| 2.0      | Mar 31, 2025 | Section 4: Updated Pin Description |



### **Status Definitions**

| Status                  | Definition                                                                                                                   |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------|
| DRAFT                   | The content of this document is under review and subject to formal approval, which may result in modifications or additions. |
| APPROVED<br>or unmarked | The content of this document has been approved for publication.                                                              |

### **RoHS Compliance**

Renesas Electronics' suppliers certify that its products are in compliance with the requirements of Directive 2011/65/EU of the European Parliament on the restriction of the use of certain hazardous substances in electrical and electronic equipment. RoHS certificates from our suppliers are available on request.



### Important Notice and Disclaimer

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

© 2025 Renesas Electronics Corporation. All rights reserved.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: https://www.renesas.com/contact/

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

