## V850E/MA3, RX651 Group ## V850E/MA3 to RX651 Migration Guide #### Introduction This application note describes key points to consider when migrating from the V850E/MA3 to the RX651 Group, as well as points of difference between the two groups. For detailed information on the various functions, refer to the latest User's Manual: Hardware of each product. The descriptions in this document use the specifications of the $\mu$ PD70F3134BY as representative of the V850E/MA3. Other V850E/MA3 products have somewhat different specifications for memory capacity, but their functions are equivalent to those of the $\mu$ PD70F3134BY. Therefore this document applies to them as well. In addition, the specifications of the R5F56519 are used as representative of the RX651 Group. Note that the RX651 Group supports use of a variety of drivers and middleware (Firmware Integration Technology) and the driver generator tool (included with Smart Configurator), which helps to reduce the software development burden. #### **Contents** | 1. Overview | 5 | |---------------------------------------------------------------------------------|----| | 1.1 Product Lineup | 5 | | 1.2 Substitutable and Non-substitutable Functions | 5 | | 2. On-Chip Functions | 7 | | 2.1 CPU Functions | 7 | | 2.1.1 Comparative Specifications | 7 | | 2.1.2 Memory Map | 7 | | 2.2 Port Functions | 9 | | 2.2.1 Comparative Specifications | 9 | | 2.2.2 Usage Note | 9 | | 2.2.2.1 Unimplemented Ports | 9 | | 2.2.2.2 Open-Drain Outputs | 9 | | 2.3 External Bus Control Functions (External Bus Interface Function) | 10 | | 2.3.1 Comparative Specifications | 10 | | 2.3.2 Usage Notes | 12 | | 2.3.2.1 Differences Among Products with Different Pin Counts | 12 | | 2.3.2.2 Note on Endianness | 12 | | 2.4 Clock Generator | 13 | | 2.4.1 Comparative Specifications | 13 | | 2.4.2 Usage Notes | 13 | | 2.4.2.1 Usage Note Regarding Clock Generation Circuit | 13 | | 2.5 Timer Functions (TMP and TMQ) | 14 | | 2.5.1 Units | 14 | | 2.5.2 Comparative Specifications | 14 | | 2.6 16-Bit Interval Timer D (TMD) | 16 | | 2.6.1 Comparative Specifications | 16 | | 2.6.2 Usage Note | 16 | | 2.6.2.1 Initializing the Timer | 16 | | 2.7 16-Bit 2-Phase Encoder Input Up/Down Counter General-Purpose Timer (TMENC1) | 17 | | 2.7.1 Comparative Specifications | 17 | | 2.7.2 Usage Notes | 17 | | 2.7.2.1 Differences in Count Operation in UDC Mode and Phase Counting Mode | 17 | | 2.8 Motor Control Functions | 18 | | 2.8.1 Comparative Specifications | 18 | | 2.9 Watchdog Timer Functions | 19 | | 2.9.1 Units | 19 | | 2.9.2 Comparative Specifications | 19 | | 2.9.3 Usage Note | 19 | | 2.9.3.1 Count Operation | 19 | | | | | 2.10 A/D Converter | 20 | |----------------------------------------------------------------|----| | 2.10.1 Units | 20 | | 2.10.2 Comparative Specifications | 20 | | 2.10.3 Usage Note | 21 | | 2.10.3.1 A/D Converter Operating Status | 21 | | 2.11 D/A Converter | 22 | | 2.11.1 Comparative Specifications | 22 | | 2.12 Asynchronous Serial Interface A (UARTA) | 23 | | 2.12.1 Comparative Specifications | 23 | | 2.12.2 Usage Note | 24 | | 2.12.2.1 0 Parity | 24 | | 2.12.2.2 Operating Clock Differences | 24 | | 2.13 Clocked Serial Interface B (CSIB) | 25 | | 2.13.1 Units | 25 | | 2.13.2 Comparative Specifications | 25 | | 2.13.3 Usage Note | 26 | | 2.13.3.1 Operating Clock Differences | 26 | | 2.14 I <sup>2</sup> C Bus | 27 | | 2.14.1 Units | 27 | | 2.14.2 Comparative Specifications | 27 | | 2.15 DMA Functions (DMA Controller) | 29 | | 2.15.1 Comparative Specifications | 29 | | 2.16 Interrupt/Exception Processing Function | 30 | | 2.16.1 Comparative Specifications | 30 | | 2.16.2 Usage Note | 31 | | 2.16.2.1 Non-maskable Interrupt Vector Area | 31 | | 2.16.2.2 Software Configurable Interrupts and Group Interrupts | 31 | | 2.17 Standby Function | 32 | | 2.17.1 Comparative Specifications | 32 | | 3. Sample Code | 36 | | 3.1 Operation Confirmation Conditions | | | 3.2 Project Structure | | | 3.3 Functions | | | 3.4 Function Specifications | | | 3.5 Flowcharts | | | 3.5.1 Main Processing | | | 3.5.2 External Input Interrupt Handler | | | 3.5.3 MTU0 Interrupt Handler of One-Shot Pulse Output Function | | | | | | 4. Importing a Project | | | 4.1 Procedure in e <sup>2</sup> studio | 41 | ### V850E/MA3, RX651 Group ## V850E/MA3 to RX651 Migration Guide | 4.2 | Procedure in CS+ | 42 | |-----|---------------------|----| | 5. | Reference Documents | 43 | | Rev | ision History | 44 | #### 1. Overview #### 1.1 Product Lineup Table 1.1 lists the product lineup (code sizes and pin counts) of the V850E/MA3 and RX651 Group. Table 1.1 Code Sizes and Pin Counts of V850E/MA3 and RX651 Group Products | V850E/MA3 | | RX651 | | | |--------------------------|-----------------|----------------|----------------------------|--| | ROM/RAM | Pin Count | Code Flash/RAM | Pin Count | | | 256 KB/8 KB (mask ROM) | 144 or 161 pins | — | — | | | 256 KB/16 KB (mask ROM) | 144 or 161 pins | _ | _ | | | 256 KB/32 KB (mask ROM) | 144 or 161 pins | _ | _ | | | 512 KB/16 KB (mask ROM) | 144 or 161 pins | 512 KB/256 KB | 64, 100, 144, or 145 pins | | | 512 KB/32 KB | 144 or 161 pins | | | | | (mask ROM, flash memory) | | | | | | _ | _ | 768 KB/256 KB | 64, 100, 144, or 145 pins | | | — | _ | 1 MB/256 KB | 64, 100, 144, or 145 pins | | | | _ | 1.5 MB/640 KB | 64, 100, 144, 145, 176, or | | | | | | 177 pins | | | _ | | 2 MB/640 KB | 64, 100, 144, 145, 176, or | | | | | | 177 pins | | #### 1.2 Substitutable and Non-substitutable Functions Table 1.2 lists which functions of the V850E/MA3 ( $\mu$ PD70F3134BY) are substitutable with functions on the RX651 Group (R5F56519) and which functions are not substitutable. Table 1.2 Substitutable and Non-substitutable Functions | Function on V850E/MA3 | Substitutable on RX651 Group? | |---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | Port functions | Yes | | External bus control functions | Yes | | (external bus interface function) | However, the bus hold function using pins is not supported. | | Clock generator | Yes | | Timer functions (TMP and TMQ) | Can be implemented using the multi-function timer pulse unit (MTU3a). | | | However, some functionality requires utilization of CPU interrupts. | | 16-bit interval timer D (TMD) | Can be implemented using the compare match timer (CMT). | | 16-bit 2-phase encoder input up/ | Can be implemented using the multi-function timer pulse unit | | down counter general-purpose timer (TMENC1) | (MTU3a). | | Motor control function | Can be implemented using the multi-function timer pulse unit (MTU3a). | | Watchdog timer functions | Can be implemented using the watchdog timer (WDTA) or independent watchdog timer (IWDTa). | | A/D converter | Can be implemented using the 12-bit A/D converter (S12ADFa). | | D/A converter | Can be implemented using the 12-bit D/A converter (R12DAa). | | Asynchronous serial interface A (UARTA) | Can be implemented using the serial communications interface (SCIg, SCIi, or SCIh). | | Clocked serial interface B (CSIB) | Can be implemented using the serial peripheral interface (RSPIc) or serial communications interface (SCIg, SCIi, or SCIh). | | I <sup>2</sup> C bus | Can be implemented using the serial communications interface (SCIg, SCIi, or SCIh) or I <sup>2</sup> C-bus interface (RIICa). | | Function on V850E/MA3 | Substitutable on RX651 Group? | |--------------------------------|-------------------------------------------------------------| | DMA functions (DMA controller) | Can be implemented using the DMA controller (DMACAa). | | | However, single-step transfer mode is not supported. | | Interrupt/exception processing | Yes | | function | However, specifications dependent on external interrupts or | | | peripheral modules are excluded. | | Standby function | Yes | #### 2. On-Chip Functions #### 2.1 CPU Functions #### 2.1.1 Comparative Specifications Table 2.1 lists comparative specifications of the CPU functions of the V850E/MA3 and RX651 Group. Table 2.1 CPU Functions of V850E/MA3 and RX651 Group | Item | V850E/MA3 | RX651 | |--------------------------|-----------|---------| | Max. operating frequency | 80 MHz | 120 MHz | #### 2.1.2 Memory Map Table 2.2 shows memory maps of the V850E/MA3 and RX651 Group. Table 2.2 Memory Maps of V850E/MA3 and RX651 Group | Item | V850E/MA3 | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Memory map | | | , , | XFFFFFFH On-chip peripheral I/O area 4 KB | | | xFFFF000H<br>xFFFEFFFH | | | Internal RAM area 60 KB | | | xFFFFFFH xFFEFFFH | | | | | | | | | | | | € 256 MB | | | Access prohibited <sup>Note</sup> | | | | | | | | | | | | | | | x0100000H<br>x00FFFFFH | | | Internal ROM area 1 MB | | | хооооооон | | | Note By setting the PMCAL, PMCAH, PMCDL, PMCCS, PMCCT, PMCCM, and PMCCD registers to the alternate function, this area can be used as external memory area. | #### 2.2 Port Functions #### 2.2.1 Comparative Specifications Table 2.3 lists correspondences between the specifications of I/O ports on the RX651 Group and port functions on the V850E/MA3. Table 2.3 Substitutability of Port Functions | Item | V850E/MA3 | RX651 | | |-------------|-----------|-------|--| | CMOS output | Yes | Yes | | #### 2.2.2 Usage Note #### 2.2.2.1 Unimplemented Ports Due to different pin counts among products in the RX651 Group, some ports are not implemented on some products. It is therefore necessary to make appropriate settings for unimplemented ports, as described in 22.4, Initialization of the Port Direction Register (PDR), in RX65N Group, RX651 Group User's Manual: Hardware. This corresponds to setting the port n mode registers (PMn) on the V850E/MA3. For details of port n mode register (PMn) settings, refer to chapter 4, PORT FUNCTIONS, in V850E/MA3 User's Manual: Hardware. #### 2.2.2.2 Open-Drain Outputs Pins used as SDA and SCL pins on the V850E/MA3 function as dummy open-drain output pins (P-ch always off). On the RX651 Group all general port pins can be used as open-drain outputs. #### 2.3 External Bus Control Functions (External Bus Interface Function) #### 2.3.1 Comparative Specifications Table 2.4 lists correspondences between the specifications of the external bus interface function on the V850E/MA3 Group and the external bus function on the RX651 Group. Table 2.5 is a comparative listing of pins used by the external bus interface functions. Table 2.4 External Bus Interface Function Correspondences | | V850E/MA3 | RX651 | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | External Bus Interface Function | External Bus | | Bus width | 8-bit/16-bit | <ul> <li>Separate bus: 8-, 16-, or 32-bit</li> <li>Address/data multiplexed bus:<br/>8- or 16-bit</li> </ul> | | Bus space | 8 blocks (block size: 2 MB to 64 MB) | Divided into eight CS areas and an SDRAM area (CS areas: 16 MB each, SDRAM area: 128 MB) | | Wait functions | Data wait | Possible by configuring cycle wait, assert wait, and data output wait settings.*1 | | | Address setup wait | Possible using CS assert wait setting. | | | Address hold wait | Possible using address cycle wait setting. | | | External wait using pin | Possible using WAIT# pin. | | Bus arbitration in multi-processor configuration | Bus mastership arbitration using bus hold function | Not supported. | | Bus modes | Ability to select between separate bus mode and multiplexed bus mode | Ability to select between separate bus interface and address/data multiplexed I/O interface | | Bus cycle type control function | Ability to specify connection to external devices SRAM, external ROM, or external I/O Page ROM SDRAM | <ul> <li>CS area: Ability to connect to an external device (page access also supported)</li> <li>SDRAM area: Ability to connect to SDRAM</li> </ul> | | Endian control function | Ability to specify for each CS space whether data is processed in big-endian or little-endian mode | Ability to specify for each area whether data is processed in big-endian or little-endian mode | Note: 1. Read operation: An equivalent setting is possible using the normal read cycle wait setting (CSRWAIT) and RD assert wait (RDON). Write operation: An equivalent setting is possible using the normal write cycle wait setting (CSWWAIT) and WR assert wait (WRON) or write data output wait (WDON). R01AN5469EJ0100 Rev.1.00 Dec.29.21 Table 2.5 Comparative Listing of External Bus Interface Function-Related Pins | V850E/MA3 | 3 | | RX651 | | | |----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | I/O | Function | Pin Name | I/O | Function | | AD0 to<br>AD15 | Input/<br>output | Address/data bus in multiplexed bus mode, data bus in separate bus mode • 8-bit data bus: AD0 to AD7 enabled (AD8 to AD15 enabled as address outputs in multiplexed bus mode) • 16-bit data bus: AD0 to AD15 enabled | D0 to D31 | Input/<br>output | Data bus (multiplexed with address bus in multiplexed bus mode) • 8-bit data bus: D0 to D7 enabled (A0, D0 to A7, or D7 in multiplexed bus mode) • 16bit data bus: D0 to D15 enabled (A0, D0 to A15, or D15 in multiplexed bus mode) • 32-bit data bus: D0 to D31 enabled (separate bus mode only) | | A0 to A25 | Output | <ul> <li>Address bus</li> <li>Multiplexed bus mode: A16 to A25 enabled</li> <li>Separate bus mode: A0 to A25 enabled</li> </ul> | A0 to A23 | Output | <ul> <li>Address bus</li> <li>Multiplexed bus mode (8-bit data bus): A8 to A23 enabled</li> <li>Multiplexed bus mode (16-bit data bus): A16 to A23 enabled</li> <li>Separate bus mode: A0 to A23 enabled</li> </ul> | | CS0 to | Output | Chip select | CS0# to<br>CS7# | Output | CS area selection | | IOWR | Output | I/O write strobe | SDCS# | Output | SDRAM chip select | | IORD | Output | I/O read strobe | | | | | LWR | Output | Write strobe (D0 to D7) | WR0# | Output | Write strobe in byte strobe mode (D0 to D7) | | UWR | Output | Write strobe (D8 to D15) | WR1# | Output | Write strobe in byte strobe mode (D8 to D15) | | LDQM | Output | SDRAM I/O mask (D0 to D7) | DQM0 | Output | SDRAM I/O data mask enable (D0 to D7) | | UDQM | Output | SDRAM I/O mask (D8 to D15) | DQM1 | Output | SDRAM I/O data mask enable (D8 to D15) | | LBE | Output | Byte enable (D0 to D7) | BC0# | Output | Byte strobe in single write strobe mode (D0 to D7) | | UBE | Output | Byte enable (D8 to D15) | BC1# | Output | Byte strobe in single write strobe mode (D8 to D15) | | RD | Output | Read strobe | RD# | Output | Read strobe | | WE | Output | SDRAM write enable | WE# | Output | SDRAM write enable | | WR | Output | Write strobe | WR# | Output | Write strobe in single write strobe mode | | ASTB | Output | Address strobe | ALE | Output | Address latch | | BCYST | Output | Bus cycle start | _ | _ | _ | | WAIT | Input | External wait request | WAIT# | Input | Wait request | | HLDAK | Output | Bus hold acknowledge | _ | _ | _ | | HLDRQ | Input | Bus hold request | _ | _ | _ | | REFRQ | Output | SDRAM refresh request | | — | _ | | BUSCLK | Output | Bus clock | BCLK | Output | External bus clock | | SDCKE | Output | SDRAM clock enable | CKE | Output | SDRAM clock enable | | V850E/MA3 | | RX651 | | | | |-----------|--------|-----------------------------|----------|--------|-----------------------------| | Pin Name | I/O | Function | Pin Name | I/O | Function | | SDCLK | Output | SDRAM clock | SDCLK | Output | SDRAM clock | | SDCAS | Output | SDRAM column address strobe | CAS# | Output | SDRAM column address strobe | | SDRAS | Output | SDRAM row address strobe | RAS# | Output | SDRAM row address strobe | #### 2.3.2 Usage Notes #### 2.3.2.1 Differences Among Products with Different Pin Counts RX651 Group products with package pin counts less than 144 do not support an SDRAM area. Also, products with 64-pin packages do not support the external bus function. #### 2.3.2.2 Note on Endianness On the RX651 Group is not possible to allocate instruction codes to areas with a different endian setting from that of the CPU. #### 2.4 Clock Generator #### 2.4.1 Comparative Specifications Table 2.6 lists correspondences between the specifications of the clock generator on the V850E/MA3 and the clock generation circuit on the RX651 Group. **Table 2.6 Clock Generator Function Correspondences** | | V850E/MA3 | RX651 | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | Clock Generator | Clock Generation Circuit | | CPU clock<br>source | Selectable among the following two: Oscillation clock (PLL mode: 4 MHz to 8 MHz, clock-through mode: 5 MHz to 25 MHz) PLL clock (×1.25, ×2.5, ×5, or ×10) | <ul> <li>Selectable among the following five:</li> <li>Main clock (Resonator frequency 8 MHz to 24 MHz) (Selectable between resonator and external clock.)</li> <li>PLL clock (×10 to ×30, ×1/1, ×1/2, or ×1/3)*1</li> <li>Subclock (32.768 kHz)</li> <li>HOCO (16 MHz, 18 MHz, and 20 MHz)</li> <li>LOCO (240 kHz)</li> </ul> | | Operating frequency | Stipulations by function CPU clock fcpu: 80 MHz (max.) Internal system clock fclk: 80 MHz (max.) Peripheral clock: 80 MHz (max.) Watchdog timer clock f <sub>xw</sub> : 40 MHz (max.) | Different clock frequencies are generated according to the function. ICLK: 120 MHz (max.) PCLKA: 120 MHz (max.) PCLKB: 60 MHz (max.) PCLKC: 60 MHz (max.) PCLKD: 60 MHz (max.) FCLK: 4 MHz to 60 MHz (when programming/erasing flash memory) 60 MHz (max.) (when reading data flash memory) BCLK: 120 MHz (max.) BCLK pin output: 60 MHz (max.) UCLK: 48 MHz (max.) CACCLK: Same frequency as each oscillator CANMCLK: 24 MHz (max.) RTCSCLK: 32.768 kHz RTCMCLK: 120 kHz IWDTCLK: 120 kHz JTAGTCK: 10 MHz (max.) | Note: 1. The PLL clock source is selectable between the main clock and the HOCO. #### 2.4.2 Usage Notes #### 2.4.2.1 Usage Note Regarding Clock Generation Circuit On the RX651 Group restrictions apply regarding the frequencies of the system clock (ICLK) and the clocks supplied to the peripheral modules, such as the peripheral module clocks (PCLKA, PCLKB, PCLKC, and PCLKD), the FlashIF clock (FCLK), the external bus clock (BCLK), and the SDRAM clock (SDCLK). For details, refer to 9.10.1, Notes on Clock Generation Circuit, RX65N Group, RX651 Group User's Manual: Hardware. #### 2.5 Timer Functions (TMP and TMQ) #### 2.5.1 Units Table 2.7 lists the timer function units on the V850E/MA3 and RX651 Group. Table 2.7 Timer Functions on V850E/MA3 and RX651 Group | Item | V850E/MA3 | RX651 | |-------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------| | Multi-function<br>timer/counter<br>integrated modules | <ul><li>16-bit timer/event counter P (TMP)</li><li>16-bit timer/event counter Q (TMQ)</li></ul> | Multi-function timer pulse unit 3<br>(MTU3a) | #### 2.5.2 Comparative Specifications Table 2.8 lists correspondences between the specifications of the timer functions (TMP and TMQ) on the V850E/MA3 and multi-function timer pulse unit 3 (MTU3a) on the RX651 Group. **Table 2.8 Timer Function Correspondences** | | V850E/MA3 | RX651 | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | TMP, TMQ | MTU3a | | Timer counters | 4 channels (1 channel each for TMP0 to TMP2, 1 channel for TMQ0) | 11 channels<br>(1 channel each for MTU0 to MTU4, MTU6<br>to MTU8, 3 channels for MTU5) | | Modes | Interval timer Interrupt generation and square wave output at user-defined period Counters: Up to 4 channels Waveform output: Up to 10 channels (TMP0 to TMP2: 2 each, TMQ0: 4) | Possible using normal mode (periodic counter operation). Counters: Up to 8 channels (MTU0 to MTU4 and MTU6 to MTU8) Waveform output: Up to 28 channels (MTU0, MTU3, MTU4, and MTU6 to MTU8: 4 each, MTU1 and MTU2: 2 each) | | | External event count Counts based on user-defined external event input. • Up to 4 channels • Input pins (TMP0 to TMP2: 1 for each input, TMQ0: 1 input) | Possible on up to 8 channels: MTU0 to MTU4 and MTU6 to MTU8. • External clock input pins: Up to 4 (1 selectable for each channel) | | | External trigger pulse output Count start and PWM waveform output based on external trigger input. • Up to 7 outputs (TMP0 to TMP2: 1 for each input/output, TMQ0: 1 external event input, 4 outputs) One-shot pulse output | No equivalent functionality is implemented in hardware.*1 However, equivalent operation can be achieved using PWM mode and CPU interrupts on MTU0 to MTU4, MTU6 and MTU7. • Waveform output: Up to 16 PWM outputs are supported by | | | Count start and one-shot pulse output based on external trigger input. • Up to 6 outputs (TMP0 to TMP2: 1 for each input/output, TMQ: 1 external event input, 4 outputs) | combining PWM modes 1 and 2. | | | V850E/MA3 | RX651 | |-------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | TMP, TMQ | MTU3a | | Modes | PWM output • Up to 10 outputs (TMP0 to TMP2: 2 each, TMQ0: 4) | Waveform output: Up to 16 PWM outputs are supported by combining PWM modes 1 and 2. | | | Free running timer • Up to 4 channels (TMP0 to TMP2, TMQ0) | Possible using normal mode (free-running counter operation). • Up to 9 channels • 11 count sources (MTU0 to MTU4 and MTU6 to MTU8: 1 each, MTU5: 3) | | | Pulse width measurement • Measurement on up to 4 channels (input pins: TMP0 to TMP2: 1 each, TMQ0: 1) | Possible using either of the following methods: Using input capture on each channel (MTU0 to MTU4 and MTU6 to MTU8: 1 each, MTU5: 3) Using the pulse width measurement function on MTU5 (ability to measure width of up to 3 external pulse inputs) | Note: 1. Sample programs are available to demonstrate how to reproduce in software external trigger mode and one-shot pulse mode, which are not supported in hardware on the RX651. For details, refer to section 3, Sample Programs. #### 2.6 16-Bit Interval Timer D (TMD) #### 2.6.1 Comparative Specifications Table 2.9 lists correspondences between the specifications of 16-bit interval timer D (TMD) on the V850E/MA3 and the compare match timer (CMT) on the RX651 Group. Table 2.9 16-Bit Interval Timer Function Correspondences | | V850E/MA3 | RX651 | |---------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------| | Item | TMD | СМТ | | Number of channels | 4 channels | 4 channels | | Counter bits | 16 | 16 | | Selectable clock | 8 ratios | 4 ratios | | frequency division ratios | A ratio fxx/4, fxx/8, fxx/16, fxx/32, fxx/64, fxx/128, fxx/256, or fxx/512 can be | A ratio of PCLK/8, PCLK/32, PCLK/128, PCLK/512 can be selected | | | selected for each channel. | for each channel. | #### 2.6.2 Usage Note #### 2.6.2.1 Initializing the Timer When supply of the count clock to TMD is stopped on the V850E/MA3, TMD unit registers are reset out of sync. On the RX651 Group the CMT retains all register values even if a transition to the module stop state occurs. However, it is not possible to read the values of the registers while in the module stop state. RENESAS Dec.29.21 ## 2.7 16-Bit 2-Phase Encoder Input Up/Down Counter General-Purpose Timer (TMENC1) #### 2.7.1 Comparative Specifications Table 2.10 lists correspondences between the specifications of the 16-bit 2-phase encoder input up/down counter general-purpose timer (TMENC1) on the V850E/MA3 and multi-function timer pulse unit 3 (MTU3a) on the RX651 Group. Table 2.10 16-Bit 2-Phase Encoder Input Up/Down Counter General-Purpose Timer Correspondences | | V850E/MA3 | RX651 | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | TMENC1 | MTU3a | | Timer counters | 1 channel (TMENC1) | 11 channels<br>(1 channel each for MTU0 to MTU4, MTU6<br>to MTU8, 3 channels for MTU5) | | Modes | <ul> <li>General-purpose timer mode</li> <li>Interval operation</li> <li>Free-running operation</li> <li>Capture function</li> <li>1 channel (TMENC10)</li> <li>Timer input pins: 2</li> <li>Timer output pin: 1</li> </ul> | Possible in normal mode using periodic counter operation or free-running counter operation (but without external clear source). When used simultaneously with the capture function, it is possible to realize equivalent functionality by combining channels on which the input capture function is enabled in normal mode using synchronous operation. • Up to 8 channels (MTU0 to MTU4 and MTU6 to MTU8) • Input/output pins: Up to 28 (MTU0, MTU3, MTU4, and MTU6 to MTU8: 4 each, MTU1 and MTU2: 2 each) | | | <ul><li>UDC mode</li><li>Up/down count operation based on<br/>2-phase encoder input</li></ul> | Operation equivalent to mode 3 of UDC mode can be realized using phase counting mode. | | | <ul> <li>Valid edges:<br/>Rising edge, falling edge, or both<br/>edges</li> </ul> | <ul><li>Up to 2 channels (MTU1, MTU2)</li><li>Valid edges: Rising edge or falling edge</li></ul> | #### 2.7.2 Usage Notes #### 2.7.2.1 Differences in Count Operation in UDC Mode and Phase Counting Mode Phase counting mode on the RX651 Group does not have a function for detecting both edges, so it is not possible to realize operation equivalent to mode 4 of UDC mode. The count conditions in phase counting mode include not only the input pin level on the side where edge detection occurs but also the input pin level on the side where no valid edge is detected. This means that operation equivalent to mode 1 or to mode 2 cannot be realized. For details of count operation in phase counting mode, refer to 24.3.6.1, 16-Bit Phase Counting Mode, in RX65N Group, RX651 Group User's Manual: Hardware. #### 2.8 Motor Control Functions #### 2.8.1 Comparative Specifications Table 2.11 lists correspondences between the specifications of multi-function timer pulse unit 3 (MTU3a) on the RX651 Group and the motor control functions on the V850E/MA3. **Table 2.11 Motor Control Function Correspondences** | | V850E/MA3 | RX651 | |----------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | Item | Motor Control Function | MTU3a | | Number of | 6-phase PWM output | Possible using complementary PWM | | channels | (3 positive-phase and 3 negative-phase) | mode. | | | TMQ and TMQOP are used in combination. | 12-phase PWM output | | | 1 channel (MQ0 + TMQOP0) | (6 positive-phase and 6 negative-phase) | | | | Up to 2 channels (MTU3 + MTU4 and MTU6 + MTU7) | | | | <ul> <li>Possible to toggle output in<br/>synchronization with PWM period<br/>(1 for each channel).</li> </ul> | | Dead time | Dead time control | Possible using timer dead time data | | control | Generation of negative-phase wave signal | register. | | Interrupt | Interrupt culling function | Possible using timer interrupt skipping set | | culling | Masking of specified culling count of crest | register. (masking possible up to 7 times) | | (skipping) | interrupts and valley interrupts (masking | | | | possible up to 31 times) | | | Forced output | High-impedance output control | Ability to switch to high-impedance in | | stop function | Ability to switch to high-impedance at | conjunction with port output enable 3.*1 | | | detection of a valid edge on the INTP000 pin | | | A/D conversion | A/D conversion start trigger output function | The A/D conversion start request delaying | | trigger | Trigger source selectable among the | function can be used to generate A/D | | | following 4: | conversion start requests at a user-defined | | | TMQ counter underflow | cycle. | | | TMQ cycle match | Timer A/D converter start request cycle | | | TMP compare match during tuning operation (2 sources) | set registers (2 registers) | Note: 1. For details of the functions of POE3a, refer to section 25, Port Output Enable 3 (POE3a), in RX65N Group, RX651 Group User's Manual: Hardware. #### 2.9 Watchdog Timer Functions #### 2.9.1 Units Table 2.12 lists the watchdog timer functions on the V850E/MA3 and the RX651 Group. Table 2.12 Watchdog Timer Functions on V850E/MA3 and RX651 Group | Item | V850E/MA3 | RX651 | |-----------------|--------------------------|--------------------------------------------------------| | Watchdog | Watchdog timer functions | Watchdog timer (WDTA) | | timer functions | | <ul> <li>Independent watchdog timer (IWDTa)</li> </ul> | #### 2.9.2 Comparative Specifications Table 2.13 lists correspondences between the specifications of the watchdog timer functions on the V850E/MA3 and the watchdog timer (WDTA) and independent watchdog timer (IWDTa) functions on the RX651 Group. **Table 2.13 Watchdog Timer Function Correspondences** | | V850E/MA3 | RX651 | | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | Watchdog Timer Function | WDTA | IWDTa | | Counter bit length | 8 bits | 14 bits | 14 bits | | Count clock sources | Oscillation clock PLL clock | Peripheral clock (PCLKB) | IWDT-dedicated clock<br>(IWDTCLK)<br>Generated by on-chip<br>oscillator. | | Overflow time selection | 8 options<br>2 <sup>14</sup> /fxx, 2 <sup>15</sup> /fxx, 2 <sup>16</sup> /fxx,<br>2 <sup>17</sup> /fxx, 2 <sup>18</sup> /fxx, 2 <sup>19</sup> /fxx,<br>2 <sup>20</sup> /fxx, 2 <sup>22</sup> /fxx | 15 options Timeout period: 1024, 4096, 8192, or 16384 cycles Clock division ratio: 6 options (division by 4, division by 64, division by 128, division by 512, division by 2048, or division by 8192) | 12 options Timeout period: 128, 512, 1024, or 2048 cycles Clock division ratio: 6 options (no division, division by 16, division by 32, division by 64, division by 128, or division by 256) | | Operation<br>when overflow<br>occurs | Selectable among interval timer mode, watchdog timer mode 1, and watchdog timer mode 2. | Selectable between non-<br>maskable interrupt request<br>output and reset output. | Selectable between non-<br>maskable interrupt request<br>output and reset output. | | Interrupt/reset generation source | Overflow interrupt | Underflow interrupt Refresh error (window function) | Underflow interrupt Refresh error (window function) | #### 2.9.3 Usage Note #### 2.9.3.1 Count Operation On the V850E/MA3 watchdog timer counts up, and on the RX651 Group the watchdog timer (WDTA) and independent watchdog timer (IWDTa) count down. #### 2.10 A/D Converter #### 2.10.1 Units Table 2.14 lists the A/D converter units on the V850E/MA3 and on the RX651 Group. Table 2.14 A/D Converters of V850E/MA3 and RX651 | Item | V850E/MA3 | RX651 | |---------------|---------------|--------------------------------| | A/D converter | A/D converter | 12-bit A/D converter (S12ADFa) | #### 2.10.2 Comparative Specifications Table 2.15 lists correspondences between the specifications of the A/D converter on the V850E/MA3 and the 12-bit A/D converter (S12ADFa) on the RX651 Group. Table 2.15 A/D Converter Correspondences | | V850E/MA3 | RX651 | |-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Item | A/D Converter | S12ADFa | | Analog inputs | 8 channels | 2 units, 29 channels • S12AD: 8 channels | | | | S12AD1: 21 channels | | Resolution | 10 bits | 12 bits | | A/D conversion method | Successive approximation method | Successive approximation method | | A/D conversion operating mode | Select mode (single buffer) The voltage on one analog input pin is A/D converted once. | Possible using single scan mode. | | | Select mode (4 buffers) The voltage on one analog input pin is A/D converted four times. | Possible to perform A/D conversion twice on an arbitrarily selected analog input channel by selecting double trigger mode in single scan mode. | | | Scan mode A/D conversion is performed in sequence on the ANI0 pin up to an arbitrarily selected analog input pin (ANIn: n = 0 to 7). | Possible to perform A/D conversion on arbitrarily selected channels in single scan mode. | | A/D conversion | Software trigger mode | Software trigger | | trigger mode | Timer trigger mode (3 channels) | Possible by accepting a synchronous trigger (such as a trigger from an MTU timer function*1). | | | External trigger mode (1 channel) | <ul><li>asynchronous trigger</li><li>S12AD: ADTRG0# pin</li><li>S12AD1: ADTRG1# pin</li></ul> | | External trigger edges | Falling edge, rising edge, both edges | Falling edge only | | Conversion time (fastest) | 2.25 µs | <ul> <li>12-bit conversion mode: 0.48 µs</li> <li>10-bit conversion mode: 0.45 µs</li> <li>8-bit conversion mode: 0.42 µs</li> </ul> | | Interrupts | A/D conversion end | <ul> <li>Scan end</li> <li>Match with comparison condition of digital compare function</li> </ul> | R01AN5469EJ0100 Rev.1.00 Dec.29.21 Note: 1. Specifically, the timer functions referred to are the following modules: Multi-function timer pulse unit (MTU) 8-bit timer (TMR) 16-bit timer pulse unit (TPU) Event link controller (ELC) #### 2.10.3 Usage Note #### 2.10.3.1 A/D Converter Operating Status On the V850E/MA3 there are status flags that indicate whether conversion operation is in progress on the A/D converter. On the RX651 Group there are no status flags for the 12-bit A/D converter, but the operating status can be confirmed by checking the A/D conversion start bit in the A/D control register. #### 2.11 D/A Converter #### 2.11.1 Comparative Specifications Table 2.16 lists correspondences between the specifications of the D/A converter on the V850E/MA3 and the 12-bit D/A converter (R12DAa) on the RX651 Group. Table 2.16 D/A Converter Correspondences | | V850E/MA3 | RX651 | |-----------------|--------------------------------------------|---------------------------------------------| | Item | D/A Converter | R12DAa | | Analog output | 2 channels | 2 channels | | Resolution | 8 bits | 12 bits | | Settling time/ | Settling time: 3 µs | Conversion time | | conversion time | | <ul> <li>Unbuffered output: 3 μs</li> </ul> | | | | Buffered output: 4 μs | | Analog output | $AV_{DD1} \times m/256$ | AVCC1 × m/4096 | | voltage | (m = 0 to 255; value set in DA0CSn | (m = 0 to 4096; value set in DADRn | | | register) | register) | | Operating | Normal mode | Normal mode | | modes | (D/A conversion when register is | (D/A conversion when register is | | | overwritten) | overwritten) | | | Real-time output mode (D/A conversion | Possible using timer interrupt and event | | | triggered by TMD interrupt request signal) | link function*1 in combination. | Note: 1. For details of the event link function, refer to 21. Event Link Controller (ELC), in RX65N Group, RX651 Group User's Manual: Hardware. #### 2.12 Asynchronous Serial Interface A (UARTA) #### 2.12.1 Comparative Specifications Table 2.17 lists correspondences between the specifications of asynchronous serial interface A (UARTA) on the V850E/MA3 and the asynchronous mode of the serial communications interface (SCIg, SCIi, and SCIh) on the RX651 Group. Table 2.17 Asynchronous Serial Interface Correspondences | | V850E/MA3 | RX651 | | |-------------------------|----------------------------------------------------------|-----------------------------------------------------------------------|--| | Item | UARTA | Asynchronous Mode of SCIg, SCIi, and SCIh | | | Number of channels | 4 channels | 13 channels | | | | | Individual channels can be put into the module stop state. | | | Communication speed | 5 Mbps (fxx = 80 MHz) | SCIh (SCI10, SCI11): | | | (max.) | | 15 Mbps (PCLKA = 120 MHz) | | | | | SCIg, SCIi (channels other than the above): 7.5 Mbps (PCLKB = 60 MHz) | | | Full-duplex | Yes | Yes | | | communications | | | | | Character length | Selectable between 7 and 8 bits. | Selectable between 7, 8, and 9 bits. | | | Transmit stop bits | Selectable between 1 and 2 bits. | Selectable between 1 and 2 bits. | | | Parity function | Selectable among odd parity, even | Selectable among odd parity, even | | | | parity, 0 parity, or no parity. | parity, or no parity. | | | Data transfer | Selectable between MSB- or LSB-first. | Selectable between MSB- or LSB-first. | | | Inverted data | Ability to invert input/output of transmit/ receive data | Ability to invert input/output of transmit/ receive data | | | Clock sources | Selectable between internal and | Selectable between internal and | | | | external.*1 | external.*2 | | | Noise filter | Noise filter circuit suppresses noise. | Possible to use digital filter to suppress noise. | | | | | Possible to enable or disable filter. | | | Pins | Serial baud rate clock input | Clock I/O | | | FIIIS | Transmit data output | Transmit data output | | | | Receive data input | Receive data input | | | | Neceive data input | Transmit/receive start control I/O | | | Receive error detection | Parity error | Parity error | | | | Framing error | Framing error | | | | Overrun error | Overrun error | | | Interrupt sources | Reception error | Receive error | | | | Reception end | Receive data full | | | | Transmission enable | Transmit data empty | | | | | Transmit end | | | DMA activation | Reception end | Receive data full | | | sources | Transmission enable | Transmit data empty | | Notes: 1. It is not possible to use an external clock for UARTA3. 2. A transfer rate clock can be input from TMR timers for SCI5, SCI6, and SCI12. # 2.12.2 Usage Note 2.12.2.1 0 Parity On the V850E/MA3 it is possible to set the parity to 0 parity, but no setting corresponding to 0 parity exists on the RX651 Group. #### 2.12.2.2 Operating Clock Differences The operating clocks of the serial communications interface (SCIg, SCIi, and SCIh) on the RX651 Group differ according to which channel used. For details, refer to Table 37.4, Functions of SCI Channels, in RX65N Group, RX651 Group User's Manual: Hardware. R01AN5469EJ0100 Rev.1.00 Dec.29.21 #### 2.13 Clocked Serial Interface B (CSIB) #### 2.13.1 Units Table 2.18 lists the clocked serial interface units on the V850E/MA3 and RX651 Group. Table 2.18 Clocked Serial Interface Units on V850E/MA3 and RX651 Group | Item | V850E/MA3 | RX651 | |--------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Clocked serial interface | Clocked serial interface B (CSIB) | <ul> <li>Serial peripheral interface (RSPIc)</li> <li>Simple SPI mode/clock synchronous<br/>mode of serial communications<br/>interface (SCIg, SCIi, SCIh)</li> </ul> | #### 2.13.2 Comparative Specifications Table 2.19 lists correspondences between the specifications of the clock synchronous modes of the serial peripheral interface (RSPIc) and serial communications interface (SCIg, SCIi, and SCIh) on the RX651 Group and clocked serial interface B (CSIB) on the V850E/MA3. **Table 2.19 Clocked Serial Interface Correspondences** | V850E/MA3 RX651 | | | | | |----------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Item | CSIB | RSPIc | SCIg, SCIi, and SCIh<br>(Simple SPI Mode/<br>Clock Synchronous Mode) | | | Number of channels | 3 channels | 3 channels | 13 channels | | | Communication clock frequency (max.) | Master/slave shared: 10 MHz | Master operation: 40 MHz<br>(PCLKA = 80 MHz)<br>Slave operation: 30 MHz<br>(PCLKA = 120 MHz) | Simple SPI mode Master operation: 7.5 MHz (PCLK = 60 MHz or 120 MHz) Slave operation SCIi (SCI10 and SCI11): 20 MHz (PCLK = 120 MHz) SCIg and SCIh (channels other than the above): 10 MHz (PCLK = 60 MHz) Clock synchronous mode Master operation: 7.5 MHz Slave operation: 10 MHz (PCLK = 60 MHz or 120 MHz) | | | Operating modes | Master mode/slave mode | Master mode/slave mode | Master mode/slave mode | | | Serial clock and data phase switchable | Ability to switch serial clock and data phase | Ability to change phase and polarity of RSPCK | Ability to specify clock phase and polarity | | | Data length | Selectable from 8 to 16 bits. | Selectable among 8 to 16, 20, 24, and 32 bits. | 8 bits | | | Data transfer | Switchable between MSB- and LSB-first. | Switchable between MSB- and LSB-first. | Switchable between MSB- and LSB-first. | | | Transfer modes | Single transfer mode<br>(transmission, reception, or<br>transmission/reception mode) | Single transfer operation possible. | Single transfer operation possible. | | | | Continuous transfer mode (transmission, reception, or transmission/reception mode) | Transmission and reception buffers are both double buffer configurations, making continuous transfer possible. | Transmission and reception buffers are both double buffer configurations, making continuous transfer possible. | | R01AN5469EJ0100 Rev.1.00 Dec.29.21 | | V850E/MA3 | RX651 | | | |------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--| | Item | CSIB | RSPIc | SCIg, SCIi, and SCIh<br>(Simple SPI Mode/<br>Clock Synchronous Mode) | | | Pins | Serial data output Serial data input Serial clock I/O | <ul> <li>Master transmit data I/O</li> <li>Slave transmit data I/O</li> <li>Clock I/O</li> <li>Slave-select I/O<br/>(SPI operation only)</li> </ul> | Clock I/O Transmit data output Receive data input I/O for transmission/ reception/chip select input pir | | | Interrupt<br>sources | <ul><li>Reception end</li><li>Transmission enable</li><li>Reception error</li></ul> | <ul> <li>Receive buffer full</li> <li>Transmit buffer empty</li> <li>RSPI error</li> <li>RSPI idle</li> </ul> | <ul> <li>Reception error</li> <li>Receive data full</li> <li>Transmit data empty</li> <li>Transmit end</li> </ul> | | | DMA activation sources | <ul><li>Reception end</li><li>Transmission enable</li></ul> | <ul><li>Receive buffer full</li><li>Transmit buffer empty</li></ul> | Receive data full Transmit data empty | | #### 2.13.3 Usage Note #### 2.13.3.1 Operating Clock Differences The operating clocks of the serial communications interface (SCIg, SCIi, and SCIh) on the RX651 Group differ according to which channel used. For details, refer to Table 37.4, Functions of SCI Channels, in RX65N Group, RX651 Group User's Manual: Hardware. R01AN5469EJ0100 Rev.1.00 Dec.29.21 #### 2.14 I2C Bus #### 2.14.1 Units Table 2.20 lists the I<sup>2</sup>C bus function units on the V850E/MA3 and RX651 Group. Table 2.20 I<sup>2</sup>C Bus Function Units on V850E/MA3 and RX651 Group | Item | V850E/MA3 | RX651 | |---------------------------|----------------------|------------------------------------------------------| | I <sup>2</sup> C function | I <sup>2</sup> C bus | I <sup>2</sup> C-bus interface (RIICa) | | | | Simple I <sup>2</sup> C bus of serial communications | | | | interface (SCIg, SCIi, SCIh) | #### 2.14.2 Comparative Specifications Table 2.21 lists correspondences between the specifications of the I<sup>2</sup>C bus on the V850E/MA3 and the I<sup>2</sup>C-bus interface (RIICa) and simple I<sup>2</sup>C bus mode of the serial communications interface (SCIg, SCIi, and SCIh) on the RX651 Group. Table 2.21 I<sup>2</sup>C Bus Correspondences | | V850E/MA3 | RX651 | | | |---------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--| | Item | I <sup>2</sup> C Bus | RIICa | Simple I <sup>2</sup> C Bus of SCIg, SCIi, and SCIh | | | Number of channels | 1 channel | 3 channels | 13 channels | | | Transfer rate | Standard mode:<br>Up to 100 kbps<br>High-speed mode:<br>Up to 350 kbps | Standard mode: Up to 100 kbps Fast mode: Up to 400 kbps Fast-mode Plus: Up to 1 Mbps | Standard mode:<br>Up to 100 kbps<br>Fast mode:<br>Up to 350 kbps | | | Communication format | I <sup>2</sup> C bus format | <ul><li>I<sup>2</sup>C bus format</li><li>SMBus format</li></ul> | I <sup>2</sup> C bus format | | | Communication operation | <ul><li>Master operation<br/>(multimaster support)</li><li>Slave operation</li></ul> | <ul><li>Master operation<br/>(multimaster support</li><li>Slave operation</li></ul> | Master (single-master only) | | | Digital filtering | Usable in high-speed mode only | Ability to enable or disable filtering Ability to adjust the width for noise cancellation | Ability to enable or disable filtering Ability to adjust the width for noise cancellation | | | Reduced power consumption | Operation stop mode Used when serial transfers are not performed. | Can be implemented using module stop function. Can be set for each channel individually. | Can be implemented using module stop function. Can be set for each channel individually. | | R01AN5469EJ0100 Rev.1.00 Dec.29.21 | | V850E/MA3 | RX651 | | |------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | I <sup>2</sup> C Bus | RIICa | Simple I <sup>2</sup> C Bus of SCIg, SCIi, and SCIh | | Interrupts | <ul> <li>1 source</li> <li>Fall of 8th or 9th clock pulse of serial clock</li> <li>Stop condition detection</li> </ul> | EEI interrupt Transfer error or transfer event occurrence Arbitration detection NACK detection Timeout detection Start condition (including restart condition) detection Stop condition detection RXI interrupt Receive data full (including slave address match) TXI interrupt Transmit data empty (including slave address match) TEI interrupt Transmit end | 3 sources RXI interrupt ACK detection/reception TXI interrupt NACK detection/ transmission STI interrupt Completion of generation of start condition, restart condition, or stop condition | | DMA activation sources | Transfer end | Receive data full Transmit data empty | <ul><li>Receive interrupt</li><li>Transmit interrupt</li></ul> | #### 2.15 DMA Functions (DMA Controller) #### 2.15.1 Comparative Specifications Table 2.22 lists correspondences between the specifications of the DMA functions (DMA controller) on the V850E/MA3 and the DMA controller (DMACAa) on the RX651 Group. **Table 2.22 DMA Function Correspondences** | | V850E/MA3 | RX651 | |-------------------------|--------------------------------------------------------------|-------------------------------------------------------| | Item | DMA Function | DMACAa | | Number of | 4 channels | 8 channels | | channels | | | | Transfer mode | Single transfer mode | Can be implemented using normal | | | A single data transfer occurs for a single transfer request. | transfer mode. | | | Single-step transfer mode | _ | | | A single data transfer occurs for a single | | | | transfer request, after which the bus is | | | | released, and operation continues until | | | | the specified transfer count is reached. | | | | Block transfer mode | Can be implemented using block transfer | | | A single data transfer occurs for a single | mode. | | | transfer request, and operation continues | | | | until the specified transfer count is reached. | | | Transfer unit | 1 data unit: | 1 data unit: | | Transier unit | Selectable between 8 and 16 bits. | Selectable among 8, 16, and 32 bits. | | | Colociasio solwoon o ana no silo. | Block size: | | | | Can be set to 1 to 1024 data units. | | Max. transfer count | 65,536 times | Normal transfer mode: 65,535 times | | | | Block transfer mode: 64,000 times | | Transfer requests | Requests by interrupts from on-chip | Interrupt requests from peripheral | | | peripheral I/O, requests via DMARQ0 to | modules, triggers input on external | | | DMARQ3 pin input, and requests by | interrupt input pins, and software triggers | | | software trigger | | | Transfer targets | Memory ↔ I/O | Transfers can be made to all non- | | | Memory ↔ memory | reserved memory areas. | | Address counting method | Increment, decrement, fixed | Increment, decrement, fixed, offset calculation*1 | | Interrupts | DMA transfer end interrupt | Transfer end interrupt, transfer escape end interrupt | Note: 1. The offset calculation setting is supported only on DMAC0. #### 2.16 Interrupt/Exception Processing Function #### 2.16.1 Comparative Specifications Table 2.23 lists correspondences between the specifications of the interrupt and exception processing function on the V850E/MA3 and the interrupt controller (ICUB) and exception handling on the RX651 Group. **Table 2.23 Interrupt/Exception Handling Function Correspondences** | | V850E/MA3 | RX651 | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Interrupt/ | | | Item | Exception Processing Function | ICUB/Exception Handling | | Interrupts | Non-maskable interrupts: 2 sources | Non-maskable interrupts: 7 sources | | | NMI pin input | NMI pin interrupt | | | Watchdog timer overflow | Oscillation stop detection interrupt | | | | WDT underflow/refresh error | | | | IWDT underflow/refresh error | | | | <ul> <li>Voltage monitoring 1 interrupt</li> </ul> | | | | Voltage monitoring 2 interrupt | | | | RAM error interrupt | | | Maskable interrupts | Interrupts | | | External: 25 sources | External pin interrupts: 16 sources | | | On-chip peripheral function interrupts | Peripheral function interrupts | | | | Software interrupts: 2 sources | | | 8 levels of programmable priority control | Ability to specify 16 levels | | | External interrupt request noise elimination | Noise cancellation on external interrupt | | | Noise eliminator using analog filter: | request pins | | | NMI, INTPn (n = 000, 001, 004, 005,010-<br>013, 021, 022, 050, 051, 106, 107, 114,<br>115, 124 to 126, 130 to 134, 137)<br>— Signal input that changes within the<br>noise elimination interval (80 ns) is | <ul> <li>Digital filter: Ability to enable or disable digital filter on NMI and IRQ0 to IRQ15</li> <li>Only input that matches the specified level three times successively is passed through.</li> </ul> | | | disregarded. | — Sampling frequency: PCLKB, PCLKB/8, PCLKB/32, or PCLKB/64 | | | External interrupt request valid edge specification: | Ability to configure settings for external interrupt request pin interrupt detection | | | NMI, INTPn (n = 000, 001, 004, 005, 010 to | Low level (IRQ0 to IRQ15) | | | 013, 021, 022, 050, 051, 106, 107, 114, | Rising edge (NMI, IRQ0 to IRQ15) | | | 115, 124 to 126, 130 to 134, 137) | Falling edge (NMI, IRQ0 to IRQ15) | | | Rising edge | Both edges (IRQ0 to IRQ15) | | | Falling edge | 25 53955 (11.45 to 11.4.15) | | | Both edges | | | Exceptions | Software exceptions | Unconditional trap by INT instruction and | | | Dedicated vectors: 32 sources | BRK instruction | | | | Unconditional trap dedicated vectors: 16 sources | | | Exception trap: 2 sources | Can be implemented using undefined | | | (illegal opcode exception and debug trap) | instruction exception and privileged instruction exception. | #### 2.16.2 Usage Note #### 2.16.2.1 Non-maskable Interrupt Vector Area The vector area used by non-maskable interrupts on the RX651 Group is in the exception vector table. For details, refer to 2.6, Vector Table, in RX65N Group, RX651 Group User's Manual: Hardware. #### 2.16.2.2 Software Configurable Interrupts and Group Interrupts The RX651 Group supports software configurable interrupt and group interrupt functions. The software configurable interrupt function allows individual peripheral module interrupt sources to be assigned to specified interrupt vector numbers. The group interrupt function allows multiple interrupt sources to be assigned to a group and treated as a single interrupt source. For details of these types of interrupts, refer to Table 15.1, ICU Specifications, in RX65N Group, RX651 Group User's Manual: Hardware. #### 2.17 Standby Function #### 2.17.1 Comparative Specifications Table 2.24 lists correspondences between the specifications of the standby function on the V850E/MA3 and the low power consumption functions on the RX651 Group. **Table 2.24 Standby Function Correspondences** | | V850E/MA3 | RX651 | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | Standby Function | Low Power Consumption Function | | HALT mode | Mode in which only the operating clock of the CPU is stopped | Can be implemented using sleep mode. | | | <ul> <li>Cancellation sources &gt;</li> <li>Non-maskable interrupt request signals (NMI pin input and non-maskable interrupt request signals generated by overflow)</li> <li>Unmasked maskable interrupt request signals</li> <li>Reset signals (reset signals generated by RESET pin input or watchdog timer overflow)</li> </ul> | <ul> <li>Cancellation sources &gt;</li> <li>Non-maskable interrupts</li> <li>Unmasked maskable interrupts</li> <li>Resets (RES# pin resets, power-on resets, voltage monitoring resets, and independent watchdog timer resets)</li> </ul> | | IDLE mode | Mode in which operation of all internal circuits except for the oscillator is stopped However, it is possible to implement operation equivalent to the CSIB operating in slave mode or the UARTA operating when an external clock is selected. < Cancellation sources > • Non-maskable interrupt request signals (NMI pin input) • Unmasked external interrupt request signals (INTPn pin input) • Unmasked internal interrupt request signals from peripheral functions capable of operating while in IDLE mode (CSIB-related interrupt request signals when in slave mode and UARTA-related interrupt request signals when an external clock is selected) • Reset signals (RESET pin input) | Can be implemented using sleep mode and module stop function. < Cancellation sources > • Non-maskable interrupt • Unmasked maskable interrupts • Resets (RES# pin resets, power-on resets, voltage monitoring resets, and independent watchdog timer resets) | | | V850E/MA3 | RX651 | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Item | Standby Function | Low Power Consumption Function | | | mode circuits is stopped However, it is possible to implement operation equivalent to the CSIB operating in slave mode or the UARTA operating when an external clock is | | Can be implemented using software standby mode. However, it is not possible to implement operation equivalent to the CSIB operating in slave mode or the UARTA operating when an external clock is selected. | | | | <ul> <li>Cancellation sources &gt;</li> <li>Non-maskable interrupt request signals (NMI pin input)</li> <li>Unmasked external interrupt request signals (INTPn pin input)</li> <li>Unmasked internal interrupt request signals from peripheral functions capable of operating while in software STOP mode (CSIB-related interrupt request signals when in slave mode and UARTA-related interrupt request signals when an external clock is selected)</li> <li>Reset signals (RESET pin input)</li> </ul> | <ul> <li>Cancellation sources &gt;</li> <li>External pin interrupts (NMI, IRQ0 IQR15)</li> <li>Peripheral function interrupts (RTC alarm, RTC periodic, IWDT, USB suspend/resume, voltage monitoring 1, and voltage monitoring 2)</li> <li>Resets (RES# pin resets, power-on resets, voltage monitoring resets, and independent watchdog timer resets)</li> </ul> | | Note: n = 000, 001, 004, 005, 010-013, 021,022, 050, 051, 106, 107, 114, 115, 124-126, 130-134, and 137 Table 2.25 Operating Status after Transition to Each Mode | | V850E/MA3 | | | RX651 | | | | | |-------------------------------------------|-----------------|-----------------|-----------------------|-----------------|----------------------------------|-----------------------------|---------------------------------------------|--| | Function | HALT<br>Mode | IDLE Mode | Software<br>STOP Mode | Sleep<br>Mode | All-Module<br>Clock Stop<br>Mode | Software<br>Standby<br>Mode | Deep<br>Software<br>Standby<br>Mode | | | Clock<br>generator | 0 | 0 | × | _ | _ | _ | _ | | | Main clock | _ | | _ | 0 | 0 | 0 | 0 | | | PLL | 0 | 0 | × | 0 | 0 | × | × | | | Subclock | | | _ | 0 | 0 | 0 | 0 | | | High-speed on-chip oscillator | _ | _ | _ | 0 | 0 | × | × | | | Low-speed on-chip oscillator | _ | | _ | 0 | 0 | × | × | | | IWDT-<br>dedicated on-<br>chip oscillator | _ | _ | _ | O *1 | O *1 | O*1 | × | | | CPU | X<br>(Retained) | X<br>(Retained) | X<br>(Retained) | X<br>(Retained) | X<br>(Retained) | X<br>(Retained) | X<br>(Undefined) | | | DMA | 0 | × | × | O*2 | X<br>(Retained) | X<br>(Retained) | X<br>(Undefined) | | | Interrupt<br>controller | 0 | × | × | 0 | × | × | × | | | Watchdog<br>timer | 0 | × | × | O*3 | O*3 | O*3 | X<br>(Undefined) | | | Other peripheral modules | *4 | *4 | *4 | 0 | *4 | *4 | *4 | | | Ports | Retained | Retained | Retained | 0 | Retained*5 | Retained*5 | Retained<br>*5*6 | | | RAM | Retained | Retained | Retained | 0 | X<br>(Retained) | X<br>(Retained) | X* <sup>7</sup><br>(Retained/<br>undefined) | | O: operating possible, X: operation stopped, —: no equivalent function - Notes: 1. Whether IWDT count operation continues or stops when transitioning to low power consumption mode is selectable. For details, refer to Table 11.2, Entering and Exiting Low Power Consumption Modes and Operating States in Each Mode, in RX65N Group, RX651 Group User's Manual: Hardware. - 2. Writing to system control–related registers is prohibited when in sleep mode. For details, refer to Table 5.1, List of I/O Registers (Address Order), in RX65N Group, RX651 Group User's Manual: Hardware. - 3. WDTA operation is stopped. - 4. The conditions and modules for which operation is possible differ depending on the mode. For details, refer to chapter 21, Standby Function, in V850E/MA3 User's Manual: Hardware, and to section 11, Low Power Consumption, in RX65N Group, RX651 Group User's Manual: Hardware. - 5. If pin P53 is being used for the BCLK signal, operation continues with the output of BCLK unmodified. When the 8-bit timer and RTC are operating, operation of related pins continues. <sup>&</sup>quot;Retained" means that internal register values are retained and internal operations are suspended. <sup>&</sup>quot;Undefined" means that internal register values are undefined and power is not supplied to the internal circuits. - 6. Retention of levels or placement in the high-impedance state can be selected for the address bus and bus control signals by setting the output port enable bit in the standby control register. - 7. Retention or undefined can be selected by setting the deep cut bits in the deep standby control register. R01AN5469EJ0100 Rev.1.00 Dec.29.21 #### 3. Sample Code The distribution package containing this application note includes sample programs that reproduce in software functions of the V850E/MA3 that are not implemented in hardware on the RX651 Group. The latest versions of the sample programs are available on the Renesas Electronics website. #### 3.1 Operation Confirmation Conditions Table 3.1 shows the environment on which the operation of the sample programs has been confirmed. **Table 3.1 Operation Confirmation Conditions** | Item | Description | | | |------------------------|---------------------------------------------------------------|--|--| | MCU used | R5F565NEDDFC | | | | Operating frequencies | Main clock: 24 MHz | | | | | PLL: 240 MHz (main clock divided by 1 and multiplied by 10) | | | | | System clock (ICLK): 120 MHz (PLL divided by 2) | | | | | Peripheral module clock A (PCLKA): 120 MHz (PLL divided by 2) | | | | | Peripheral module clock B (PCLKB): 60 MHz (PLL divided by 4) | | | | | Peripheral module clock C (PCLKC): 60 MHz (PLL divided by 4) | | | | | Peripheral module clock D (PCLKD): 60 MHz (PLL divided by 4) | | | | | FlashIF clock (FCLK): 60 MHz (PLL divided by 4) | | | | | External bus clock (BCLK): 120 MHz (PLL divided by 2) | | | | Operating voltage | 3.3 V | | | | Integrated development | Renesas Electronics | | | | environment | e <sup>2</sup> studio Version 2021-10 | | | | Compiler | Renesas Electronics | | | | | C/C++ Compiler Package for RX Family V.3.03.00 | | | | | Default settings of integrated development environment | | | | iodefine.h version | V2.30 | | | | Endian order | Little endian | | | | Operating mode | Single-chip mode | | | | Processor mode | Supervisor mode | | | | Sample program version | Version 1.00 | | | | Board used | Renesas Starter Kit for RX65N-2MB | | | | | (product No.: RTK500565N2SxxxxxBE) | | | #### 3.2 Project Structure Table 3.2 lists the sample projects accompanying this application note, and Table 3.3 lists files in which changes were made to source code generated by the code generation function. Table 3.2 Projects | Function | Project Name | Description | |--------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | External trigger PWM output function | external_input_RX651 | This project reproduces the functionality on the V850E/MA3 for using external trigger input to initiate count start and PWM output on the RX651 Group using the IRQ external input interrupt*1 and the multi-function timer pulse unit in PWM mode 1. | | One-shot pulse output function | one_shot_pulse_RX651 | This project reproduces the functionality on the V850E/MA3 for using external trigger input to initiate count start and one-shot pulse output on the RX651 Group using the IRQ external input interrupt*1 and the multi-function timer pulse unit in PWM mode 1. | Note: 1. Connected to SW1 (tactile switch) on the RSK board. Table 3.3 Changes to Files Generated by Code Generation Function | Project | Folder | File Name | Description | |----------------------|------------|--------------------|-------------------------------------| | external_input_RX651 | Config_ICU | Config_ICU_user.c | User-implemented interrupt handling | | one_shot_pulse_RX651 | Config_ICU | Config_ICU_user.c | User-implemented interrupt handling | | | Config_MTU | Config_MTU0_user.c | User-implemented interrupt handling | Note: For details of the added processing, refer to 3.5, Flowcharts. Source code generated by the code generation function of Smart Configurator that has not been modified is omitted. #### 3.3 Functions Table 3.4 lists the functions used by the sample programs. **Table 3.4 Functions Used by Sample Programs** | Function Name | Description | |-------------------------------|--------------------------------------------------------------| | main | Main processing routine | | r_Config_ICU_irq11_interrupt | External interrupt handler | | r_Config_MTU0_tgib0_interrupt | MTU0 compare match interrupt processing | | | (only used by one-shot pulse output function sample program) | Note: Source code generated by the code generation function of Smart Configurator that has not been modified is omitted. #### 3.4 Function Specifications The sample code function specifications are listed below. Main processing routine Header None Declaration void main (void) Description Makes initial settings. Arguments None Return Value None r\_Config\_ICU\_irq11\_interrupt Outline IRQ11 interrupt handler Header Config\_ICU.h Declaration static void r\_Config\_ICU\_irq11\_interrupt (void) Description Handles the IRQ11 interrupt. The IRQ interrupt handler starts count operation on MTU0. Arguments None Return Value None Remarks This function is generated by the code generation function of Smart Configurator. r\_Config\_MTU0\_tgib0\_interrupt Outline MTU0 compare match B interrupt processing Header Config\_MTU0.h Declaration static void r\_Config\_MTU0\_tgib0\_interrupt (void) Description Handles the MTU0 compare match interrupt. The MTU0 compare match interrupt handler stops count operation on MTU0. Arguments None Return Value None Remarks This function is generated by the code generation function of Smart Configurator. This function is only used by one\_shot\_pulse\_rx651. #### 3.5 Flowcharts The sample programs make use of the code generation function. This section contains flowcharts of functions containing changes to the program code generated by e² studio and that are used to reproduce the hardware functionality of the V850E/MA3. For details of other peripheral functions, etc., refer to the setting screens in Smart Configurator and the generated code. #### 3.5.1 Main Processing Figure 3.1 is a flowchart of the main processing routine. Figure 3.1 Main Processing Routine #### 3.5.2 External Input Interrupt Handler Figure 3.2 is a flowchart of the external interrupt handler. Note: The 100 ms delay is to accommodate chattering by SW1 (tactile switch). Figure 3.2 External Input Interrupt Handler #### 3.5.3 MTU0 Interrupt Handler of One-Shot Pulse Output Function Figure 3.3 is a flowchart of the MTU0 interrupt handler used by the one-shot pulse output function. Figure 3.3 MTU0 Interrupt Handler #### 4. Importing a Project The sample programs are distributed in e<sup>2</sup> studio project format. This section shows how to import a project into e<sup>2</sup> studio. After importing a project, check the build and debug settings. #### 4.1 Procedure in e<sup>2</sup> studio To use sample programs in e<sup>2</sup> studio, follow the steps below to import them into e<sup>2</sup> studio. (Note that depending on the version of e<sup>2</sup> studio you are using, the interface may appear somewhat different from the screenshots below.) Figure 4.1 Importing a Project into e<sup>2</sup> studio Notes: In projects managed by e<sup>2</sup> studio, do not use space codes, multibyte characters, and symbols such as "\$", "#", "%" in folder names or paths to them. #### 4.2 Procedure in CS+ To use sample programs in CS+, follow the steps below to import them into CS+. (Note that depending on the version of CS+ you are using, the interface may appear somewhat different from the screenshots below.) Figure 4.2 Importing a Project into CS+ Notes: In projects managed by CS +, do not use space codes, multibyte characters, and symbols such as "\$", "#", "%" in folder names or paths to them. #### 5. Reference Documents User's Manual: Hardware RX65N Group, RX651 Group User's Manual: Hardware (R01UH0590) V850E/MA3 User's Manual: Hardware (U16397EJ4V0UD) (The latest version can be downloaded from the Renesas Electronics website.) Technical Updates/Technical News (The latest information can be downloaded from the Renesas Electronics website.) User's Manual: Development Tools CC-RX Compiler User's Manual (R20UT3248) (The latest version can be downloaded from the Renesas Electronics website.) ## **Revision History** | | | Description | | |------|------------|-------------|----------------------| | Rev. | Date | Page | Summary | | 1.00 | Dec. 29.21 | | First edition issued | | | | | | ## General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products. 1. Precaution against Electrostatic Discharge (ESD) A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices. 2. Processing at power-on The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified. 3. Input of signal during power-off state Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation. 4. Handling of unused pins Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. 5. Clock signals After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable. - 6. Voltage application waveform at input pin - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.). - 7. Prohibition of access to reserved addresses - Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not quaranteed. - 8. Differences between products - Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product. #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required. - 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE. - 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.5.0-1 October 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### Contact information For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.