

#### 5P49V60B

VersaClock® 6E Programmable Clock Generator

### **Description**

The 5P49V60B is a Renesas sixth-generation, commercial, programmable clock generator (VersaClock 6E) supporting automotive applications. The 5P49V60B is Quality Managed (QM) with the following characteristics:

- AEC-Q100 Grade 2 (-40°C to +105°C)
- IATF 16949
- PPAP support

Configurations may be stored in on-chip One-Time Programmable (OTP) memory or loaded from an I<sup>2</sup>C interface. Two select pins allow up to four different configurations to be accessible using processor GPIOs or bootstrapping. The different selections may be used for different operating modes (full function, partial function, partial power-down), regional standards (US, Japan, Europe) or system production margin testing. Frequencies are generated from a single reference clock. The reference clock can come from one of the two redundant clock inputs. A glitchless manual switchover function allows selection of either clock during normal operation.

### **Applications**

- Automotive infotainment
- Dashboard systems
- Audio/Video applications
- Camera applications
- Active antennas
- In-vehicle networking

#### **Features**

- Flexible 1.8V, 2.5V, or 3.3V power-rails
- High-performance, low phase noise PLL, < 0.5ps</li>
   RMS typical phase jitter on outputs
- Four banks of internal OTP memory
  - · In-system or factory programmable
  - Two select pins accessible with processor GPIOs or bootstrapping
- I<sup>2</sup>C serial programming interface
  - 0xD0 or 0xD4 I<sup>2</sup>C address options allows multiple devices configured in a same system
- LVCMOS reference clock output
- Four universal output pairs individually configurable:
  - Differential (LVPECL, LVDS or HCSL)
  - Two LVCMOS in-phase or 180 degrees out of phase
  - I/O VDDs can be mixed and matched, supporting 1.8V (LVDS and LVCMOS), 2.5V, or 3.3V
- Output frequency ranges:
  - · Single-ended clock outputs: 1MHz to 200MHz
  - Differential clock outputs: 1MHz to 350MHz
- Redundant clock input with manual switchover
- Programmable output enable or power-down mode
- 4.0 × 4.0 mm 24-VFQFPN wettable flank package



Figure 1. Block Diagram

# **Contents**

| 1. | Pin I      | nformation                                               | . 3 |
|----|------------|----------------------------------------------------------|-----|
|    | 1.1<br>1.2 | Pin Assignments                                          |     |
| 2. | Spec       | cifications                                              | . 5 |
|    | 2.1        | Absolute Maximum Ratings                                 | . 5 |
|    | 2.2        | Recommended Operating Conditions                         | . 5 |
|    | 2.3        | Thermal Specifications                                   | . 5 |
|    | 2.4        | Electrical Specifications                                | . 6 |
| 3. | I2C E      | Bus Characteristics                                      | 11  |
| 4. | Test       | Loads                                                    | 12  |
| 5. | Jitte      | r Performance Characteristics                            | 13  |
| 6. | Feat       | ures and Functional Blocks                               | 15  |
|    | 6.1        | Device Startup and Power-On-Reset                        | 15  |
|    | 6.2        | Reference Clock and Selection                            |     |
|    |            | 6.2.1 Clock Inputs                                       | 16  |
|    | 6.3        | Manual Switchover                                        | 16  |
|    | 6.4        | Internal Crystal Oscillator (XIN/REF)                    | 16  |
|    |            | 6.4.1 Choosing Crystals                                  | 16  |
|    |            | 6.4.2 Tuning the Crystal Load Capacitor                  | 17  |
|    | 6.5        | Programmable Loop Filter                                 | 18  |
|    | 6.6        | Fractional Output Dividers (FOD)                         | 18  |
|    |            | 6.6.1 Individual Spread Spectrum Modulation              |     |
|    |            | 6.6.2 Bypass Mode                                        |     |
|    |            | 6.6.3 Dividers Alignment                                 |     |
|    |            | 6.6.4 Programmable Skew                                  |     |
|    | 6.7        | Output Drivers                                           |     |
|    | 6.8        | SD/OE Pin Function                                       |     |
|    | 6.9        | I2C Operation                                            | 20  |
| 7. | Typic      | cal Application Circuits                                 | 20  |
|    | 7.1        | Recommendations for Unused Pins and Output Pins          | 20  |
|    |            | 7.1.1 7.1.1 XIN/REF and XOUT                             | 20  |
|    |            | 7.1.2 7.1.2 LVCMOS Outputs                               |     |
|    |            | 7.1.3 7.1.3 Differential Outputs                         |     |
|    | 7.2        | Input – Driving the XIN/REF or CLKIN                     |     |
|    |            | 7.2.1 Driving XIN/REF with a CMOS Driver                 |     |
|    |            | 7.2.2 Driving XIN with an LVPECL Driver                  |     |
|    |            | 7.2.3 Wiring the CLKIN Pin to Accept Single-ended Inputs |     |
|    |            | 7.2.4 Driving CLKIN with Differential Clock              |     |
|    | 7.3        | Output – Single-ended or Differential Clock Terminations |     |
|    |            | 7.3.1 LVDS Termination                                   |     |
|    |            | 7.3.2 LVPECL Termination                                 |     |
|    |            | 7.3.3 HCSL Termination                                   |     |
| •  |            | 7.3.4 LVCMOS Termination                                 |     |
| 8. |            | age Outline Drawings                                     |     |
| 9. | Mark       | ing Diagram                                              | 28  |

| 10. | Ordering Information | 28 |
|-----|----------------------|----|
| 11. | Revision History     | 29 |

# 1. Pin Information

# 1.1 Pin Assignments



Figure 2. Pin Assignments - Top View

# 1.2 Pin Descriptions

| Number | Name                                           | 1     | уре                   | Description                                                                                                                                                                                       |
|--------|------------------------------------------------|-------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | CLKIN                                          | Input | Internal<br>Pull-down | Differential clock input. Weak 100kΩ internal pull-down.                                                                                                                                          |
| 2      | CLKINB                                         | Input | Internal<br>Pull-down | Complementary differential clock input. Weak 100kΩ internal pull-down.                                                                                                                            |
| 3      | XOUT                                           | 0     | utput                 | Crystal oscillator interface output.                                                                                                                                                              |
| 4      | XIN/REF                                        | Input |                       | Crystal oscillator interface input, or single-ended LVCMOS clock input. Ensure that the input voltage is between 500mV and 1.2V. Refer to the section Driving XIN/REF with a CMOS Driver.         |
| 5      | $V_{DDA}$                                      | Power |                       | Analog functions power supply pin. Connect to 1.8V to 3.3V. $V_{DDA}$ and $V_{DDD}$ should have the same voltage applied.                                                                         |
| 6      | CLKSEL Input Internal Pull-down 0 = XIN 1 = CL |       |                       | Input clock select. Selects the active input reference source in manual switchover mode.  0 = XIN/REF, XOUT (default).  1 = CLKIN, CLKINB.  See <hyperlink>Table 15 for more details.</hyperlink> |

| Number | Name               | Т                | <b>Туре</b>           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|--------|--------------------|------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7      | SD/OE              | Input            | Internal<br>Pull-down | Enables/disables the outputs (OE) or powers down the chip (SD).                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 8      | SEL1/SDA           | Input            | Internal<br>Pull-down | Configuration select pin, or I <sup>2</sup> C SDA input as selected by OUT0_SEL_I2CB Weak internal pull-down resistor.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 9      | SEL0/SCL           | Input            | Internal<br>Pull-down | Configuration select pin, or I <sup>2</sup> C SCL input as selected by OUT0_SEL_I2CB. Weak internal pull-down resistor.                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 10     | V <sub>DDO</sub> 4 | P                | ower                  | Output power supply. Connect to 1.8 to 3.3V. Sets output voltage levels for OUT4/OUT4B.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 11     | OUT4               | 0                | utput                 | Output clock 4. Refer to the Output Drivers section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 12     | OUT4B              | 0                | utput                 | Complementary output clock 4. Refer to the Output Drivers section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 13     | OUT3B              | 0                | utput                 | Complementary output clock 3. Refer to the Output Drivers section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 14     | OUT3               | 0                | utput                 | Output clock 3. Refer to the Output Drivers section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 15     | V <sub>DDO</sub> 3 | P                | ower                  | Output power supply. Connect to 1.8 to 3.3V. Sets output voltage levels for OUT3/OUT3B.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 16     | OUT2B              | 0                | utput                 | Complementary output clock 2. Refer to the Output Drivers section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 17     | OUT2               | 0                | utput                 | Output clock 2. Refer to the Output Drivers section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 18     | V <sub>DDO</sub> 2 | Power            |                       | Output power supply. Connect to 1.8 to 3.3V. Sets output voltage levels for OUT2/OUT2B.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 19     | OUT1B              | 0                | utput                 | Complementary output clock 1. Refer to the Output Drivers section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 20     | OUT1               | 0                | utput                 | Output clock 1. Refer to the Output Drivers section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 21     | V <sub>DDO</sub> 1 | P                | ower                  | Output power supply. Connect to 1.8 to 3.3V. Sets output voltage levels for OUT1/OUT1B.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 22     | V <sub>DDD</sub>   | P                | ower                  | Digital functions power supply pin. Connect to 1.8 to 3.3V. $V_{DDA}$ and $V_{DDD}$ should have the same voltage applied.                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 23     | V <sub>DDO</sub> 0 | Power            |                       | Power supply pin for OUT0_SEL_I2CB. Connect to 1.8 to 3.3V. Sets output voltage levels for OUT0.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 24     | OUT0_SEL<br>_I2CB  | Input/<br>Output | Internal<br>Pull-down | Latched input/LVCMOS output. At power-up, the voltage at the pin OUT0_SEL_I2CB is latched by the part and used to select the state of pins 8 and 9. If a weak pull-up ( $10k\Omega$ ) is placed on OUT0_SEL_I2CB, pins 8 and 9 will be configured as hardware select pins, SEL1 and SEL0. If a weak pull-down ( $10k\Omega$ ) is placed on OUT0_SEL_I2CB or it is left floating, pins 8 and 9 will act as the SDA and SCL pins of an I <sup>2</sup> C interface. After power-up, the pin acts as an LVCMOS reference output. |  |  |  |  |
| -      | EPAD               | 0                | GND                   | Connect to ground pad.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |

# 2. Specifications

# 2.1 Absolute Maximum Ratings

**Caution:** The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the 5P49V60B at absolute maximum ratings is not implied. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

| Parameter                                    | Symbol                    | Minimum | Maximum | Unit |
|----------------------------------------------|---------------------------|---------|---------|------|
| Supply Voltage                               | VDDA, VDDD, VDDO          | -0.5    | 3.9     | V    |
|                                              | XIN/REF                   | -0.5    | 1.2     |      |
| Input Voltage                                | SD/OE, SEL1/SDA, SEL0/SCL | -0.5    | 3.465   | V    |
|                                              | CLKIN, CLKINB             | -0.5    | 1.2     | 1    |
| I <sup>2</sup> C Loading Current             | -                         | -       | 10      | mA   |
| Storage Temperature                          | TSTG                      | -65     | 150     | °C   |
| Junction Temperature                         | Tj                        | -       | 125     | °C   |
| Human Body Model<br>(Tested per JS-001-2017) | ESD                       | -       | 2000    | V    |
| Charged Device Model<br>(AECQ100)            |                           | -       | 750     | V    |
| Latch-Up (AECQ100)                           | -                         | 100     | 100     | mA   |

# 2.2 Recommended Operating Conditions

| Parameter                                                                                                  | Symbol          | Minimum | Typical | Maximum | Unit |
|------------------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------|
| Power Supply Voltage for Supporting 1.8V Outputs                                                           |                 | 1.71    | 1.8     | 1.89    | V    |
| Power Supply Voltage for Supporting 2.5V Outputs                                                           | $V_{DDOx}$      | 2.375   | 2.5     | 2.625   | V    |
| Power Supply Voltage for Supporting 3.3V Outputs                                                           |                 | 3.135   | 3.3     | 3.465   | V    |
| Power Supply Voltage for Core Logic Functions                                                              | $V_{DDD}$       | 1.71    | -       | 3.465   | V    |
| Analog Power Supply Voltage. Use filtered analog power supply.                                             | $V_{DDA}$       | 1.71    | -       | 3.465   | V    |
| Operating Temperature (Grade 2), ambient                                                                   | T <sub>A</sub>  | -40     | -       | 105     | °C   |
| Maximum Load Capacitance (3.3V LVCMOS only)                                                                | C <sub>L</sub>  | -       | -       | 15      | pF   |
| Power-up Time for all V <sub>DD</sub> s to reach minimum specified voltage (power ramps must be monotonic) | t <sub>PU</sub> | 0.05    | -       | 5       | ms   |

# 2.3 Thermal Specifications

| Parameter                                                         | Symbol          | Value | Unit |
|-------------------------------------------------------------------|-----------------|-------|------|
| Theta J <sub>A</sub> . Junction to air thermal impedance (0mps)   | $\theta_{JA}$   | 42    | °C/W |
| Theta J <sub>B</sub> . Junction to board thermal impedance (0mps) | $\theta_{JB}$   | 2.35  | °C/W |
| Theta J <sub>C</sub> . Junction to case thermal impedance (0mps)  | θ <sub>JC</sub> | 41.8  | °C/W |

# 2.4 Electrical Specifications

Table 1. Current Consumption [1]

| Parameter            | Symbol                  | Conditions                                                  | Minimum | Typical | Maximum | Unit |  |
|----------------------|-------------------------|-------------------------------------------------------------|---------|---------|---------|------|--|
|                      |                         | 100MHz on all outputs, 25MHz REFCLK (3.3V)                  | -       | 32      | 42      |      |  |
| Core Supply Current  | I <sub>DDCORE</sub> [2] | 100MHz on all outputs, 25MHz REFCLK (2.5V)                  | -       | 32      | 42      | mA   |  |
|                      |                         | 100MHz on all outputs, 25MHz REFCLK (1.8V)                  | -       | 31      | 42      |      |  |
|                      |                         | LVPECL, 350MHz, 3.3V V <sub>DDOx</sub>                      | -       | 48      | 63      | mA   |  |
|                      |                         | LVPECL, 350MHz, 2.5V V <sub>DDOx</sub>                      | -       | 41      | 54      | mA   |  |
|                      |                         | LVDS, 350MHz, 3.3V V <sub>DDOx</sub>                        | -       | 26      | 32      | mA   |  |
|                      | I <sub>DDOx</sub>       | LVDS, 350MHz, 2.5V V <sub>DDOx</sub> (same setting as 3.3V) | -       | 25      | 30      | mA   |  |
|                      |                         | LVDS, 350MHz, 1.8V V <sub>DDOx</sub>                        | -       | 23      | 27      | mA   |  |
| Output Buffer Supply |                         | HCSL, 250MHz, 3.3V V <sub>DDOx</sub> [3]                    | -       | 39      | 48      | mA   |  |
| Current              |                         | HCSL, 250MHz, 2.5V V <sub>DDOx</sub> [3]                    | -       | 37      | 46      | mA   |  |
|                      |                         | LVCMOS, 50MHz, 3.3V, V <sub>DDOx</sub> [3][4]               | -       | 23      | 27      | mA   |  |
|                      |                         | LVCMOS, 50MHz, 2.5V, V <sub>DDOx</sub> [3][4]               | -       | 20      | 24      | mA   |  |
|                      |                         | LVCMOS, 50MHz, 1.8V, V <sub>DDOx</sub> [3][4]               | -       | 18      | 21      | mA   |  |
|                      |                         | LVCMOS, 200MHz, 3.3V V <sub>DDOx</sub> [3][4]               | -       | 45      | 58      | mA   |  |
|                      |                         | LVCMOS, 200MHz, 2.5V V <sub>DDOx</sub> [3][4]               | -       | 34      | 45      | mA   |  |
|                      |                         | LVCMOS, 200MHz, 1.8V V <sub>DDOx</sub> [3][4]               | -       | 24      | 33      | mA   |  |
|                      |                         | SD asserted, I <sup>2</sup> C programming (3.3V)            | -       | 10      | 12      |      |  |
| Power Down Current   | I <sub>DDPD</sub>       | SD asserted, I <sup>2</sup> C programming (2.5V)            | -       | 10      | 12      | mA   |  |
|                      |                         | SD asserted, I <sup>2</sup> C programming (1.8V)            | -       | 10      | 12      |      |  |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $T_A$  = -40°C to +105°C unless otherwise specified.

<sup>2.</sup>  $I_{DDCORE} = I_{DDA} + I_{DDD}$ , no loads.

<sup>3.</sup> Measured into a 5"  $50\Omega$  trace with 2pF load.

<sup>4.</sup> Single CMOS driver active.

Table 2. AC Timing Characteristics [1]

| Parameter                     | Symbol                          | Conditions                                                                                              | Minimum | Typical | Maximum | Unit |
|-------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------|---------|---------|---------|------|
|                               |                                 | Input frequency limit (crystal)                                                                         | 8       | -       | 40      | MHz  |
| Input Frequency               | f <sub>IN</sub> <sup>[2]</sup>  | Input frequency limit (CLKIN,CLKINB)                                                                    | 1       | -       | 350     | MHz  |
|                               |                                 | Input frequency limit (single-ended over XIN)                                                           | 1       | -       | 200     | MHz  |
|                               |                                 | Single-ended clock output limit (LVCMOS)                                                                | 1       | -       | 200     |      |
| Output Frequency              | f <sub>OUT</sub> <sup>[3]</sup> | Differential clock output limit (LVPECL/LVDS/HCSL)                                                      | 1       | -       | 350     | MHz  |
|                               |                                 | Measured at V <sub>DD</sub> /2, all outputs except reference output, V <sub>DDOX</sub> = 2.5V or 3.3V   | 45      | 50      | 55      | %    |
|                               | t <sub>DC</sub> <sup>[4]</sup>  | Measured at V <sub>DD</sub> /2, all outputs except reference output, V <sub>DDOX</sub> = 1.8V           | 40      | 50      | 60      | %    |
| Output Duty Cycle             |                                 | Measured at V <sub>DD</sub> /2, reference output OUT0 (5MHz–150.1MHz) with 50% duty cycle input         | 40      | 50      | 60      | %    |
|                               |                                 | Measured at V <sub>DD</sub> /2, reference output OUT0 (150.1MHz–200MHz) with 50% duty cycle input       | 30      | 50      | 70      | %    |
| Output Skew                   | t <sub>SKEW</sub>               | Skew between the same frequencies, with outputs using the same driver format and phase delay set to 0ns | -       | 75      | -       | ps   |
| Output Duty Cycle Output Skew | t <sub>STARTUP</sub>            | Measured after all V <sub>DD</sub> s have risen above 90% of their target value <sup>[7]</sup>          | -       | -       | 30      | ms   |
|                               | [0][0]                          | PLL lock time from shutdown mode                                                                        | -       | 3       | 4       | ms   |

- 1.  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $T_A$  = -40°C to +105°C unless otherwise specified.
- 2. Practical lower frequency is determined by loop filter settings.
- 3. A slew rate of 2.75 V/ns or greater should be selected for output frequencies of 100 MHz or higher.
- 4. Duty cycle is only guaranteed at maximum slew rate settings.
- 5. Actual PLL lock time depends on the loop configuration.
- 6. Includes loading the configuration bits from EPROM to PLL registers. It does not include EPROM programming/write time.
- 7. Power-up with temperature calibration enabled; contact Renesas if shorter lock-time is required in system.

Table 3. Input Characteristics [1]

| Parameter            | Symbol                         | Conditions                                                                               | Minimum              | Typical | Maximum                 | Unit |
|----------------------|--------------------------------|------------------------------------------------------------------------------------------|----------------------|---------|-------------------------|------|
| Input Capacitance    | C <sub>IN</sub>                | CLKIN,CLKINB,CLKSEL,SD/OE,SEL1/SDA,<br>SEL0/SCL                                          | -                    | 3       | 7                       | pF   |
| Pull-down Resistor   | R <sub>PD</sub>                | CLKSEL, SD/OE, SEL1/SDA, SEL0/SCL,<br>CLKIN, CLKINB, OUT0_SEL_I2CB                       | 100                  | -       | 350                     | kΩ   |
| Input High Voltage   | V <sub>IH</sub>                | CLKSEL, SD/OE                                                                            | $0.7 \times V_{DDD}$ | -       | V <sub>DDD</sub> + 0.3  | V    |
| Input Low Voltage    | e V <sub>IL</sub>              | CLKSEL, SD/OE<br>V <sub>DDA</sub> , V <sub>DDD</sub> , V <sub>DDO0</sub> = 3.3V and 2.5V | GND - 0.3            | -       | 0.3 × V <sub>DDD</sub>  | V    |
| mput Low voltage     |                                | CLKSEL, SD/OE<br>V <sub>DDA</sub> , V <sub>DDD</sub> , V <sub>DDO0</sub> = 1.8V          | GND - 0.3            | -       | 0.4                     | V    |
| Input High Voltage   | V <sub>IH</sub>                | OUT0_SEL_I2CB                                                                            | $0.7 \times V_{DDO}$ | -       | V <sub>DDO0</sub> + 0.3 | V    |
| Input Low Voltage    | V <sub>IL</sub>                | OUT0_SEL_I2CB                                                                            | GND - 0.3            | -       | 0.4                     | V    |
| Input High Voltage   | V <sub>IH</sub>                | XIN/REF                                                                                  | 0.5                  | -       | 1.2                     | V    |
| Input Low Voltage    | V <sub>IL</sub>                | XIN/REF                                                                                  | GND - 0.3            | -       | 0.4                     | V    |
| Input Rise/Fall Time | T <sub>R</sub> /T <sub>F</sub> | CLKSEL, SD/OE, SEL1/SDA, SEL0/SCL                                                        | -                    | -       | 300                     | ns   |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $T_{A}$  = -40°C to +105°C unless otherwise specified.

#### Table 4. CLKIN Electrical Characteristics [1]

| Parameter                       | Symbol             | Conditions                             | Minimum | Typical | Maximum | Unit |
|---------------------------------|--------------------|----------------------------------------|---------|---------|---------|------|
| Input Amplitude – CLKIN, CLKINB | V <sub>SWING</sub> | Peak to peak value, single-ended       | 200     | -       | 1200    | mV   |
| Input Slew Rate - CLKIN, CLKINB | dv/dt              | Measured differentially                | 0.4     | -       | 8       | V/ns |
| Input Leakage Low Current       | I <sub>IL</sub>    | V <sub>IN</sub> = GND                  | -5      | -       | 5       | μA   |
| Input Leakage High Current      | I <sub>IH</sub>    | V <sub>IN</sub> = 1.7V                 | -       | -       | 30      | μA   |
| Input Duty Cycle                | DC <sub>IN</sub>   | Measurement from differential waveform | 45      | -       | 55      | %    |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $T_{A}$  = -40°C to +105°C unless otherwise specified.

Table 5. Electrical Characteristics – CMOS Outputs [1]

| Parameter                          | Symbol                       | Conditions                                                                                                                            | Minimum                | Typical | Maximum          | Unit  |
|------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|------------------|-------|
| Output High Voltage                | V <sub>OH</sub>              | $I_{OH}$ = -15mA (3.3V $V_{DDO}$ ), -12mA (2.5V $V_{DDO}$ ), -8mA (1.8V $V_{DDO}$ )                                                   | 0.8 × V <sub>DDO</sub> | -       | V <sub>DDO</sub> | V     |
| Output Low Voltage                 | V <sub>OL</sub>              | $I_{OL}$ = 15mA (3.3V V <sub>DDO</sub> ), 12mA (2.5V V <sub>DDO</sub> ), 8mA (1.8V V <sub>DDO</sub> )                                 | -                      | -       | 0.45             | V     |
| Output Driver Impedance            | R <sub>OUT</sub>             | CMOS output driver                                                                                                                    | -                      | 17      | -                | Ω     |
| Slew Rate, SLEW[1:0] = 00          |                              |                                                                                                                                       | 1.0                    | 2.2     | -                |       |
| Slew Rate, SLEW[1:0] = 01          |                              | Single-ended 3.3V LVCMOS output                                                                                                       | 1.2                    | 2.3     | -                |       |
| Slew Rate, SLEW[1:0] = 10          | -                            | clock rise and fall time, 20% to 80% of V <sub>DDO</sub> (output load = 5pF) V <sub>DDOX</sub> = 3.3V                                 | 1.3                    | 2.4     | -                |       |
| Slew Rate, SLEW[1:0] = 11          |                              |                                                                                                                                       | 1.7                    | 2.7     | -                |       |
| Slew Rate, SLEW[1:0] = 00          |                              | Single-ended 2.5V LVCMOS output clock rise and fall time, 20% to 80% of V <sub>DDO</sub> (output load = 5pF) V <sub>DDOX</sub> = 2.5V | 0.6                    | 1.3     | -                |       |
| Slew Rate, SLEW[1:0] = 01          | T 2                          |                                                                                                                                       | 0.7                    | 1.4     | -                | V/ns  |
| Slew Rate, SLEW[1:0] = 10          | T <sub>SR</sub> <sup>2</sup> |                                                                                                                                       | 0.6                    | 1.4     | -                | V/IIS |
| Slew Rate, SLEW[1:0] = 11          |                              |                                                                                                                                       | 1.0                    | 1.7     | -                |       |
| Slew Rate, SLEW[1:0] = 00          |                              |                                                                                                                                       | 0.3                    | 0.7     | -                |       |
| Slew Rate, SLEW[1:0] = 01          |                              | Single-ended 1.8V LVCMOS output                                                                                                       | 0.4                    | 0.8     | -                |       |
| Slew Rate, SLEW[1:0] = 10          |                              | clock rise and fall time, 20% to 80% of $V_{DDO}$ (output load = 5pF) $V_{DD}$ = 1.8V                                                 | 0.4                    | 0.9     | -                |       |
| Slew Rate, SLEW[1:0] = 11          |                              |                                                                                                                                       | 0.7                    | 1.2     | -                |       |
| Output Leakage Current<br>(OUT1–4) |                              | Tri-state outputs                                                                                                                     | -                      | -       | 5                | μΑ    |
| Output Leakage Current (OUT0)      | - I <sub>OZDD</sub>          | Tri-state outputs                                                                                                                     | -                      | -       | 30               | μΑ    |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $T_A$  = -40°C to +105°C unless otherwise specified.

Table 6. Electrical Characteristics – LVDS Outputs [1]

| Parameter                                                                                        |                     | Minimum | Typical | Maximum | Unit |
|--------------------------------------------------------------------------------------------------|---------------------|---------|---------|---------|------|
| Differential Output Voltage for the TRUE Binary State                                            | V <sub>OT</sub> (+) | 247     | -       | 454     | mV   |
| Differential Output Voltage for the FALSE Binary State                                           | V <sub>OT</sub> (-) | -454    | -       | -247    | mV   |
| Change in V <sub>OT</sub> between Complimentary Output States                                    | ΔV <sub>OT</sub>    | -       | -       | 50      | mV   |
| Output Common Mode Voltage (Offset Voltage) at 3.3 V ±5%, 2.5V ±5%                               |                     | 1.125   | 1.25    | 1.375   | V    |
| Output Common Mode Voltage (Offset Voltage) at 1.8V ±5%                                          | V <sub>OS</sub>     | 0.8     | 0.875   | 0.96    | V    |
| Change in V <sub>OS</sub> between Complimentary Output States                                    | ΔV <sub>OS</sub>    | -       | -       | 50      | mV   |
| Outputs Short Circuit Current, V <sub>OUT</sub> + or V <sub>OUT</sub> - = 0V or V <sub>DDO</sub> | los                 | -       | 9       | 24      | mA   |
| Differential Outputs Short Circuit Current, V <sub>OUT</sub> + = V <sub>OUT</sub> -              |                     | -       | 6       | 12      | mA   |
| LVDS Rise Time 20%–80%                                                                           |                     | -       | 300     | -       | ps   |
| LVDS Fall Time 80%–20%                                                                           | T <sub>F</sub>      | -       | 300     | -       | ps   |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $T_{A}$  = -40°C to +105°C unless otherwise specified.

Table 7. Electrical Characteristics - LVPECL Outputs [1]

| Parameter                                                                  |                    | Minimum                 | Typical | Maximum                 | Unit |
|----------------------------------------------------------------------------|--------------------|-------------------------|---------|-------------------------|------|
| Output Voltage High, Terminated through $50\Omega$ tied to $V_{DD}$ - $2V$ | V <sub>OH</sub>    | V <sub>DDO</sub> - 1.19 | -       | V <sub>DDO</sub> - 0.69 | V    |
| Output Voltage Low, Terminated through $50\Omega$ tied to $V_{DD}$ - $2V$  | V <sub>OL</sub>    | V <sub>DDO</sub> - 1.94 | -       | V <sub>DDO</sub> - 1.4  | V    |
| Peak-to-Peak Output Voltage Swing                                          | V <sub>SWING</sub> | 0.55                    | -       | 0.993                   | V    |
| LVPECL Rise Time 20%–80%                                                   |                    | -                       | 400     | -                       | ps   |
| LVPECL Fall Time 80%–20%                                                   | T <sub>F</sub>     | -                       | 400     | -                       | ps   |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD_1}$ ,  $V_{DDO_0}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $V_{DDO[1:4]}$  = 3.3V ±5%, 2.5V ±5%,  $V_{A}$  = -40°C to +105°C unless otherwise specified.

Table 8. Electrical Characteristics – HCSL Outputs [1][2]

| Parameter                  | Symbol              | Conditions                                 | Minimum | Typical | Maximum | Unit |
|----------------------------|---------------------|--------------------------------------------|---------|---------|---------|------|
| Slew Rate                  | dV/dt               | Scope averaging on [3] [4]                 | 1       | -       | 4       | V/ns |
| Slew Rate Matching         | ΔdV/dt              | Scope averaging on [4]                     | -       | -       | 20      | %    |
| Maximum Voltage            | V <sub>MAX</sub>    | Measurement on single-ended signal         | -       | -       | 1150    | mV   |
| Minimum Voltage            | V <sub>MIN</sub>    | using absolute value (scope averaging off) | -300    | -       | -       | mV   |
| Voltage Swing              | V <sub>SWING</sub>  | Scope averaging off [3][5]                 | 300     | -       | -       | mV   |
| Crossing Voltage Value     | V <sub>CROSS</sub>  | Scope averaging off [5][6]                 | 250     | -       | 550     | mV   |
| Crossing Voltage Variation | ΔV <sub>CROSS</sub> | Scope averaging off <sup>[7]</sup>         | -       | -       | 140     | mV   |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDO0} = 3.3V \pm 5\%$ , 2.5V  $\pm 5\%$ , 1.8V  $\pm 5\%$ ,  $V_{DDO[1:4]} = 3.3V \pm 5\%$ , 2.5V  $\pm 5\%$ ,  $T_A = -40$ °C to +105°C unless otherwise specified.

- 2. Confirmed by design and characterization. Not 100% tested in production.
- 3. Measured from differential waveform.
- Slew rate is measured through the V<sub>SWING</sub> voltage range centered around differential 0V. This results in a ±150mV window around differential 0V.
- 5. Measured from single-ended waveform.
- 6. V<sub>CROSS</sub> is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).
- 7. The total variation of all  $V_{CROSS}$  measurements in any particular system. Note that this is a subset of  $V_{CROSS}$  min/max ( $V_{CROSS}$  absolute) allowed. The intent is to limit  $V_{CROSS}$  induced modulation by setting  $\Delta V_{CROSS}$  to be smaller than  $V_{CROSS}$  absolute.

Table 9. Spread Spectrum Generation Specifications [1]

| Parameter        | Symbol              | Conditions                                          | Minimum  | Typical    | Maximum | Unit              |
|------------------|---------------------|-----------------------------------------------------|----------|------------|---------|-------------------|
| Spread Frequency | f <sub>SSOUT</sub>  | Output frequency range for spread spectrum          | 5        | -          | 300     | MHz               |
| Mod Frequency    | f <sub>MOD</sub>    | Modulation frequency                                | 30 to 63 |            | kHz     |                   |
| Spread Value     | f                   | Amount of spread value (programmable)-center spread | ±0.      | .25% to ±2 | 2.5%    | %f <sub>OUT</sub> |
| Spread value     | <sup>T</sup> SPREAD | Amount of spread value (programmable)-down spread   | -        | 0.5% to -5 | 5%      | /º'OUT            |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx} = 3.3V \pm 5\%$ , 2.5V  $\pm 5\%$ , 1.8V  $\pm 5\%$ ,  $T_A = -40^{\circ}\text{C}$  to  $+105^{\circ}\text{C}$  unless otherwise specified.

# 3. I<sup>2</sup>C Bus Characteristics

Table 10. I<sup>2</sup>C Bus DC Characteristics [1]

| Parameter                    | Symbol           | Conditions                     | Minimum                 | Typical | Maximum                | Unit |
|------------------------------|------------------|--------------------------------|-------------------------|---------|------------------------|------|
| I <sup>2</sup> C Bus Voltage | V <sub>BUS</sub> | SEL1/SDA pin and SEL0/SCL pin. | V <sub>DDD</sub>        | -       | 3.6                    | V    |
| Input High Level [2]         | V <sub>IH</sub>  | SEL1/SDA pin and SEL0/SCL pin. | 0.7 × V <sub>DDD</sub>  | -       | V <sub>BUS</sub>       | V    |
| Input Low Level              | V <sub>IL</sub>  | SEL1/SDA pin and SEL0/SCL pin. | -                       | -       | 0.3 × V <sub>DDD</sub> | V    |
| Hysteresis of Inputs         | V <sub>HYS</sub> | -                              | 0.05 × V <sub>DDD</sub> | -       | -                      | V    |
| Input Leakage Current        | I <sub>IN</sub>  | -                              | -                       | -       | 36                     | μA   |
| Output Low Voltage           | V <sub>OL</sub>  | I <sub>OL</sub> = 3mA          | -                       | -       | 0.45                   | V    |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $T_A$  = -40°C to +105°C unless otherwise specified.

Table 11. I<sup>2</sup>C Bus AC Characteristics [1]

| Parameter                            | Symbol                | Conditions | Minimum                   | Typical | Maximum | Unit |
|--------------------------------------|-----------------------|------------|---------------------------|---------|---------|------|
| Serial Clock Frequency (SCL)         | F <sub>SCLK</sub>     | -          | 10                        | -       | 400     | kHz  |
| Bus Free Time between Stop and Start | t <sub>BUF</sub>      | -          | 1.3                       | -       | -       | μs   |
| Setup Time, Start                    | t <sub>SU:START</sub> | -          | 0.6                       | -       | -       | μs   |
| Hold Time, Start                     | t <sub>HD:START</sub> | -          | 0.6                       | -       | -       | μs   |
| Setup Time, Data Input (SDA)         | t <sub>SU:DATA</sub>  | -          | 0.1                       | -       | -       | μs   |
| Hold Time, Data Input (SDA) [2]      | t <sub>HD:DATA</sub>  | -          | 0                         | -       | -       | μs   |
| Output Data Valid from Clock         | t <sub>OVD</sub>      | -          | -                         | -       | 0.9     | μs   |
| Capacitive Load for Each Bus Line    | $C_{B}$               | -          | -                         | -       | 400     | pF   |
| Rise Time, Data and Clock (SDA, SCL) | t <sub>R</sub>        | -          | 20 + 0.1 × C <sub>B</sub> | -       | 300     | ns   |
| Fall Time, Data and Clock (SDA, SCL) | t <sub>F</sub>        | -          | 20 + 0.1 × C <sub>B</sub> | -       | 300     | ns   |
| High Time, Clock (SCL)               | t <sub>HIGH</sub>     | -          | 0.6                       | -       | -       | μs   |
| Low Time, Clock (SCL)                | t <sub>LOW</sub>      | -          | 1.3                       | -       | -       | μs   |
| Setup Time, Stop                     | t <sub>SU:STOP</sub>  | -          | 0.6                       | -       | -       | μs   |

<sup>1.</sup>  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $T_{A}$  = -40°C to +105°C unless otherwise specified.

<sup>2.</sup> I<sup>2</sup>C inputs are 3.3V tolerant.

<sup>2.</sup> A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the  $V_{IH(MIN)}$ ) of the SCL signal) to bridge the undefined region of the falling edge of SCL.

## 4. Test Loads



Figure 3. LVCMOS Test Load



Figure 4. HCSL Test Load



Figure 5. LVDS Test Load



Figure 6. LVPECL Test Load

### 5. Jitter Performance Characteristics



Note: Measured with OUT2 = 156.25MHz on, 39.625MHz input.

Figure 7. Typical Phase Jitter Plot at 156.5MHz

Table 12. Jitter Performance [1][2][3]

| Parameter             | Symbol             | Conditions                               | Minimum | Typical | Maximum | Unit |
|-----------------------|--------------------|------------------------------------------|---------|---------|---------|------|
| Cycle to Cycle Jitter | 1                  | LVCMOS                                   | -       | 5       | 30      | ps   |
| Cycle to Cycle sitter | J <sub>CY-CY</sub> | All differential outputs                 | -       | 25      | 35      | ps   |
| Period Jitter         | 1                  | LVCMOS                                   | -       | 28      | 40      | ps   |
| r enou sittei         | JPK-PK             | All differential outputs                 | -       | 4       | 30      | ps   |
| RMS Phase Jitter      | 1                  | LVCMOS (12kHz - 5MHz) <sup>[4]</sup>     | -       | 0.3     | -       | ps   |
| Trivio Friase Sitter  | JRMS               | All differential outputs (12kHz - 20MHz) | -       | 0.5     | -       | ps   |

- 1.  $V_{DDA}$ ,  $V_{DDD}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%.  $V_{DDOx}$  = 3.3V ±5%,  $T_{A}$  = -40°C to +105°C unless otherwise specified.
- 2. Measured with 25MHz crystal input.
- 3. Configured with OUT0 = 25MHz-LVCMOS; OUT1 = 100MHz-HCSL; OUT2 = 125MHz-LVDS; OUT3 = 156.25MHz-LVPECL.
- 4. This is a limitation of the phase noise analyzer and Nyquist. The 25MHz signal has a Nyquist frequency of 12.5MHz and cannot be measured to 20MHz. The phase noise analyzer can measure up to 5MHz.

Table 13. PCI Express Jitter Performance [1][2][3]

| Parameter                           | Symbol                           | Conditions                                                                                          | Minimum | Typical | Maximum | Industry<br>Limits | Unit        |
|-------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|---------|---------|---------|--------------------|-------------|
|                                     | t <sub>jphPCleG1-CC</sub>        | PCIe Gen1 <sup>[4]</sup>                                                                            | -       | 28.7    | -       | 86                 | ps<br>(p-p) |
|                                     | +                                | PCIe Gen2 Low Band<br>10kHz < f < 1.5MHz<br>(PLL BW of 5–16MHz or 8–16MHz,<br>CDR = 5MHz)           | -       | 0.27    | -       | 3                  | ps<br>(rms) |
| PCIe Jitter<br>(Common<br>Clock–CC) | <sup>t</sup> jphPCleG2-CC        | PCIe Gen High Band<br>1.5MHz < f < Nyquist (50MHz)<br>(PLL BW of 5–16MHz or 8–16MHz,<br>CDR = 5MHz) | -       | 2.56    | -       | 3.1                | ps<br>(rms) |
|                                     | t <sub>jphPCleG3-CC</sub>        | PCIe Gen3<br>(PLL BW of 2–4MHz or 2–5MHz,<br>CDR = 10MHz)                                           | -       | 0.8     | -       | 1                  | ps<br>(rms) |
|                                     | t <sub>jphPCleG4-CC</sub>        | PCIe Gen4<br>(PLL BW of 2–4MHz or 2–5MHz,<br>CDR = 10MHz)                                           | -       | 0.26    | -       | 0.5                | ps<br>(rms) |
| PCIe Jitter                         | t <sub>jphPCleG2</sub> -<br>SRNS | PCIe Gen2 (SSC off)<br>(PLL BW of 16MHz, CDR = 5MHz)                                                | -       | 0.93    | -       | 2                  | ps<br>(rms) |
| (IR) <sup>[5][6]</sup>              | <sup>t</sup> jphPCleG3-<br>SRNS  |                                                                                                     |         | 0.32    | -       | 0.7                | ps<br>(rms) |

- 1.  $V_{DDA}$ ,  $V_{DDD}$ ,  $V_{DDOx}$  = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%,  $T_{A}$  = -40°C to +105°C unless otherwise specified.
- 2. Confirmed by design and characterization, not 100% tested in production.
- 3. Based on PCIe Base Specification Rev 7.0 version 1.0. See http://www.pcisig.com for latest specifications.
- 4. Sample size of at least 100K cycles. This figure extrapolates to 108ps pk-pk at 1M cycles for a BER of 1-12.
- 5. According to the PCIe Base Specification Rev4.0 version 1.0, the jitter transfer functions and corresponding jitter limits are not defined for the IR clock architecture. Widely accepted industry limits using widely accepted industry filters are used to populate this table. There are no accepted filters or limits for IR clock architectures at PCIe Gen1 data rates.
- 6. IR (Independent Reference) is the inclusive name for Separate Reference Independent Spread (SRIS) and Separate Reference no Spread (SRNS) PCIe clock architectures.

## 6. Features and Functional Blocks

## 6.1 Device Startup and Power-On-Reset

The device has an internal power-up reset (POR) circuit. All V<sub>DD</sub>s must be connected to desired supply voltage to trigger POR.

User can define specific default configurations through internal One-Time-Programmable (OTP) memory. Either customer or factory can program the default configuration. For more details, refer to <a href="VersaClock 6E Family">VersaClock 6E Family</a> Register Descriptions and Programming Guide or contact Renesas if a specific factory-programmed default configuration is required.

Device will identity which of the 2 modes to operate in by the state of OUT0\_SEL\_I2CB pin at POR. Both of the modes default configurations can be programmed as stated above.

1. Software Mode (I<sup>2</sup>C): OUT0\_SEL\_I2CB is low at POR.

I<sup>2</sup>C interface will be open to users for in-system programming, overriding device default configurations at any time.

2. Hardware Select Mode: OUT0\_SEL\_I2CB is high at POR.

Device has been programmed to load OTP at power-up (REG0[7] = 1). The device will load internal registers according to Table 14.

Internal OTP memory can support up to 4 configurations, selectable by SEL0/SEL1 pins.

At POR, logic levels at SEL0 and SEL1 pins must be settled, resulting the selected configuration to be loaded at power up.

After the first 10ms of operation, the levels of the SELx pins can be changed, either to low or to the same level as  $V_{DDD}/V_{DDA}$ . The SELx pins must be driven with a digital signal of < 300ns rise/fall time and only a single pin can be changed at a time. After a pin level change, the device must not be interrupted for at least 1ms so that the new values have time to load and take effect.

| OUT0_SEL_I2CB at POR | SEL1 | SEL0 | I <sup>2</sup> C Access | REG0:7 | Config                    |
|----------------------|------|------|-------------------------|--------|---------------------------|
| 1                    | 0    | 0    | No                      | 0      | 0                         |
| 1                    | 0    | 1    | No                      | 0      | 1                         |
| 1                    | 1    | 0    | No                      | 0      | 2                         |
| 1                    | 1    | 1    | No                      | 0      | 3                         |
| 0                    | Х    | X    | Yes                     | 1      | I <sup>2</sup> C defaults |
| 0                    | Х    | Х    | Yes                     | 0      | 0                         |

Table 14. Power-up Behavior

#### 6.2 Reference Clock and Selection

The device supports up to two clock inputs.

- Crystal input, can be driven by a single-ended clock.
- Clock input (CLKIN, CLKINB), a fully differential input that only accepts a reference clock. A single-ended clock
  can also drive it on CLKIN.



Figure 8. Clock Input Diagram, Internal Logic

## 6.2.1 Clock Inputs

There is one differential clock input that supports LVDS, HCSL, LVPECL logic levels without external terminations. The CLKIN pin can accept CMOS signals up to 1.2V. For more information on driving CLKIN with a CMOS signal, see section Driving XIN/REF with a CMOS Driver. The two clock inputs can be left floating when unused.

When using the CLKIN pins, the en\_clkin register must be set. For more details, see the Register Descriptions and Programming Guide for more details.

The crystal oscillator is enabled by default but can be disabled when unused. For more details, see the Register Descriptions and Programming Guide.

#### 6.3 Manual Switchover

The CLKSEL pin selects the input clock between either XTAL/REF or (CLKIN, CLKINB). CLKSEL polarity can be changed by I<sup>2</sup>C programming (Byte 0x13[1]) as shown in the table below.

0 = XIN/REF, XOUT (default); 1 = CLKIN, CLKINB.

 PRIMSRC (Register 0x13[1])
 CLKSEL
 Source

 0
 0
 XIN/REF

 0
 1
 CLKIN, CLKINB

 1
 0
 CLKIN, CLKINB

 1
 1
 XIN/REF

**Table 15. Input Clock Select** 

When SM[1:0] is "0x", the redundant inputs are in manual switchover mode. In this mode, CLKSEL pin is used to switch between the primary and secondary clock sources. The PRIMSRC bit determines the primary and secondary clock source setting. During the switchover, no glitches will occur at the output of the device, although there may be frequency and phase drift, depending on the exact phase and frequency relationship between the primary and secondary clocks.

## 6.4 Internal Crystal Oscillator (XIN/REF)

#### 6.4.1 Choosing Crystals

A crystal manufacturer will calibrate its crystals to the nominal frequency with a certain load capacitance value. When the oscillator load capacitance matches the crystal load capacitance, the oscillation frequency will be accurate. When the oscillator load capacitance is lower than the crystal load capacitance, the oscillation frequency will be higher than nominal and vice versa. Therefore, for an accurate oscillation frequency, ensure to match the oscillator load capacitance with the crystal load capacitance.



### 6.4.2 Tuning the Crystal Load Capacitor



Ci1 and Ci2 are programmable on-chip capacitors.

Cs is stray capacitance in the PCB and Ce are external capacitors used for frequency fine tuning or achieving load capacitance values beyond the range of the on-chip programmability.

The value of each capacitor is composed of a fixed capacitance amount plus a variable capacitance amount set with the XTAL[5:0] register.

Ci1 and Ci2 are commonly programmed to be the same value. Adjustment of the crystal tuning capacitors allows maximum flexibility to accommodate crystals from various manufacturers. The range of tuning capacitor values available are in accordance with the following table.

Ci1/Ci2 starts at 0pF with setting 000000b and can be increased up to 13.83pF with setting 111111b. The step per bit is 0.43pF.

Table 16. XTAL[5:0] Tuning Capacitor

| Parameter | Bits | Step (pF) | Minimum (pF) | Maximum (pF) |
|-----------|------|-----------|--------------|--------------|
| XTAL      | 6    | 0.43      | 0            | 13.83        |

The following equation can be written for this capacitance:

$$C_{XOLIT} = Ci2 + Cs2 + Ce2$$

The final load capacitance of the crystal:

$$C_L = C_{XIN} \times C_{XOUT} / (C_{XIN} + C_{XOUT})$$

It is recommended to set the same value for capacitors the same at each crystal pin, meaning:

$$C_{XIN} = C_{XOUT}$$

**Example**: The crystal load capacitance is specified as 8pF, the stray capacitance at each crystal pin is Cs = 1.5pF, and package stray capacitance is Ce = 7pF. Assuming equal capacitance value at XIN and XOUT = 6.92pF, the equation is as follows:

$$C_1 = (6.92pF + 7.5pF + 1.5pF) / 2 = 7.92pF$$



**Table 17. Recommended Crystal Characteristics** 

| Parameter                                           | Minimum | Typical     | Maximum | Unit |  |  |
|-----------------------------------------------------|---------|-------------|---------|------|--|--|
| Mode of Oscillation                                 |         | Fundamental |         |      |  |  |
| Frequency                                           | 8       | 25          | 40      | MHz  |  |  |
| Equivalent Series Resistance (ESR)                  | -       | 10          | 100     | Ω    |  |  |
| Shunt Capacitance                                   | -       | -           | 7       | pF   |  |  |
| Load Capacitance (C <sub>L</sub> ) at < = 25MHz     | 6       | 8           | 12      | pF   |  |  |
| Load Capacitance (C <sub>L</sub> ) > 25MHz to 40MHz | 6       | -           | 8       | pF   |  |  |
| Maximum Crystal Drive Level                         | -       | -           | 100     | μW   |  |  |

# 6.5 Programmable Loop Filter

Table 18. Loop Filter [1]

| Input Reference Frequency<br>(MHz) | Loop Bandwidth Minimum (kHz) | Loop Bandwidth Maximum (kHz) |
|------------------------------------|------------------------------|------------------------------|
| 1                                  | 40                           | 126                          |
| 350                                | 300                          | 1000                         |

<sup>1.</sup> The device PLL loop bandwidth range depends on the input reference frequency (Fref).

## 6.6 Fractional Output Dividers (FOD)

The device has 4 fractional output dividers (FOD). Each of the FODs are comprised of a 12-bit integer counter, and a 24-bit fractional counter. The output divider can operate in integer divide only mode for improved performance, or utilize the fractional counters to generate a clock frequency accurate to 50ppb.

The FOD's features are described in the following sections.

#### 6.6.1 Individual Spread Spectrum Modulation

The output clock frequencies can be modulated to spread energy across a broader range of frequencies, lowering system EMI.

Each divider has individual spread ability. Spread modulation independent of output frequency, a triangle wave modulation between 30kHz and 63kHz.

Spread spectrum can be applied to any output clock, any clock frequency, and any spread amount from  $\pm 0.25\%$  to  $\pm 2.5\%$  center-spread and  $\pm 0.5\%$  to  $\pm 0.5\%$  down-spread.

#### 6.6.2 Bypass Mode

Bypass mode (divide by 1) to allow the output to behave as a buffered copy from the input or another FOD.

#### 6.6.3 Dividers Alignment

Each output divider block has a synchronizing pulse to provide startup alignment between outputs dividers. This allows alignment of outputs for low skew performance.

When the device is at hardware select mode, outputs will be automatically aligned at POR. The same synchronization reset is also triggered when switching between configurations with the SEL0/1 pins. This ensures that the outputs remain aligned in every configuration.

When using software mode I<sup>2</sup>C to reprogram an output divider during operation, alignment can be lost. Alignment can be restored by manually triggering the reset through I<sup>2</sup>C.



The outputs are aligned on the falling edges of each output by default. Rising edge alignment can also be achieved by utilizing the programmable skew feature to delay the faster clock by 180 degrees. The programmable skew feature also allows for fine tuning of the alignment.

#### 6.6.4 Programmable Skew

The device has the ability to skew outputs by quadrature values. The skew on each output can be adjusted from 0 to 360 degrees. Skew is adjusted in units equal to 1/32 of the VCO period. So, for 100MHz output and a 2500MHz VCO, you can select how many 12.5ps units you want added to your skew (resulting in units of 0.45 degrees). For example, 0, 0.45, 0.90, 1.35, 1.80, and so on. The granularity of the skew adjustment is always dependent on the VCO period and the output period.

## 6.7 Output Drivers

The device output drivers support the following features individually:

- 2.5V or 3.3V voltage level for HCSL/LVPECL operation
- 1.8V, 2.5V or 3.3V voltage levels for CMOS/LVDS operation
- CMOS supports 4 operating modes:
  - · CMOSD: OUTx and OUTxB 180 degrees out of phase
  - CMOSX2: OUTx and OUTxB phase-aligned
  - · CMOS1: only OUTx pin is on
  - · CMOS2: only OUTxB pin is on

When a given output is configured to at CMOSD or CMOSX2, then all previously described configuration and control apply equally to both pins.

 Independent output enable/disabled by register bits. When disabled, an output can be either in a logic 1 state or Hi-Z.

The following options are used to disable outputs:

- 1. Output turned off by I<sup>2</sup>C.
- 2. Output turned off by SD/OE pin.

Output unused, which means is turned off regardless of OE pin status.

#### 6.8 SD/OE Pin Function

SD/OE pin can be programmed as following functions:

- 1. OE output enable (low active).
- 2. OE output enable (high active).

*Note*: In this mode, toggling the OE input from low level to high level is mandatory to activate outputs. This should occur after the device has started up and the PLL has reached lock status. For more details, refer to the <u>VersaClock 6E Family Register Descriptions and Programming Guide</u>, chapter "Shutdown Function".

- 3. Global shutdown (low active).
- 4. Global shutdown (high active).

Output behavior when disabled is also programmable. User will have the option to choose output driver behavior when it's off:

- 1. OUTx pin high, OUTxB pin low. (Controlled by SD/OE pin).
- 2. OUTx/OUTxB Hi-Z (Controlled by SD/OE pin).
- 3. OUTx pin high, OUTxB pin low. (Configured through I<sup>2</sup>C).
- OUTx/OUTxB Hi-Z (Configured by I<sup>2</sup>C).



The user has the option to disable the output with either I<sup>2</sup>C or SD/OE pin. For more details, refer to the VersaClock 6E Family Register Descriptions and Programming Guide.

## 6.9 I<sup>2</sup>C Operation

The device acts as a slave device on the I<sup>2</sup>C bus using one of the two I<sup>2</sup>C addresses (0xD0 or 0xD4) to allow multiple devices to be used in the system. The interface accepts byte-oriented block write and block read operations.

Address bytes (2 bytes) specify the register address of the byte position of the first register to write or read.

Data bytes (registers) are accessed in sequential order from the lowest to the highest byte (most significant bit first).

Read and write block transfers can be stopped after any complete byte transfer. During a write operation, data will not be moved into the registers until the STOP bit is received, at which point, all data received in the block write will be written simultaneously.

For full electrical I<sup>2</sup>C compliance, use external pull-up resistors for SDATA and SCLK.



Figure 9. I<sup>2</sup>C R/W Sequence

# 7. Typical Application Circuits

For more information on the typical application circuits and power filtering recommendations, refer to the VersaClock 6E 5P49V60, 5P49V6965 and 5P49V6975 Evaluation Board Manual.

## 7.1 Recommendations for Unused Pins and Output Pins

#### 7.1.1 7.1.1 XIN/REF and XOUT

If used as crystal inputs, each set of pins must be connected to a crystal. If using these pins as XIN/REF, see the section Driving XIN/REF with a CMOS Driver for important information.

#### **7.1.2 7.1.2 LVCMOS Outputs**

Any LVCMOS output can be left floating if unused. There should be no trace attached. The output buffer should be set to high-impedance state to avoid unnecessary noise generation.



### 7.1.3 7.1.3 Differential Outputs

All unused differential outputs can be left floating. Renesas recommends that no trace be attached and that the outputs be set to high impedance. Both sides of the differential output pair should be treated the same, either left floating or terminated

## 7.2 Input – Driving the XIN/REF or CLKIN

### 7.2.1 Driving XIN/REF with a CMOS Driver

In some cases, it is encouraged to have XIN/REF driven by a clock input for reasons like better SNR, multiple input select with device CLKIN, etc. The XIN/REF pin requires an input amplitude between 500mV and 1.2V. The clock slew rate should be at least 0.2V/ns (≥ 0.2V/ns).

The XIN/REF input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XOUT pin can be left floating.

When driving the XIN with a CMOS or diff signal, set load caps to 0.



Figure 10. Overdriving XIN with a CMOS Driver

Table 19. Nominal Voltage Divider Values for Overdriving XIN with Single-ended Driver

| LVCMOS Diver V <sub>DD</sub> | Ro + Rs | R1  | R2  | V_XIN (peak) | Ro + Rs + R1 + R2 |
|------------------------------|---------|-----|-----|--------------|-------------------|
| 3.3                          | 50.0    | 130 | 75  | 0.97         | 255               |
| 2.5                          | 50.0    | 100 | 100 | 1.00         | 250               |
| 1.8                          | 50.0    | 62  | 130 | 0.97         | 242               |

### 7.2.2 Driving XIN with an LVPECL Driver

Figure 11 shows an example of the interface diagram for a +3.3V LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XIN/REF input. It is recommended that all components in the schematics be placed in the layout; though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input. If the driver is 2.5V LVPECL, the only change necessary is to use the appropriate value of R3.



Figure 11. Overdriving XIN with an LVPECL Driver

#### 7.2.3 Wiring the CLKIN Pin to Accept Single-ended Inputs

CLKIN cannot take a signal larger than 1.2V pk-pk due to the 1.2V regulated input inside. However, it is internally AC coupled so it is able to accept both LVDS and LVPECL input signals.

Occasionally, it is desired to have CLKIN to take CMOS levels. Below is an example showing how this can be achieved.

This configuration has three properties:

- 1. Total output impedance of Ro and Rs matches the  $50\Omega$  transmission line impedance.
- 2. Vrx voltage is generated at the CLKIN which maintains the LVCMOS driver voltage level across the transmission line for best S/N.
- 3. R1-R2 voltage divider values ensure that Vrx p-p at CLKIN is less than the maximum value of 1.2V.



Figure 12. Recommended Schematic for Driving CLKIN with LVCMOS Driver

Table 20 shows resistor values that ensure the maximum drive level for the CLKIN port is not exceeded for all combinations of 5% tolerance on the driver  $V_{DD}$ ,  $V_{DDO0}$  and 5% resistor tolerances. The values of the resistors can be adjusted to reduce the loading for slower and weaker LVCMOS driver by increasing the impedance of the R1–R2 divider. To better assist this assessment, the total load (Ro + Rs + R1 + R2) on the driver is included in the table.

Table 20. Nominal Voltage Divider Values for Overdriving CLKIN with Single-ended Driver

| LVCMOS Diver V <sub>DD</sub> | Ro + Rs | R1  | R2  | Vrx (peak) | Ro + Rs + R1 + R2 |
|------------------------------|---------|-----|-----|------------|-------------------|
| 3.3                          | 50.0    | 130 | 75  | 0.97       | 255               |
| 2.5                          | 50.0    | 100 | 100 | 1.00       | 250               |
| 1.8                          | 50.0    | 62  | 130 | 0.97       | 242               |

### 7.2.4 Driving CLKIN with Differential Clock

CLKIN/CLKINB will accept DC coupled HCSL/LVPECL/LVDS signals.



Figure 13. CLKIN, CLKINB Input Driven by an HCSL Driver

### 7.3 Output – Single-ended or Differential Clock Terminations

#### 7.3.1 LVDS Termination

For a general LVDS interface, the recommended value for the termination impedance ( $Z_T$ ) is between  $90\Omega$  and  $132\Omega$ . The actual value should be selected to match the differential impedance ( $Z_T$ ) of your transmission line. A typical point-to-point LVDS design uses a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. The standard termination or optional termination schematic as shown in Figure 14 can be used, which uses a center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the Renesas LVDS output. If using a non-standard termination, it is recommended to contact Renesas and confirm that the termination will function as intended. For example, the LVDS outputs cannot be AC coupled by placing capacitors between the LVDS outputs and the  $100\Omega$  shunt load. If AC coupling is required, the coupling caps must be placed between the  $100\Omega$  shunt termination and the receiver. In this manner, the termination of the LVDS output remains DC coupled.



Figure 14. Standard and Optional Terminations

#### 7.3.2 LVPECL Termination

The clock layout topology shown below is a typical termination for LVPECL outputs.

The differential outputs generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion.

For  $V_{DDO}$  = 2.5V, the  $V_{DDO}$  - 2V is very close to ground level. The R3 in 2.5V LVPECL output termination can be eliminated and the termination is shown in Figure 17, 2.5V LVPECL Output Termination.



Figure 15. 3.3V LVPECL Output Termination (1)



Figure 16. 3.3V LVPECL Output Termination (2)



Figure 17. 2.5V LVPECL Output Termination



Figure 18. 2.5V LVPECL Driver Termination (1)



Figure 19. 2.5V LVPECL Driver Termination (2)

## 7.3.3 HCSL Termination

HCSL termination scheme applies to both 3.3V and 2.5V  $V_{DDO}$ .



Figure 20. HCSL Receiver Terminated



Figure 21. HCSL Source Terminated

#### 7.3.4 LVCMOS Termination

Each output pair can be configured as a standalone CMOS or dual-CMOS output driver. Example of CMOSD driver termination is shown below.

- CMOS1 Single CMOS active on OUTx pin.
- CMOS2 Single CMOS active on OUTxB pin.
- CMOSD Dual CMOS outputs active on both OUTx and OUTxB pins, 180 degrees out of phase.
- CMOSX2 Dual CMOS outputs active on both OUTx and OUTxB pins, in-phase.



Figure 22. LVCMOS Termination

# 8. Package Outline Drawings

The package outline drawings are located at the end of this document and are accessible from the Renesas website (see Ordering Information for POD links). The package information is the most current data available and is subject to change without revision of this document.

# 9. Marking Diagram



- Line 1: truncated part number.
- Line 2: "ddd" indicates dash code.
- Line 3:
  - "YWW" is the last digit of the year and week that the part was assembled.
  - "\*\*" indicates sequential lot number.
  - · "\$" indicates mark code.

# 10. Ordering Information

| Part Number [1]  | Package Description                                | Carrier Type | Temperature Range |
|------------------|----------------------------------------------------|--------------|-------------------|
| 5P49V60BdddNLG2  | 4.0 × 4.0 mm, 0.5mm pitch 24-VFQFPN Wettable Flank | Tray         | -40° to +105°C    |
| 5P49V60BdddNLG28 | 4.0 × 4.0 mm, 0.5mm pitch 24-VFQFPN Wettable Flank | Reel         | -40° to +105°C    |

<sup>1. &</sup>quot;ddd" denotes factory programmed configurations based on required settings. Contact factory for factory programming.

# 11. Revision History

| Revision | Date         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.07     | Nov 20, 2025 | Updated Absolute Maximum Ratings table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.06     | Nov 4, 2025  | <ul> <li>Added section 6.2.1.</li> <li>Updated section 7.</li> <li>Added section 7.1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.05     | Jul 15, 2025 | Updated description, capacitor values, equations and example in section 6.4.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1.04     | Dec 4, 2024  | Added "Junction Temperature 125°C" to Absolute Maximum Ratings table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.03     | Nov 26, 2024 | Updated minimum V <sub>OH</sub> specification in Electrical Characteristics – CMOS Outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1.02     | Jun 13, 2024 | Added ESD Charged Device Model and Latch Up specifications to Absolute Maximum Ratings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.01     | Nov 3, 2023  | <ul> <li>Corrected absolute maximum voltage for VDD pins in Absolute Maximum Ratings</li> <li>Removed footnote 1 (3.3V limitation) from I2C Bus DC Characteristics and adding V<sub>BUS</sub> parameter.</li> <li>Corrected I2C Bus AC Characteristics footnote 2 to indicate 3.3V tolerance and moved to I2C Bus DC Characteristics where it belongs.</li> <li>Updated environmental conditions to a common footnote for electrical tables in Electrical Specifications and Jitter Performance Characteristics.</li> <li>Corrected RMS phase jitter conditions for LVCMOS outputs in Jitter Performance</li> <li>Removed heading 5.1 from PCI Express Jitter. Jitter is now provided in two tables in Jitter Performance Characteristics.</li> <li>Completed other minor changes.</li> </ul> |
| 1.00     | Aug 9, 2023  | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# **Package Outline Drawing**



PSC-4192-07 NLG24S3

24-VFQFPN 4.0 x 4.0 x 0.9 mm Body, 0.5mm Pitch Rev.08, Jun 20, 2025









Table 1: Dimensions of wettable flank (DETAIL A)

**DETAIL A** 

| Symbol   | Unit (mm) |       |  |
|----------|-----------|-------|--|
| - Cymbol | MIN       | MAX   |  |
| FD       | 0.100     | -     |  |
| FW       | 0.010     | 0.075 |  |

#### NOTES:

- 1. JEDEC compatible.
- 2. All dimensions are in mm and angles are in degrees.
- 3. Use ±0.05 mm for the non-toleranced dimensions.
- 4. Numbers in ( ) are for references only.
- 5. Wettable flank (step cut).

RECOMMENDED LAND PATTERN (PCB Top View, NSMD Design)

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.