HIGH-SPEED 2.5V 707 256/128K x 72 SYNCHRONOUS DUAL-PORT STATIC RAM WITH 3.3V OR 2.5V INTERFACE 70T3719/99M ### Features: - True Dual-Port memory cells which allow simultaneous access of the same memory location - High-speed data access - Commercial: 3.6ns (166MHz) 4.2ns (133MHz)(max.) - Industrial: 4.2ns (133MHz) (max.) - Selectable Pipelined or Flow-Through output mode - Counter enable and repeat features - Dual chip enables allow for depth expansion without additional logic - Interrupt and Collision Detection Flags - Full synchronous operation on both ports - 6ns cycle time, 166MHz operation (23.9Gbps bandwidth) - Fast 3.6ns clock to data out - Self-timed write allows fast cycle time - 1.7ns setup to clock and 0.5ns hold on all control, data, and address inputs @ 166MHz - Data input, address, byte enable and control registers - Separate byte controls for multiplexed bus and bus matching compatibility - Dual Cycle Deselect (DCD) for Pipelined Output Mode - 2.5V (±100mV) power supply for core - LVTTL compatible, selectable 3.3V (±150mV) or 2.5V (±100mV) power supply for I/Os and control signals on each port - Industrial temperature range (-40°C to +85°C) is available at 133MHz - Available in a 324-pin Green Ball Grid Array (BGA) - Includes JTAG Functionality - Green parts available, see ordering information ### Functional Block Diagram 1. Address A<sub>17</sub> is a NC for the IDT70T3799. The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. All static inputs, i.e., PL/FTx and OPTx and the sleep mode pins themselves (ZZx) are not affected during sleep mode. NOVEMBER 2019 High-Speed 2.5V 256/128K x 72 Dual-Port Synchronous Static RAM **Industrial and Commercial Temperature Ranges** ### Description: The IDT70T3719/99M is a high-speed 256K/128K x 72 bit synchronous Dual-Port RAM. The memory array utilizes Dual-Port memory cells to allow simultaneous access of any address from both ports. Registers on control, data, and address inputs provide minimal setup and hold times. The timing latitude provided by this approach allows systems to be designed with very short cycle times. With an input data register, the IDT70T3719/99M has been optimized for applications having unidirec- tional or bidirectional data flow in bursts. An automatic power down feature, controlled by $\overline{\text{CE}}$ 0 and CE1, permits the on-chip circuitry of each port to enter a very low standby power mode. The 70T3719/99M can support an operating voltage of either 3.3V or 2.5V on one or both ports, controllable by the OPT pins. The power supply for the core of the device (VDD) is at 2.5V. 5687 tbl 01 70T3719/99M High-Speed 2.5V 256/128K x 72 Dual-Port Synchronous Static RAM ## Pin Configuration (2,3,4,5) ### 70T3719/99M BBG324<sup>(6)</sup> ### 324-Pin BGA Top View<sup>(7)</sup> | 06/27/05 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | | |----------|--------------------|--------------------|---------------------|--------------------|--------------------|---------------------|-------------------|------------------|-------------------|-------------------|------------------|------------------|------------------|-----------------|--------------------|--------------------|--------------------|--------------------|---| | А | VO39R | I/O38R | VO37R | I/O36R | COL | A15L | A12L | A <sub>8</sub> L | BE7L | BE2L | CE <sub>1L</sub> | ĀDSL | A6L | A1L | VO <sub>32R</sub> | I/O33R | I/O <sub>34R</sub> | VO35R | A | | В | VO39L | VO38L | VO37L | VO36L | TDO | A17L <sup>(1)</sup> | A13L | A10L | BE <sub>6</sub> L | BE <sub>5L</sub> | BE <sub>1L</sub> | ŌĒL | REPEATL | Aol | VO32L | VO33L | VO34L | VO35L | В | | С | VO <sub>40R</sub> | VO41R | VO42R | VO43R | ĪNTL | A16L | A <sub>11</sub> L | A7L | BEOL | CEOL | R/WL | CNTENL | A <sub>4</sub> L | Азь | VO31R | VO30R | I/O <sub>29R</sub> | VO <sub>28</sub> R | С | | D | VO <sub>40L</sub> | VO41L | VO42L | VO43L | TDI | NC | A <sub>14</sub> L | A9L | BE <sub>4</sub> L | BE3L | CLKL | A <sub>5</sub> L | A2L | ZZL | VO31L | VO30L | VO29L | VO28L | D | | Е | VO <sub>47R</sub> | VO46R | VO45R | VO <sub>44R</sub> | PL/FTL | VDD | VDDQL | VDDQR | VDDQR | VDDQL | VDDQL | VDDQR | VDDQR | OPTL | VO <sub>24R</sub> | VO25R | I/O <sub>26R</sub> | VO27R | E | | F | VO47L | VO46L | VO45L | VO44L | VDD | VDD | VDDQL | Vss | Vss | Vss | VDD | VDD | VDD | VDD | VO24L | VO25L | VO26L | VO27L | F | | G | VO <sub>48R</sub> | VO49R | VO50R | VO51R | VDDQR | VDDQR | Vss | Vss | Vss | Vss | Vss | Vss | VDDQR | VDDQR | VO <sub>23R</sub> | VO22R | I/O <sub>21R</sub> | VO <sub>20R</sub> | G | | Н | VO48L | VO49L | VO50L | VO51L | VDDQL | VDDQL | Vss | Vss | Vss | Vss | Vss | Vss | VDDQL | VDDQL | VO23L | VO22L | VO21L | VO20L | Н | | J | VO55R | VO54R | 1/O53R | VO52R | VDDQR | Vss VDDQR | VO16R | I/O <sub>17R</sub> | I/O <sub>18R</sub> | VO19R | J | | K | I/O <sub>55L</sub> | VO54L | 1/O <sub>53L</sub> | VO52L | VDDQR | Vss VDDQR | VO16L | V017L | VO18L | VO19L | K | | L | VO56R | V057R | 1/O <sub>58R</sub> | I/O <sub>59R</sub> | VDDQL | Vss VDDQL | VO <sub>15R</sub> | I/O <sub>14R</sub> | I/O <sub>13R</sub> | VO <sub>12R</sub> | L | | M | VO56L | V057L | 1/O <sub>58L</sub> | VO59L | VDDQL | V <sub>DD</sub> | Vss | Vss | Vss | Vss | Vss | Vss | VDDQL | VDDQL | VO15L | VO <sub>14L</sub> | VO13L | VO <sub>12L</sub> | М | | N | VO63R | VO62R | VO61R | 1/O <sub>60R</sub> | VDDQR | VDDQR | VDDQL | VDDQL | Vss | Vss | VDD | VDDQR | VDDQR | VDDQR | I/O <sub>8</sub> R | 1/O <sub>9R</sub> | I/O <sub>10R</sub> | VO <sub>11R</sub> | N | | Р | I/O <sub>63L</sub> | VO62L | VO61L | VO60L | ZZr | TMS | V <sub>DD</sub> | VDD | VDD | VDDQL | VDDQL | V <sub>DD</sub> | VDD | OPTr | I/O <sub>8</sub> L | VO9L | VO10L | VO11L | Р | | R | VO <sub>64R</sub> | 1/O <sub>65R</sub> | 1/O <sub>66</sub> R | VO67R | COLR | A17R <sup>(1)</sup> | A <sub>12</sub> R | A9R | BE <sub>4R</sub> | CEor | Ō <b>E</b> R | A <sub>6</sub> R | A <sub>2</sub> R | A1R | I/O7R | I/O <sub>6</sub> R | VO <sub>5</sub> R | I/O <sub>4R</sub> | R | | T | VO64L | I/O <sub>65L</sub> | I/O66L | VO67L | PL/FT <sub>R</sub> | A16R | A13R | A7R | BE <sub>7R</sub> | BE₃R | CE1R | <del>ADS</del> R | A <sub>4</sub> R | Aor | I/O7L | VO6L | VO <sub>5</sub> L | V/O <sub>4</sub> L | T | | U | V071R | V070R | VO69R | VO68R | TCK | ĪNTr | A14R | A10R | BE <sub>2R</sub> | BE <sub>6</sub> R | BE <sub>1R</sub> | R/W̄r | REPEATR | A3R | I/Oor | VO1R | VO <sub>2</sub> R | I/O <sub>3R</sub> | U | | V | V071L | VO70L | VO69L | VO68L | TRST | NC | A15R | A <sub>11R</sub> | A <sub>8</sub> R | BE <sub>5R</sub> | BEOR | CLKr | CNTENR | A <sub>5R</sub> | I/Ool | VO1L | VO2L | VO3L | ٧ | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | | - NOTES: 1. Pin is a NC for IDT70T3799. - 2. All VDD pins must be connected to 2.5V power supply. - 3. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VDD (2.5V), and 2.5V if OPT pin for that port is set to Vss (0V). - 4. All Vss pins must be connected to ground supply. - 5. Package body is approximately 19mm x 19mm x 1.76mm, with 1.0mm ball-pitch. - 6. This package code is used to reference the package diagram. - 7. This text does not indicate orientation of the actual part-marking. ### Pin Names | Left Port | Right Port | Names | | | | |-----------------------------------------|---------------------------|-------------------------------------------------------|--|--|--| | CEOL, CE1L | CEOR, CE1R | Chip Enables (Input) <sup>(6)</sup> | | | | | R/WL | R/W̄R | Read/Write Enable (Input) | | | | | <del>OE</del> L | <del>OE</del> R | Output Enable (Input) | | | | | Aol - A17L <sup>(5)</sup> | A0R - A17R <sup>(5)</sup> | Address (Input) | | | | | I/O0L - I/O71L | I/Oor - I/O71R | Data Input/Output | | | | | CLKL | CLKR | Clock (Input) | | | | | PL/ <del>FT</del> L | PL/FT <sub>R</sub> | Pipeline/Flow-Through (Input) | | | | | ADSL | ĀDSR | Address Strobe Enable (Input) | | | | | CNTENL | <u>CNTEN</u> R | Counter Enable (Input) | | | | | REPEAT <sub>L</sub> REPEAT <sub>R</sub> | | Counter Repeat <sup>(3)</sup> | | | | | BEOL - BE7L | BEOR - BE7R | Byte Enables (9-bit bytes) (Input) <sup>(6)</sup> | | | | | VDDQL | VDDQR | Power (I/O Bus) (3.3V or 2.5V) <sup>(1)</sup> (Input) | | | | | OPTL | OPTR | Option for selecting VDDQx <sup>(1,2)</sup> (Input) | | | | | ZZL | <b>ZZ</b> R | Sleep Mode pin <sup>(4)</sup> (Input) | | | | | | VDD | Power (2.5V) <sup>(1)</sup> (Input) | | | | | | Vss | Ground (0V) (Input) | | | | | | TDI | Test Data Input | | | | | | TDO | Test Data Output | | | | | | TCK | Test Logic Clock (10MHz) (Input) | | | | | - | TMS | Test Mode Select (Input) | | | | | Ī | RST | Reset (Initialize TAP Controller) (Input) | | | | | ĪNTL | ĪNT | Interrupt Flag (Output) | | | | | COL | COLR | Collision Alert (Output) | | | | | | | | | | | 5687 tbl 02 - 1. VDD, OPTx, and VDDox must be set to appropriate operating levels prior to applying inputs on the I/Os and controls for that port. - 2. OPTx selects the operating voltage levels for the I/Os and controls on that port. If OPTx is set to VDD (2.5V), then that port's I/Os and controls will operate at 3.3V levels and VDDOx must be supplied at 3.3V. If OPTx is set to Vss (0V), then that port's I/Os and address controls will operate at 2.5V levels and VDDQx must be supplied at 2.5V. The OPT pins are independent of one another—both ports can operate at 3.3V levels, both can operate at 2.5V levels, or either can operate at 3.3V with the other at 2.5V. - 3. When $\overline{\text{REPEAT}}x$ is asserted, the counter will reset to the last valid address loaded - 4. The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. All static inputs, i.e., PL/FTx and OPTx and the sleep mode pins themselves (ZZx) are not affected during sleep mode. It is recommended that boundary scan not be operated during sleep mode. - 5. Address A<sub>17x</sub> is a NC for the IDT70T3799M. - 6. Chip Enables and Byte Enables are double buffered when $PL/\overline{FT} = VIH$ , i.e., the signals take two cycles to deselect. High-Speed 2.5V 256/128K x 72 Dual-Port Synchronous Static RAM ### **Industrial and Commercial Temperature Ranges** ## Truth Table I—Read/Write and Enable Control (1,2,3,4,5) | ŌĒ | CLK | <u>C</u> E₀ | CE1 | Byte Enables | R/W | ZZ | I/O Operation <sup>(6)</sup> | MODE | |----|----------|-------------|-----|-------------------------------------------------------|-----|----|----------------------------------------------------------------------|---------------------------| | Х | <b>↑</b> | Н | Χ | All BE = X | Х | L | All Bytes= High-Z | Deselected: Power Down | | Х | <b>↑</b> | Х | L | All BE = X | Х | L | All Bytes = High-Z | Deselected: Power Down | | Х | <b>^</b> | L | Н | All BE = H | Х | L | All Bytes = High-Z | All Bytes Deselected | | Х | <b>→</b> | L | Н | $\overline{BE}n = L$ , All other $\overline{BE} = H$ | L | L | Byten = DIN, All other Bytes = High-Z | Write to Byte X Only | | Х | <b>↑</b> | L | Н | $\overline{BE}_{4-7} = L$ , $\overline{BE}_{0-3} = H$ | L | L | Byte <sub>4-7</sub> = D <sub>IN</sub> , Byte <sub>0-3</sub> = High-Z | Write to Lower Bytes Only | | Х | <b>^</b> | L | Н | $\overline{BE}_{4-7} = H, \overline{BE}_{0-3} = L$ | L | L | Byte <sub>4-7</sub> = High-Z, Byte <sub>0-3</sub> = D <sub>IN</sub> | Write to Upper Bytes Only | | Х | <b>↑</b> | L | Н | BE <sub>0-7</sub> = L | L | L | Byteo-7 = DIN | Write to All Bytes | | L | <b>↑</b> | L | Н | $\overline{BE}_n = L$ , All other $\overline{BE} = H$ | Н | L | Byten = Douт, All other Bytes = High-Z | Read Byte X Only | | L | <b>↑</b> | L | Н | $\overline{BE}_{4-7} = L, \overline{BE}_{0-3} = H$ | Н | L | Byte <sub>4-7</sub> = Douт, Byte <sub>0-3</sub> = High-Z | Read Lower Bytes Only | | L | <b>↑</b> | L | Н | BE <sub>4-7</sub> = H, BE <sub>0-3</sub> = L | Н | L | Byte4-7 = High-Z, Byte0-3 = Douт | Read Upper Bytes Only | | L | <b>^</b> | L | Н | All BE = L | Н | L | All Bytes = Dout | Read All Bytes | | Н | Χ | Х | Χ | All BE = X | Χ | L | All Bytes = High-Z | Outputs Disabled | | Х | Х | Х | Х | All BE = X | Х | Н | All Bytes = High-Z | Sleep Mode | 5687 tbl 03 #### NOTES: - 1. "H" = $V_{IH}$ , "L" = $V_{IL}$ , "X" = Don't Care. - 2. $\overline{ADS}$ , $\overline{CNTEN}$ , $\overline{REPEAT} = X$ . - 3. $\overline{\text{OE}}$ and ZZ are asynchronous input signals. - 4. It is possible to read or write any combination of bytes during a given access. A few representative samples have been illustrated here. - 5. For the examples shown here, BEn may correspond to any of the eight byte enable signals. ### Truth Table II—Address Counter Control (1,2) | Address | Previous<br>Internal<br>Address | Internal<br>Address<br>Used | CLK | ADS <sup>(4)</sup> | CNTEN | REPEAT <sup>(4,6)</sup> | I/O <sup>(3)</sup> | MODE | |---------|---------------------------------|-----------------------------|----------|--------------------|------------------|-------------------------|--------------------|----------------------------------------------------------| | An | Х | An | <b></b> | L | Х | Н | Di/o(n) | External Address Used | | Х | An | An + 1 | <b>→</b> | Н | L <sup>(5)</sup> | Н | Di/o(n+1) | Counter Enabled-Internal Address generation | | Х | An + 1 | An + 1 | <b>↑</b> | Н | Н | Н | Di/o(n+1) | Enabled Address Blocked-Counter disabled (An + 1 reused) | | Χ | Х | An | <b>↑</b> | Х | Х | L | Di/o(n) | Counter Set to last valid ADS load | 5687 tbl 04 - 1. "H" = VIH, "L" = VIL, "X" = Don't Care. - 2. Read and write operations are controlled by the appropriate setting of R/W, CEo, CE1, BEn and OE. - 3. Outputs configured in flow-through output mode: if outputs are in pipelined mode the data out will be delayed by one cycle. - 4. ADS and REPEAT are independent of all other memory control signals including CEo, CE1 and BEn. - 5. The address counter advances if $\overline{\text{CNTEN}} = \text{V}_{\text{IL}}$ on the rising edge of CLK, regardless of all other memory control signals including $\overline{\text{CE}}_0$ , CE<sub>1</sub>, $\overline{\text{BE}}_n$ . - 6. When REPEAT is asserted, the counter will reset to the last valid address loaded via ADS. This value is not set at power-up: a known location should be loaded via ADS during initialization if desired. Any subsequent ADS access during operations will update the REPEAT address location. # Recommended Operating Temperature and Supply Voltage (1) | Grade | Ambient<br>Temperature | GND | VDD | | |------------|------------------------|-----|---------------------|--| | Commercial | 0°C to +70°C | 0V | 2.5V <u>+</u> 100mV | | | Industrial | -40°C to +85°C | 0V | 2.5V <u>+</u> 100mV | | #### NOTES 5687 tbl 05 1. This is the parameter TA. This is the "instant on" case temperature. # Recommended DC Operating Conditions with VDDQ at 2.5V | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-------------------------------------------------------------------------------|---------------------|------|----------------------------------------|------| | VDD | Core Supply Voltage | 2.4 | 2.5 | 2.6 | V | | VDDQ | I/O Supply Voltage <sup>(3)</sup> | 2.4 | 2.5 | 2.6 | V | | Vss | Ground | 0 | 0 | 0 | V | | VIH | Input High Volltage<br>(Address, Control &<br>Data I/O Inputs) <sup>(3)</sup> | 1.7 | _ | VDDQ + 100mV <sup>(2)</sup> | V | | VIH | V <sub>IH</sub> Input High Voltage – JTAG | | | V <sub>DD</sub> + 100mV <sup>(2)</sup> | ٧ | | VIH | V <sub>IH</sub> Input High Voltage - ZZ, OPT, PIPE/FT | | | V <sub>DD</sub> + 100mV <sup>(2)</sup> | V | | VIL | V <sub>I</sub> ∟ Input Low Voltage | | | 0.7 | V | | VIL | Input Low Voltage -<br>ZZ, OPT, PIPE/FT | -0.3 <sup>(1)</sup> | _ | 0.2 | V | #### NOTES: 5687 tbl 06a - 1. VIL (min.) = -1.0V for pulse width less than tcyc/2 or 5ns, whichever is less. - 2. Vih (max.) = VDDQ + 1.0V for pulse width less than tcyc/2 or 5ns, whichever is less. - To select operation at 2.5V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to Vss(0V), and VDDOx for that port must be supplied as indicated above # Recommended DC Operating Conditions with VDDQ at 3.3V | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-----------------------------------------------------------------------------|------|------|-----------------------------|----------| | VDD | Core Supply Voltage | 2.4 | 2.5 | 2.6 | V | | VDDQ | I/O Supply Voltage <sup>(3)</sup> | 3.15 | 3.3 | 3.45 | V | | Vss | Ground | 0 | 0 | 0 | V | | VIH | Input High Voltage<br>(Address, Control<br>&Data I/O Inputs) <sup>(3)</sup> | 2.0 | | VDDQ + 150mV <sup>(2)</sup> | V | | VIH | Input High Voltage -<br>JTAG | 1.7 | _ | VDD + 100mV <sup>(2)</sup> | ٧ | | VIH | V <sub>IH</sub> Input High Voltage - ZZ, OPT, PIPE/FT | | _ | VDD + 100mV <sup>(2)</sup> | <b>V</b> | | VIL | Vı∟ Input Low Voltage | | _ | 0.8 | V | | VIL | V <sub>IL</sub> Input Low Voltage - ZZ, OPT, PIPE/FT | | | 0.2 | V | 5687 tbl 06b - 1. VIL (min.) = -1.0V for pulse width less than tcyc/2, or 5ns, whichever is less. - 2. Vih (max.) = VDDQ + 1.0V for pulse width less than tcyc/2 or 5ns, whichever is less. - To select operation at 3.3V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to VDD (2.5V), and VDDOX for that port must be supplied as indicated above. ### Absolute Maximum Ratings (1) | Symbol | Rating | Commercial<br>& Industrial | Unit | |-----------------------------------------------------|-------------------------------------------------------|----------------------------|------| | VTERM<br>(VDD) | VDD Terminal Voltage<br>with Respect to GND | -0.5 to 3.6 | V | | Vterm <sup>(2)</sup><br>(Vddq) | VDDQ Terminal Voltage with Respect to GND | -0.3 to VDDQ + 0.3 | V | | V <sub>TERM</sub> <sup>(2)</sup> (INPUTS and I/O's) | Input and I/O Terminal<br>Voltage with Respect to GND | -0.3 to VDDQ + 0.3 | V | | TBIAS <sup>(3)</sup> | Temperature Under Bias | -55 to +125 | °C | | Тѕтс | Storage Temperature | -65 to +150 | °C | | NLT | Junction Temperature | +150 | °C | | IOUT(For VDDQ = 3.3V) | DC Output Current | 50 | mA | | IOUT(For VDDQ = 2.5V) | DC Output Current | 40 | mA | NOTES: 5687 tbl 07 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - This is a steady-state DC parameter that applies after the power supply has reached its nominal operating value. Power sequencing is not necessary; however, the voltage on any Input or I/O pin cannot exceed VDDQ during power supply ramp up. - 3. Ambient Temperature under DC Bias. No AC Conditions. Chip Deselected. ### Capacitance (1) $(TA = +25^{\circ}C, F = 1.0MHz)$ | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |----------------------------------------|-------------------|---------------------------|------|------| | Cin | Input Capacitance | VIN = 0V | 15 | pF | | Cout <sup>(2)</sup> Output Capacitance | | Vout = 0V | 10.5 | pF | 5687 tbl 08 #### NOTES: - These parameters are determined by device characterization, but are not production tested. - 2. Cout also references CI/o. ## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 2.5V ± 100mV) | | | | 70T371 | 19/99M | | |------------|--------------------------------------------------|---------------------------------------------------------|--------|--------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | | Lu | Input Leakage Current <sup>(1)</sup> | VDDQ = Max., VIN = 0V to VDDQ | | 10 | μΑ | | ILI | JTAG & ZZ Input Leakage Current <sup>(1,2)</sup> | VDD = Max., VIN = OV to VDD | - | ±30 | μΑ | | ILO | Output Leakage Current(1,3) | $\overline{CE}$ 0 = VIH or CE1 = VIL, VOUT = 0V to VDDQ | | 10 | μΑ | | Vol (3.3V) | Output Low Voltage <sup>(1)</sup> | IOL = +4mA, VDDQ = Min. | | 0.4 | V | | Vон (3.3V) | Output High Voltage <sup>(1)</sup> | IOH = -4mA, VDDQ = Min. | 2.4 | _ | V | | Vol (2.5V) | Output Low Voltage <sup>(1)</sup> | IOL = +2mA, VDDQ = Min. | - | 0.4 | V | | Voн (2.5V) | Output High Voltage <sup>(1)</sup> | IOH = -2mA, VDDQ = Min. | 2.0 | _ | V | NOTES: 5687 tb1 09 - VDDQ is selectable (3.3V/2.5V) via OPT pins. Refer to p.5 for details. Applicable only for TMS, TDI and TRST inputs. - 3. Outputs tested in tri-state mode. DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (3) (VDD = 2.5V ± 100mV) | | | Supply voltage Range (** ( | | | 70T3719/99M<br>S166<br>Com'l<br>Only | | 66<br>m'l | 70T37<br>S1<br>Co<br>& | | |---------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------|---------|--------------------------------------|------|---------------------|------------------------|------| | Symbol | Parameter | Test Condition | Versio | Version | | Max. | Typ. <sup>(4)</sup> | Max. | Unit | | IDD | Dynamic Operating | CEL and CER= VIL, | COM'L | S | 640 | 900 | 520 | 740 | 0 | | | Current (Both<br>Ports Active) | Outputs Disabled,<br>f = fMAX <sup>(1)</sup> | | S | _ | _ | 520 | 900 | mA | | ISB1 <sup>(6)</sup> | Standby Current | CEL = CER = VIH | COM'L | S | 350 | 460 | 280 | 380 | mA | | | (Both Ports - TTL<br>Level Inputs) | $f = fMAX^{(1)}$ | IND | S | _ | - | 280 | 470 | | | ISB2 <sup>(6)</sup> | Standby Current<br>(One Port - TTL | $\overline{CE}^*A^* = VIL \text{ and } \overline{CE}^*B^* = VIH^{(5)}$ | COM'L | S | 500 | 650 | 400 | 500 | mA | | | Level Inputs) | Active Port Outputs Disabled,<br>f=fMAX <sup>(1)</sup> | IND | S | _ | _ | 400 | 620 | | | ISB3 | Full Standby Current<br>(Both Ports - CMOS | Both Ports CEL and | COM'L | S | 12 | 20 | 12 | 20 | A | | | Level Inputs) | $\overline{\text{CE}}$ R $\geq$ VDDQ - 0.2V, VIN $\geq$ VDDQ - 0.2V or VIN $\leq$ 0.2V, f = 0 <sup>(2)</sup> | | S | _ | 1 | 12 | 25 | mA | | ISB4 <sup>(6)</sup> | Full Standby Current<br>(One Port - CMOS | $\overline{CE}$ "A" $\leq 0.2V$ and $\overline{CE}$ "B" $\geq VDDQ - 0.2V^{(5)}$ | COM'L | S | 500 | 650 | 400 | 500 | A | | | Level Inputs) | $VIN \ge VDDQ - 0.2V$ or $VIN \le 0.2V$<br>Active Port, Outputs Disabled, $f = fMAX^{(1)}$ | | S | _ | - | 400 | 620 | mA | | lzz | Sleep Mode Current<br>(Both Ports - TTL | | | S | 12 | 20 | 12 | 20 | A | | | Level Inputs) | f=fMAX <sup>(1)</sup> | IND | S | _ | | 12 | 25 | mA | - 5687 tbl 10 - 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency clock cycle of 1/tcvc, using "AC TEST CONDITIONS". - 2. f = 0 means no address, clock, or control lines change. Applies only to input at CMOS level standby. - 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 4. VDD = 2.5V, TA = 25°C for Typ, and are not production tested. IDD DC(f=0) = 30mA (Typ). - 5. $\overline{CE}x = V_{IL} \text{ means } \overline{CE}_{OX} = V_{IL} \text{ and } CE_{1X} = V_{IH}$ $\overline{CE}x = V_{IH} \text{ means } \overline{CE}_{OX} = V_{IH} \text{ or } CE_{1X} = V_{IL}$ - $\begin{array}{l} \overline{\text{CE}} x \leq 0.2 \text{V means } \overline{\text{CE}} ox \leq 0.2 \text{V and } C\text{E1}x \geq \text{VDD} 0.2 \text{V} \\ \overline{\text{CE}} x \geq \text{VDD} 0.2 \text{V means } \overline{\text{CE}} ox \geq \text{VDD} 0.2 \text{V or } C\text{E1}x 0.2 \text{V} \\ \end{array}$ - "X" represents "L" for left port or "R" for right port. - 6. ISB1, ISB2 and ISB4 will all reach full standby levels (ISB3) on the appropriate port(s) if ZZL and/or ZZR = VIH. AC Test Conditions (VDDO - 3 3V/2 5V) | AC TEST CONDITIONS (ADDG - 3.3 A/5.2 A) | | | | | | | | |-----------------------------------------|-------------------------|--|--|--|--|--|--| | Input Pulse Levels (Address & Controls) | GND to 3.0V/GND to 2.4V | | | | | | | | Input Pulse Levels (I/Os) | GND to 3.0V/GND to 2.4V | | | | | | | | Input Rise/Fall Times | 2ns | | | | | | | | Input Timing Reference Levels | 1.5V/1.25V | | | | | | | | Output Reference Levels | 1.5V/1.25V | | | | | | | | Output Load | Figure 1 | | | | | | | 5687 tbl 11 Figure 1. AC Output Test load. RENESAS 70T3719/99M High-Speed 2.5V 256/128K x 72 Dual-Port Synchronous Static RAM **Industrial and Commercial Temperature Ranges** AC Electrical Characteristics Over the Operating Temperature Range (Read and Write Cycle Timing) (2,3) (VDD = $2.5V \pm 100$ mV, TA = $0^{\circ}$ C to $+70^{\circ}$ C) | | and write cycle Timing) (VDD = 2 | S | 19/99M<br>166<br>om'l<br>nly | S Co | 19/99M<br>133<br>m'l<br>Ind | | |----------------------|---------------------------------------------------|------|------------------------------|------|-----------------------------|--------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | tcyc1 | Clock Cycle Time (Flow-Through) <sup>(1)</sup> | 20 | | 25 | | ns | | tcyc2 | Clock Cycle Time (Pipelined) <sup>(1)</sup> | 6 | _ | 7.5 | | ns | | tcH1 | Clock High Time (Flow-Through) <sup>(1)</sup> | 8 | — | 10 | | ns | | tCL1 | Clock Low Time (Flow-Through) <sup>(1)</sup> | 8 | — | 10 | | ns | | tcH2 | Clock High Time (Pipelined) <sup>(2)</sup> | 2.4 | _ | 3 | | ns | | tcl2 | Clock Low Time (Pipelined) <sup>(1)</sup> | 2.4 | _ | 3 | | ns | | tsa | Address Setup Time | 1.7 | _ | 1.8 | | ns | | tha | Address Hold Time | 0.5 | | 0.5 | | ns | | tsc | Chip Enable Setup Time | 1.7 | | 1.8 | | ns | | thc | Chip Enable Hold Time | 0.5 | — | 0.5 | | ns | | tsB | Byte Enable Setup Time | 1.7 | _ | 1.8 | | ns | | tнв | Byte Enable Hold Time | 0.5 | _ | 0.5 | | ns | | tsw | R/W Setup Time | 1.7 | _ | 1.8 | | ns | | thw | R/W Hold Time | 0.5 | _ | 0.5 | | ns | | tsd | Input Data Setup Time | 1.7 | _ | 1.8 | | ns | | tho | Input Data Hold Time | 0.5 | _ | 0.5 | | ns | | tsad | ADS Setup Time | 1.7 | _ | 1.8 | | ns | | thad | ADS Hold Time | 0.5 | _ | 0.5 | | ns | | tscn | CNTEN Setup Time | 1.7 | _ | 1.8 | | ns | | thcn | CNTEN Hold Time | 0.5 | _ | 0.5 | | ns | | tsrpt | REPEAT Setup Time | 1.7 | _ | 1.8 | | ns | | thrpt | REPEAT Hold Time | 0.5 | _ | 0.5 | | ns | | toe | Output Enable to Data Valid | | 4.4 | | 4.6 | ns | | tolz <sup>(4)</sup> | Output Enable to Output Low-Z | 1 | _ | 1 | | ns | | tohz <sup>(4)</sup> | Output Enable to Output High-Z | 1 | 3.6 | 1 | 4.2 | ns | | tCD1 | Clock to Data Valid (Flow-Through) <sup>(1)</sup> | | 12 | | 15 | ns | | tCD2 | Clock to Data Valid (Pipelined) <sup>(1)</sup> | | 3.6 | | 4.2 | ns | | toc | Data Output Hold After Clock High | 1 | _ | 1 | | ns | | tckhz <sup>(4)</sup> | Clock High to Output High-Z | 1 | 3.6 | 1 | 4.2 | ns | | tcklz <sup>(4)</sup> | Clock High to Output Low-Z | 1 | _ | 1 | | ns | | tins | Interrupt Flag Set Time | | 7 | | 7 | ns | | tinr | Interrupt Flag Reset Time | | 7 | _ | 7 | ns | | tcols | Collision Flag Set Time | | 3.6 | | 4.2 | ns | | tcolr | Collision Flag Reset Time | | 3.6 | _ | 4.2 | ns | | tzzsc | Sleep Mode Set Cycles | 2 | _ | 2 | _ | cycles | | tzzrc | Sleep Mode Recovery Cycles | 3 | _ | 3 | _ | cycles | | Port-to-Port [ | 1 ' ' ' | I | | | | | | tco | Clock-to-Clock Offset | 5 | _ | 6 | _ | ns | | tors | Clock-to-Clock Offset for Collision Detection | | efer to colli<br>19. | | tion Timino | | | | | | _ | | _ | | ### NOTES: 5687 thl 12 <sup>1.</sup> The Pipelined output parameters (tcyc2, tcp2) apply to either or both left and right ports when FT/PIPEx = VDD (2.5V). Flow-through parameters (tcyc1, tcp1) apply when $\overline{FT}/PIPE = Vss$ (0V) for that port. <sup>2.</sup> All input signals are synchronous with respect to the clock except for the asynchronous Output Enable (OE), FT/PIPE and OPT. FT/PIPE and OPT should be treated as DC signals, i.e. steady state during operation. <sup>3.</sup> These values are valid for either level of VDDQ (3.3V/2.5V). See page 6 for details on selecting the desired operating voltage levels for each port. <sup>4.</sup> Guaranteed by design (not production tested). High-Speed 2.5V 256/128K x 72 Dual-Port Synchronous Static RAM # Timing Waveform of Read Cycle for Pipelined Operation (FT/PIPE'x' = VIH)<sup>(1,2)</sup> # Timing Waveform of Read Cycle for Flow-through Output $(\mathbf{FT}/PIPE"x" = VIL)^{(1,2,6)}$ - 1. OE is asynchronously controlled; all other inputs depicted in the above waveforms are synchronous to the rising clock edge. - 2. ADS = VIL, CNTEN and REPEAT = VIH. - 3. The output is disabled (High-Impedance state) by $\overline{\text{CE}}_0 = \text{V}_{\text{IH}}$ , $\text{CE}_1 = \text{V}_{\text{IL}}$ , $\overline{\text{BE}}_{\text{n}} = \text{V}_{\text{IH}}$ following the next rising edge of the clock. Refer to Truth Table 1. - 4. Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. If BEn was HIGH, then the appropriate Byte of DATAoυτ for Qn + 2 would be disabled (High-Impedance state). - 6. "x" denotes Left or Right port. The diagram is with respect to that port. Timing Waveform of a Multi-Device Pipelined Read (1,2) Timing Waveform of a Multi-Device Flow-Through Read (1,2) - B1 Represents Device #1; B2 Represents Device #2. Each Device consists of one IDT70T3719/99M for this waveform, and are setup for depth expansion in this example. ADDRESS(B1) = ADDRESS(B2) in this situation. - 2. $\overline{BE}_{N}$ , $\overline{OE}$ , and $\overline{ADS} = VIL$ ; $\overline{CE1(B1)}$ , $\overline{CE1(B2)}$ , $\overline{R/W}$ , $\overline{CNTEN}$ , and $\overline{REPEAT} = VIH$ . ## Timing Waveform of Left Port Write to Pipelined Right Port Read (1,2,4) ### NOTES: - 1. $\overline{CE}_0$ , $\overline{BE}_n$ , and $\overline{ADS} = VIL$ ; $CE_1$ , $\overline{CNTEN}$ , and $\overline{REPEAT} = VIH$ . - 2. $\overline{OE} = V_{IL}$ for Port "B", which is being read from. $\overline{OE} = V_{IH}$ for Port "A", which is being written to. - 3. If tco ≤ minimum specified, then data from Port "B" read is not valid until following Port "B" clock cycle (ie, time from write to valid read on opposite port will be tco + 2 tcvc2 + tcv2). If tco > minimum, then data from Port "B" read is available on first Port "B" clock cycle (ie, time from write to valid read on opposite port will be tco + tcvc2 + tcv2). - 4. All timing is the same for Left and Right ports. Port "A" may be either Left or Right port. Port "B" is the opposite of Port "A" ## Timing Waveform with Port-to-Port Flow-Through Read (1,2,4) - 1. $\overline{CE_0}$ , $\overline{BE}$ n, and $\overline{ADS}$ = VIL; CE1, $\overline{CNTEN}$ , and $\overline{REPEAT}$ = VIH. - 2. $\overline{OE}$ = VIL for the Right Port, which is being read from. $\overline{OE}$ = VIH for the Left Port, which is being written to. - 3. If tco ≤ minimum specified, then data from Port "B" read is not valid until following Port "B" clock cycle (i.e., time from write to valid read on opposite port will be tco + tcyc + tcp1). If tco > minimum, then data from Port "B" read is available on first Port "B" clock cycle (i.e., time from write to valid read on opposite port will be tco + tcp1). - 4. All timing is the same for both left and right ports. Port "A" may be either left or right port. Port "B" is the opposite of Port "A". ### Timing Waveform of Pipelined Read-to-Write-to-Read #### NOTES: - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. 2. $\overline{\text{CEo}}$ , $\overline{\text{BE}}_{\text{n}}$ , and $\overline{\text{ADS}}$ = V<sub>IL</sub>; CE1, $\overline{\text{CNTEN}}$ , and $\overline{\text{REPEAT}}$ = V<sub>IH</sub>. "NOP" is "No Operation". - Addresses do not have to be accessed sequentially since ADS = Vil. constantly loads the address on the rising edge of the CLK; numbers - 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be rewritten to guarantee data integrity. ### Timing Waveform of Pipelined Read-to-Write-to-Read (**OE** Controlled) (2) - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 2. $\overline{\text{CE}}_0$ , $\overline{\text{BE}}_n$ , and $\overline{\text{ADS}}$ = VIL; CE1, $\overline{\text{CNTEN}}$ , and $\overline{\text{REPEAT}}$ = VIH. - Addresses do not have to be accessed sequentially since ADS = Vil. constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 4. This timing does not meet requirements for fastest speed grade. This waveform indicates how logically it could be done if timing so allows. Timing Waveform of Flow-Through Read-to-Write-to-Read (**OE** = VIL)(2) Timing Waveform of Flow-Through Read-to-Write-to-Read (**OE** Controlled)<sup>(2)</sup> - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 2. $\overline{CE}_0$ , $\overline{BE}_n$ , and $\overline{ADS} = V_{IL}$ ; $\overline{CE}_1$ , $\overline{CNTEN}$ , and $\overline{REPEAT} = V_{IH}$ . - Addresses do not have to be accessed sequentially since ADS = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be rewritten to guarantee data integrity. ## Timing Waveform of Pipelined Read with Address Counter Advance (1) ## Timing Waveform of Flow-Through Read with Address Counter Advance (1) - 1. $\overline{CE}_0$ , $\overline{OE}$ , $\overline{BE}_1 = V_{IL}$ ; CE1, R/ $\overline{W}$ , and $\overline{REPEAT} = V_{IH}$ . - 2. If there is no address change via $\overline{ADS} = VIL$ (loading a new address) or $\overline{CNTEN} = VIL$ (advancing the address), i.e. $\overline{ADS} = VIH$ and $\overline{CNTEN} = VIH$ , then the data output remains constant for subsequent clocks. ### Timing Waveform of Write with Address Counter Advance (Flow-through or Pipelined Inputs) (1) ### Timing Waveform of Counter Repeat (2,6) - 1. $\overline{CE_0}$ , $\overline{BE_n}$ , and $R/\overline{W} = V_{IL}$ ; $CE_1$ and $\overline{REPEAT} = V_{IH}$ . - 2. $\overline{CE}_0$ , $\overline{BE}_n = VIL$ ; $CE_1 = VIH$ . - 3. The "Internal Address" is equal to the "External Address" when $\overline{ADS}$ = VIL and equals the counter output when $\overline{ADS}$ = VIH. - No dead cycle exists during REPEAT operation. A READ or WRITE cycle may be coincidental with the counter REPEAT cycle: Address loaded by last valid ADS load will be accessed. For more information on REPEAT function refer to Truth Table II. - 5. CNTEN = VIL advances Internal Address from 'An' to 'An +1'. The transition shown indicates the time required for the counter to advance. The 'An +1'Address is written to during this cycle. - 6. For Pipelined Mode user should add 1 cycle latency for outputs as per timing waveform of read cycle for pipelined operations. ### Waveform of Interrupt Timing (2) 1. $\overline{\mathsf{CE}}_0 = \mathsf{VIL} \text{ and } \mathsf{CE}_1 = \mathsf{VIH}$ 2. All timing is the same for Left and Right ports. 3. Address is for internal register, not the external bus, i.e., address needs to be qualified by one of the Address counter control signals. Truth Table III — Interrupt Flag (1) | | | Left Port | | | | | Rig | ht Port | | | |----------|---------------|-----------|---------------------------|------|----------|-------------------------|---------------------|--------------------------------------------|---------------|-----------------------| | CLKL | R/ <b>W</b> L | CEL | A17L-A0L <sup>(3,4)</sup> | ΪΝΤι | CLKR | $R/\overline{W}R^{(2)}$ | CE <sub>R</sub> (2) | <b>A</b> 17R- <b>A</b> 0R <sup>(3,4)</sup> | Ī <b>NT</b> R | Function | | <b>↑</b> | L | L | 3FFFF | Х | <b>↑</b> | Х | Х | Х | L | Set Right INTR Flag | | <b>↑</b> | Х | Х | X | Х | <b>↑</b> | Х | L | 3FFFF | Н | Reset Right INTR Flag | | <b>↑</b> | Х | Х | Х | L | <b>↑</b> | L | L | 3FFFE | Х | Set Left INTL Flag | | <b>↑</b> | Н | L | 3FFFE | Н | <b>↑</b> | Х | Х | Х | Х | Reset Left INTL Flag | NOTES 5687 tbl 13 - 1. $\overline{\text{INT}}_L$ and $\overline{\text{INT}}_R$ must be initialized at power-up by Resetting the flags. - 2. $\overline{\text{CE}}_0$ = V<sub>IL</sub> and CE<sub>1</sub> = V<sub>IH</sub>. R/ $\overline{\text{W}}$ and CE are synchronous with respect to the clock and need valid set-up and hold times. - 3. A17x is a NC for IDT70T3799, therefore Interrupt Addresses are 1FFFF and 1FFFE. - 4. Address is for internal register, not the external bus, i.e., address needs to be qualified by one of the Address counter control signals. ### Waveform of Collision Timing(1,2) Both Ports Writing with Left Port Clock Leading #### NOTES: - 1. $\overline{CE}_0 = V_{IL}$ , $CE_1 = V_{IH}$ . - 2. For reading port, $\overline{\text{OE}}$ is a Don't care on the Collision Detection Logic. Please refer to Truth Table IV for specific cases. - 3. Leading Port Output flag might output 3tcyc2 + tcoLs after Address match. - 4. Address is for internal register, not the external bus, i.e., address needs to be qualified by one of the Address counter control signals. ### Collision Detection Timing(3,4) | Cycle Time | tofs (ns) | | | | |-------------|-------------------|-------------------|--|--| | Cycle Tille | Region 1 (ns) (1) | Region 2 (ns) (2) | | | | 5ns | 0 - 2.8 | 2.81 - 4.6 | | | | 6ns | 0 - 3.8 | 3.81 - 5.6 | | | | 7.5ns | 0 - 5.3 | 5.31 - 7.1 | | | 56876 tbl 14 #### NOTES: - 1. Region 1 - Both ports show collision after 2nd cycle for Addresses 0, 2, 4 etc. - 2. Region 2 - Leading port shows collision after 3rd cycle for addresses 0, 3, 6, etc. while trailing port shows collision after 2nd cycle for addresses 0, 2, 4 etc. - 3. All the production units are tested to midpoint of each region. - 4. These ranges are based on characterization of a typical device. ### Truth Table IV — Collision Detection Flag | | | Left Port | | | | | Right Por | t | | | |----------|------|-----------|-------------------------|------|----------|----------------------------|---------------------|-------------------------|------|---------------------------------------------------------------------------------------| | CLKL | R/₩L | CEL | A17L-A0L <sup>(2)</sup> | COLL | CLKR | $R/\overline{W}_{R}^{(1)}$ | CE <sub>R</sub> (1) | A17R-A0R <sup>(2)</sup> | COLR | Function | | <b>↑</b> | Н | L | MATCH | Н | <b>↑</b> | Н | L | MATCH | Н | Both ports reading. Not a valid collision.<br>No flag output on either port | | <b>↑</b> | Н | L | MATCH | L | <b>↑</b> | L | L | MATCH | Н | Left port reading, Right port writing.<br>Valid collision, flag output on Left port. | | <b>↑</b> | L | L | MATCH | Н | <b>↑</b> | Н | L | MATCH | L | Right port reading, Left port writing.<br>Valid collision, flag output on Right port. | | <b>↑</b> | L | L | MATCH | L | <b>1</b> | L | L | MATCH | L | Both ports writing. Valid collision. Flag output on both ports. | #### NOTES: 5687 tbl 15 - 1. $\overline{\text{CE}}_0 = \text{VIL}$ and $\text{CE}_1 = \text{VIH}$ . $R/\overline{\text{W}}$ and CE are synchronous with respect to the clock and need valid set-up and hold times. - 2. Address is for internal register, not the external bus, i.e., address needs to be qualified by one of the Address counter control signals. High-Speed 2.5V 256/128K x 72 Dual-Port Synchronous Static RAM ## Timing Waveform - Entering Sleep Mode (1,2) ### Timing Waveform - Exiting Sleep Mode (1,2) - 1. CE1 = VIH. - 2. All timing is same for Left and Right ports. 3. $\overline{\text{CE}}_0$ has to be deactivated $\overline{\text{CE}}_0$ = ViH) three cycles prior to asserting ZZ (ZZx = ViH) and held for two cycles after asserting ZZ (ZZx = ViH). - 4. $\overline{\text{CE}}_0$ has to be deactivated $\overline{(\text{CE}}_0 = \text{VIH})$ one cycle prior to de-asserting ZZ (ZZx = VIL) and held for three cycles after de-asserting ZZ (ZZx = VIL). - 5. The device must be in Read Mode (R/W High) when exiting sleep mode. Outputs are active but data is not valid until the following cycle. ### **Functional Description** The IDT70T3719/99M provides a true synchronous Dual-Port Static RAM interface. Registered inputs provide minimal set-up and hold times on address, data, and all critical control inputs. All internal registers are clocked on the rising edge of the clock signal, however, the self-timed internal write pulse width is independent of the cycle time. An asynchronous output enable is provided to ease asynchronous bus interfacing. Counter enable inputs are also provided to stall the operation of the address counters for fast interleaved memory applications. A HIGH on $\overline{C}$ Eoor a LOW on CE1 for one clock cycle will power down the internal circuitry to reduce static power consumption. Multiple chip enables allow easier banking of multiple IDT70T3719/99Ms for depth expansion configurations. Two cycles are required with $\overline{C}$ Eo LOW and CE1 HIGH to reactivate the outputs. ### Interrupts If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag ( $\overline{INT}L$ ) is asserted when the right port writes to memory location 3FFFE (HEX), where a write is defined as $\overline{CE}R = R/\overline{W}R = VIL$ per the Truth Table I. The left port clears the interrupt through access of address location 3FFFE when $\overline{CE}L = VIL$ and $R/\overline{W}L = VIH$ . Likewise, the right port interrupt flag ( $\overline{INT}R$ ) is asserted when the left port writes to memory location 3FFFF (HEX) and to clear the interrupt flag ( $\overline{INT}R$ ), the right port must read the memory location 3FFFF (1FFFF or 1FFFE for 1DT70T3799M). The message (72 bits) at 3FFFE or 3FFFF (1FFFF or 1FFFE for 70T3799M) is user-defined since it is an addressable SRAMlocation. If the interrupt function is not used, address locations 3FFFE and 3FFFF (1FFFF or 1FFFE for 1DT70T3799M) are not used as mail boxes, but as part of the random access memory. Refer to Truth Table III for the interrupt operation. ### Collision Detection Collision is defined as an overlap in access between the two ports resulting in the potential for either reading or writing incorrect data to a specific address. For the specific cases: (a) Both ports reading - no data is corrupted, lost, or incorrectly output, so no collision flag is output on either port. (b) One port writing, the other port reading - the end result of the write will still be valid. However, the reading port might capture data that is in a state of transition and hence the reading port's collision flag is output. (c) Both ports writing - there is a risk that the two ports will interfere with each other, and the data stored in memory will not be a valid write from either port (it may essentially be a random combination of the two). Therefore, the collision flag is output on both ports. Please refer to Truth Table IV for all of the above cases. The alert flag $(\overline{COL}_x)$ is asserted on the 2nd or 3rd rising clock edge of the affected port following the collision, and remains low for one cycle. Please refer to Collision Detection Timing table on Page 19. During that next cycle, the internal arbitration is engaged in resetting the alert flag (this avoids a specific requirement on the part of the user to reset the alert flag). If two collisions occur on subsequent clock cycles, the second collision may not generate the appropriate alert flag. A third collision will generate the alert flag as appropriate. In the event that a user initiates a burst access on both ports with the same starting address on both ports and one or both ports writing during each access (i.e., imposes a long string of collisions on contiguous clock cycles), the alert flag will be asserted and cleared every other cycle. Please refer to the Collision Detection timing waveform on Page 19. Collision detection on the IDT70T3719/99M represents a significant advance in functionality over current sync multi-ports, which have no such capability. In addition to this functionality the IDT70T3719/99M sustains the key features of bandwidth and flexibility. The collision detection function is very useful in the case of bursting data, or a string of accesses made to sequential addresses, in that it indicates a problem within the burst, giving the user the option of either repeating the burst or continuing to watch the alert flag to see whether the number of collisions increases above an acceptable threshold value. Offering this function on chip also allows users to reduce their need for arbitration circuits, typically done in CPLD's or FPGA's. This reduces board space and design complexity, and gives the user more flexibility in developing a solution. ### Sleep Mode The IDT70T3719/99M is equipped with an optional sleep or low power mode on both ports. The sleep mode pin on both ports is asynchronous and active high. During normal operation, the ZZ pin is pulled low. When ZZ is pulled high, the port will enter sleep mode where it will meet lowest possible power conditions. The sleep mode timing diagram shows the modes of operation: Normal Operation, No Read/Write Allowed and Sleep Mode. For normal operation all inputs must meet setup and hold times prior to sleep and after recovering from sleep. Clocks must also meet cycle high and low times during these periods. Three cycles prior to asserting ZZ (ZZx = VIH) and three cycles after de-asserting ZZ (ZZx = VIL), the device must be disabled via the chip enable pins. If a write or read operation occurs during these periods, the memory array may be corrupted. Validity of data out from the RAM cannot be guaranteed immediately after ZZ is asserted (prior to being in sleep). When exiting sleep mode, the device must be in Read mode (R/ $\overline{W}$ x = VIH) when chip enable is asserted, and the chip enable must be valid for one full cycle before a read will result in the output of valid data. During sleep mode the RAM automatically deselects itself. The RAM disconnects its internal clock buffer. The external clock may continue to run without impacting the RAMs sleep current (Izz). All outputs will remain in high-Z state while in sleep mode. All inputs are allowed to toggle. The RAM will not be selected and will not perform any reads or writes. ### Depth and Width Expansion The IDT70T3719/99M features dual chip enables (refer to Truth Table I) in order to facilitate rapid and simple depth expansion with no requirements for external logic. Figure 4 illustrates how to control the various chip enables in order to expand two devices in depth. The IDT70T3719/99M can also be used in applications requiring expanded width, as indicated in Figure 4. Through combining the control signals, the devices can be grouped as necessary to accommodate applications needing 144-bits. #### NOTE: 1. A18 is for IDT70T3719, A17 is for IDT70T3799. ### JTAG Functionality and Configuration The IDT70T3719/99M is composed of two independent memory arrays, and thus cannot be treated as a single JTAG device in the scan chain. The two arrays (A and B) each have identical characteristics and commands but must be treated as separate entities in JTAG operations. Please refer to Figure 5. $\label{lem:JTAG} JTAG\ signaling\ must\ be\ provided\ serially\ to\ each\ array\ and\ utilize\ the\ information\ provided\ in\ the\ Identification\ Register\ Definitions,\ Scan$ Register Sizes, and System Interface Parameter tables. Specifically, commands for Array B must precede those for Array A in any JTAG operations sent to the IDT70T3719/99M. Please reference Application Note AN-411, "JTAG Testing of Multichip Modules" for specific instructions on performing JTAG testing on the IDT70T3719/99M. AN-411 is available at www.idt.com. Figure 5. JTAG Configuration for IDT70T3719/99M ### JTAG Timing Specifications #### NOTES: - 1. Device inputs = All device inputs except TDI, TMS, and TRST. - 2. Device outputs = All device outputs except TDO. # JTAG AC Electrical Characteristics (1,2,3,4) | | | 70T3719/99M | | | |--------|-------------------------|-------------|------------------|-------| | Symbol | Parameter | Min. | Max. | Units | | ticyc | JTAG Clock Input Period | 100 | _ | ns | | исн | JTAG Clock HIGH | 40 | _ | ns | | tıcı | JTAG Clock Low | 40 | | ns | | tur | JTAG Clock Rise Time | _ | 3 <sup>(1)</sup> | ns | | ₩F | JTAG Clock Fall Time | _ | 3 <sup>(1)</sup> | ns | | URST | JTAG Reset | 50 | _ | ns | | tursr | JTAG Reset Recovery | 50 | _ | ns | | tico | JTAG Data Output | _ | 25 | ns | | tudo | JTAG Data Output Hold | 0 | _ | ns | | tus | JTAG Setup | 15 | _ | ns | | tлн | JTAG Hold | 15 | _ | ns | 5687 tbl 16 - 1. Guaranteed by design. - 2. 30pF loading on external output signals. - 3. Refer to AC Electrical Test Conditions stated earlier in this document. - 4. JTAG operations occur at one speed (10MHz). The base device may run at any speed specified in this datasheet. Identification Register Definitions | Instruction Field Array B | Value<br>Array B | Instruction Field Array A | Value<br>Array A | Description | |--------------------------------------|------------------|--------------------------------------|------------------|------------------------------------------------------| | Revision Number (31:28) | 0x0 | Revision Number (63:60) | 0x0 | Reserved for Version number | | IDT Device ID (27:12) <sup>(1)</sup> | 0x330 | IDT Device ID (59:44) <sup>(1)</sup> | 0x330 | Defines IDT Part number | | IDT JEDEC ID (11:1) | 0x33 | IDT JEDEC ID (43:33) | 0x33 | Allows unique identification of device vendor as IDT | | ID Register Indicator Bit (Bit 0) | 1 | ID Register Indicator Bit (Bit 32) | 1 | Indicates the presence of an ID Register | NOTE: 5687 tbl 17 Scan Register Sizes | Register Name | Bit Size<br>Array A | Bit Size<br>Array B | Bit Size<br>70T3719M | |----------------------|---------------------|---------------------|----------------------| | Instruction (IR) | 4 | 4 | 8 | | Bypass (BYR) | 1 | 1 | 2 | | Identification (IDR) | 32 | 32 | 64 | | Boundary Scan (BSR) | Note (3) | Note (3) | Note (3) | 5687 tbl 18 ### System Interface Parameters | Instruction | Code | Description | |----------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 00000000 | Forces contents of the boundary scan cells onto the device outputs <sup>(1)</sup> . Places the boundary scan register (BSR) between TDI and TDO. | | BYPASS | 11111111 | Places the bypass register (BYR) between TDI and TDO. | | IDCODE | 00100010 | Loads the ID register (IDR) with the vendor ID code and places the register between TDI and TDO. | | HIGHZ | 01000100 | Places the bypass register (BYR) between TDI and TDO. Forces all device output drivers except INTx and COLx to a High-Z state. | | CLAMP | 00110011 | Uses BYR. Forces contents of the boundary scan cells onto the device outputs. Places the bypass register (BYR) between TDI and TDO. | | SAMPLE/PRELOAD | 00010001 | Places the boundary scan register (BSR) between TDI and TDO. SAMPLE allows data from device inputs (2) to be captured in the boundary scan cells and shifted serially through TDO. PRELOAD allows data to be input serially into the boundary scan cells via the TDI. | | RESERVED | 01010101, 01110111,<br>10001000, 10011001,<br>10101010, 10111011,<br>11001100 | Several combinations are reserved. Do not use codes other than those identified above. | | PRIVATE | 01100110,11101110,<br>11011101 | For internal use only. | 5687 tbl 19 - 1. Device outputs = All device outputs except TDO. - 2. Device inputs = All device inputs except TDI, TMS, and $\overline{\text{TRST}}$ . - 3. The Boundary Scan Descriptive Language (BSDL) file for this device is available on the IDT website (www.idt.com), or by contacting your local IDT sales representative. <sup>1.</sup> Device ID for IDT70T3719M is 0x330. Device ID for IDT70T3799M is 0x331. High-Speed 2.5V 256/128K x 72 Dual-Port Synchronous Static RAM ### Orderable Part Information | Speed<br>(MHz) | Orderable Part ID | Pkg.<br>Code | Pkg.<br>Type | Temp.<br>Grade | |----------------|-------------------|--------------|--------------|----------------| | 133 | 70T3719MS133BBG | BBG324 | PBGA | С | | 166 | 70T3719MS166BBG | BBG324 | PBGA | С | | Speed<br>(MHz) | Orderable Part ID | Pkg.<br>Code | Pkg.<br>Type | Temp.<br>Grade | |----------------|-------------------|--------------|--------------|----------------| | 133 | 70T3799MS133BBG | BBG324 | PBGA | С | | | 70T3799MS133BBGI | BBG324 | PBGA | ı | | 166 | 70T3799MS166BBG | BBG324 | PBGA | С | 5687 drw 26 ### Datasheet Document History: | 06/27/05: | Initial Datasheet | |-----------|-------------------| | | | 07/11/07: Removed Advanced status 01/19/09: Page 25 Removed "IDT" from orderable part number 08/06/10: Page 3 Footnote 5 - corrected a typo in the package body and ball-pitch dimensions Page 25 Added Tape & Reel to Ordering Information 07/15/14: Product Discontinuation Notice - PDN# SP-17-02 02/14/18: Last time buy expires June 15, 2018 10/14/19: Page 3 Updated package code Page 25 Removed Tape & Reel from Ordering Information Page 25 Added Orderable Part Information 11/04/19: Page 25 Corrected "ns" to "MHz" in the header of the Orderable Part Information tables