#### **FEATURES:** - 16 x 16 parallel multiplier-accumulator with selectable accumulation and subtraction - · High-speed: 20ns multiply-accumulate time - IDT7210 features selectable accumulation, subtraction, rounding and preloading with 35-bit result - IDT7210 is pin and function compatible with the TRW TDC1010J, TMC2210, Cypress CY7C510, and AMD AM29510 - Performs subtraction and double precision addition and multiplication - Produced using advanced CMOS high-performance technology - TTL-compatible - Available in topbraze DIP, PLCC, Flatpack and Pin Grid Array - Military product compliant to MIL-STD-883, Class B - Standard Military Drawing #5962-88733 is listed on this function - Speeds available: Commercial: L20/25/35/45/55/65 Military: L25/30/40/55/65/75 #### DESCRIPTION: The IDT7210 is a high-speed, low-power 16 x 16-bit parallel multiplier-accumulator that is ideally suited for real-time digital signal processing applications. Fabricated using CMOS silicon gate technology, this device offers a very low-power alternative to existing bipolar and NMOS counterparts, with only 1/7 to 1/10 the power dissipation and exceptional speed (25ns maximum) performance. A pin and functional replacement for TRW's TDC1010J the IDT7210 operates from a single 5 volt supply and is compatible with standard TTL logic levels. The architecture of the IDT7210 is fairly straightforward, featuring individual input and output registers with clocked D-type flip-flop, a preload capability which enables input data to be preloaded into the output registers, individual three-state output ports for the Extended Product (XTP) and Most Significant Product (MSP) and a Least Significant Product output (LSP) which is multiplexed with the Y input. The XIN and YIN data input registers may be specified through the use of the Two's Complement input (TC) as either a two's complement or an unsigned magnitude, yielding a full-precision 32-bit result that may be accumulated to a full 35-bit result. The three output registers – Extended Product (XTP), Most Most Significant Product (MSP) and Least Significant Product (LSP) – are controlled by the respective TSX, TSM and TSL input lines. The LSP output can be routed through YIN ports. #### **FUNCTIONAL BLOCK DIAGRAM** # **DESCRIPTION (Continued)** The Accumulate input (ACC) enables the device to perform either a multiply or a multiply-accumulate function. In the multiply-accumulate mode, output data can be added to or subtracted from previous results. When the Subtraction (SUB) input is active simultaneously with an active ACC, a subtraction can be performed. The double precision accumulated result is rounded down to either a single precision or single precision plus 3-bit extended result. In the multiply mode, the Extended Product output (XTP) is sign extended in the two's complement mode or set to zero in the unsigned mode. The Round (RND) control rounds up the Most Significant Product (MSP) and the 3-bit Extended Product (XTP) outputs. When Preload input (PREL) is active, all the output buffers are forced into a high-impedance state (see Preload truth table) and external data can be loaded into the output register by using the TSX, TSL and TSM signals as input controls. #### PIN CONFIGURATIONS **TOP VIEW** $60\,59\,\,58\,5756\,55\,54\,53\,\,5251\,50\,4948\,47\,46\,45\,44$ 43 P17 P<sub>1</sub>, Y<sub>1</sub> 6<sub>1</sub> P0, 42 P18 41 P19 Y0 62 X0 63 X1 64 40 P20 39 P21 X<sub>2</sub> 65 X3 66 X4 67 38 P<sub>22</sub> 37 P23 X5 68 36 P<sub>24</sub> X6 1 35 P<sub>25</sub> J68-1 Χ7 2 34 P<sub>26</sub> X8 33 P27 3 X9 32 P<sub>28</sub> 4 X10 5 31 P29 X11 6 30 P30 X12 X13 29 **P**31 7 28 P32 27 P33 8 X14 9 1011121314151617181920212223242526 2577 drw 03 **PLCC TOP VIEW** 48<u>⊐</u> P16 □1 FLATPACK TOP VIEW # **PIN DESCRIPTIONS** | Pin Name | I/O | Description | |------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X0 - 15 | ı | Data Inputs | | Y0 - 15/ P0 - 15 | I/O | Multiplexed I/O port. Yo - 15 are data inputs and can be used to preload LSP register on PREL = 1. Po - 15 are LSP register outputs - enabled by TSL. | | P16 - 31 | I/O | MSP register outputs - enabled by TSM. MSP register can be preloaded when PREL = 1. | | P32 - 34 | I/O | XTP register outputs - enabled by TSX. XTP register can be preloaded through these inputs when PREL = 1. | | CLKX | I | Input data X0 - 15 loaded in X input register on CLKX rising edge. | | CLKY | I | Input data Yo - 15 loaded in Y input register on CLKY rising edge. | | CLKP | I | Output data loaded into output register on rising edge of CLKP. | | TSX | I | TSX = 0 enables XTP outputs, TSX = 1 tristates P32 - 34 lines. | | TSM | I | TSM = 0 enables MSP outputs, TSM = 1 tristates P16 - 31 lines. | | TSL | I | TSL = 0 enables LSP outputs, TSL = 1 tristates P0 - 15 lines. | | PREL | I | When PREL= 1 data is input on Po - 15 lines. When PREL = 0, inputs on these lines are ignored. | | ACC | I | This input is loaded into the control register on the rising edge of (CLKX + CLKY). When ACC = 1 and SUB = 0 an accumulate operation is performed. When ACC = 1 and SUB = 1, a subtract operation is performed. When ACC = 0, the SUB input is a don't care and the device acts as a simple multipler with no accumulation | | SUB | Ι | This input is loaded into the control register on the rising edge of (CLKX + CLKY). This input is active only when ACC = 1. When SUB = 1 the contents of the output register are subtracted from the result and stored back in the output register. When SUB = 0 the contents of the output register are added to the result and stored back in the output register | | TC | l | This input is loaded into the control register on the rising edge of (CLKX + CLKY). When TC = 1, the X and Y input are assumed to be in two's complement form. When TC = 0, X and Y inputs are assumed to be in unsigned magnitude form | | RND | ļ | This input is loaded into the control register on the rising edge of (CLKX + CLKY). RND is inactive when low. RND = 1, adds a "1" to the most significant bit of the LSP, to round MSP and XTP data | 2577 tbl 01 ### PRELOAD TRUTH TABLE | PREL | TSX | TSM | TSL | XTP | MSP | LSP | | | |------|-----|-----|-----|-----------|--------|------|--|--| | 0 | 0 | 0 | 0 | Q | Q | Q | | | | 0 | 0 | 0 | 1 | Q | Q | Hi Z | | | | 0 | 0 | 1 | 0 | Q | Hi Z | Q | | | | 0 | 0 | 1 | 1 | Q | Hi Z | Hi Z | | | | 0 | 1 | 0 | 0 | Hi Z | Q | Q | | | | 0 | 1 | 0 | 1 | Hi Z | Hi Z Q | | | | | 0 | 1 | 1 | 0 | Hi Z Hi Z | | Q | | | | 0 | 1 | 1 | 1 | Hi Z | Hi Z | Hi Z | | | | 1 | 0 | 0 | 0 | Hi Z | Hi Z | Hi Z | | | | 1 | 0 | 0 | 1 | Hi Z | Hi Z | PL | | | | 1 | 0 | 1 | 0 | Hi Z | PL | Hi Z | | | | 1 | 0 | 1 | 1 | Hi Z | PL | PL | | | | 1 | 1 | 0 | 0 | PL | Hi Z | Hi Z | | | | 1 | 1 | 0 | 1 | PL | Hi Z | PL | | | | 1 | 1 | 1 | 0 | PL | PL | Hi Z | | | | 1 | 1 | 1 | 1 | PL | PL | PL | | | NOTES: 2577 tbl 02 - Hi Z = Output buffers at high impedance (output disabled) - Q = Output buffers at low impedance. Contents of output register will be transferred to output pins. - PL = Output buffers at high impedance or output disabled. Preload data supplied externally at output pins will be loaded into the output register at the rising edge of CLKP. ### **NOTES ON TWO'S COMPLEMENT FORMATS** - 1. In two's complement notation, the location of the binary point that signifies the separation of the fractional and integer fileds is just after the sign, between the sign bit (-2°) and the next significant bit for the multiplier inputs. This same format is carried over to the output format, except that the extended significance of the integer filed is provided to extend the utility of the accumulator. In the case of the output rotation, the output binary point is located between the2° and 2° bit positions. The location of the binary point is arbitrary, as long as there is consistency with both the input and output formats. The number filed can be considered entirely integer with the binary point just to the right of the least significant bit for the input, product and the accumulated sum. - 2. When in the non-accumulating mode, the first four bits (P³⁴ to P³⁴) will all indicate the sign of the product. Additionally, the P³⁰ term will also indicate the sign with one exception, when multiplying -1 x -1. With the additional bits that are available in this multiplier, the -1 x -1 is a valid operation that yields a +1 product. - 3. In operations that require the accumulation of single products or sum of products, there is no change in format. To allow for a valid summation beyond that available for a single multiplication product, three additional significant bits (guard bits) are provided. This is the same as if the product was accumulated off-chip in a separate 35-bit wide adder. Taking the sign at the most significant bit position will guarantee that the largest number field will be used. When the accumulated sum only occupies the right hand portion of the accumulator, the sign will be extended into the lesser significant bit positions. # ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup> | Symbol | Rating | Commercial | Military | Unit | | | |--------|--------------------------------------|----------------------|----------------------|------|--|--| | Vcc | Power Supply<br>Voltage | -0.5 to +7.0 | -0.5 to +7.0 | V | | | | VTERM | Terminal Voltage with Respect to GND | -0.5 to<br>Vcc +0.5V | -0.5 to<br>Vcc +0.5V | ٧ | | | | Та | Operating<br>Temperature | ' ' | | | | | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | ç | | | | Тѕтс | Storage<br>Temperature | –55 to +125 | -65 to +150 | °C | | | | lout | DC Output<br>Current | 50 | 50 | mA | | | #### NOTE: 2577 tbl 03 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **CAPACITANCE** (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | | |--------|--------------------------|------------|------|------|--| | CIN | Input Capacitance | VIN = 0V | 10 | pF | | | Соит | Output Capacitance | Vout = 0V | 12 | pF | | NOTE: 2577 tbl 04 1. This parameter is measured at characterization and not 100% tested. # DC ELECTRICAL CHARACTERISTICS (Commercial: $Vcc = 5.0V \pm 10\%$ , $TA = 0^{\circ}C$ to $+70^{\circ}C$ ; Military: $Vcc = 5V \pm 10\%$ , $TA = -55^{\circ}C$ to $+125^{\circ}C$ ) | | | | Commercial | | | | Military | | | |------------------------|--------------------------------------|----------------------------------------------------------------------|------------|---------------------|------|------|---------------------|------|------------| | Symbol | Parameter | Test Conditions <sup>(5)</sup> | Min. | Typ. <sup>(1)</sup> | Max. | Min. | Typ. <sup>(1)</sup> | Max. | Unit | | VIH | Input High Voltage | Guaranteed Logic HIGH Level | 2.0 | _ | _ | 2.0 | _ | _ | ٧ | | VIL | Input Low Voltage | Guaranteed Logic LOW Level | _ | _ | 0.8 | _ | _ | 0.8 | ٧ | | LI | Input Leakage Current | Vcc = Max., Vin = 0V to Vcc | _ | _ | 10 | _ | | 10 | μΑ | | ILO | Output Leakage Current | Vcc = Max., Outputs Disabled<br>Vout = 0 to Vcc | _ | | 10 | 1 | _ | 10 | μΑ | | Vон | Output HIGH Voltage | Vcc = Min., IoH = -2.0mA | 2.4 | _ | 1 | 2.4 | _ | 1 | ٧ | | Vol <sup>(4)</sup> | Output LOW Voltage | Vcc = Min., IoL = 4mA | _ | _ | 0.4 | - | _ | 0.4 | ٧ | | los | Output Short Circuit Current | Vcc = Max., Vo GND | -20 | _ | -100 | -20 | _ | -100 | mΑ | | Icc <sup>(2)</sup> | Operating Power Supply Current | Vcc = Max., Outputs Enabled<br>f= 10MHz <sup>(2)</sup><br>CL = 50 pF | _ | 45 | 90 | | 45 | 110 | mA | | ICCQ1 | Quiescent Power Supply Current | $VIN \ge VIH$ , $VIN \le VIL$ | _ | 20 | 30 | _ | 20 | 30 | mA | | ICCQ2 | Quiescent Power Supply Current | $VIN \ge VCC -0.2V$ , $VIN \le 0.2V$ | | 4 | 10 | _ | 4 | 12 | mA | | Icc/f <sup>(2,3)</sup> | Increase in Power Supply Current MHz | Vcc = Max., Outputs Disabled | _ | | 6 | | _ | 8 | mA/<br>MHz | NOTES: 2577 tbl 05 - 1. Typical implies Vcc = 5V and Ta = +25°C. - 2. Icc is measured at 10MHz and VIN = 0 to 3V. For frequencies greater than 10MHz, the following equation is used for the commercial range: Icc = 90+ 6(f -10)mA, where f = operating frequency in MHz. For the military range, Icc = 110 + 8(f -10), f = operating frequency in MHz, f = 1/tmA. - 3. For frequencies greater than 10MHz, guaranteed by design, not production tested. - 4. IOL = 4mA for tMA > 55ns. - 5. For conditions shown as Max. or Min., use appropriate value specified under electrical characteristics. #### AC ELECTRICAL CHARACTERISTICS COMMERCIAL (Vcc = $5V \pm 10\%$ , TA = $0^{\circ}$ to $+70^{\circ}$ C) | | | 7210 | )L20 | 7210L25 | | 7210L35 | | 7210L45 | | 7210L55 | | 7210L65 | | | |------------------|-------------------------------------|------|------|---------|------|---------|------|---------|------|---------|------|---------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>MA</sub> | Multiply-Accumulate Time(2) | 2.0 | 20 | 2.0 | 25 | 2.0 | 35 | 2.0 | 45 | 2.0 | 55 | 2.0 | 65 | ns | | t <sub>D</sub> | Output Delay <sup>(2)</sup> | 2.0 | 18 | 2.0 | 20 | 2.0 | 25 | 2.0 | 25 | 2.0 | 30 | 2.0 | 35 | ns | | t <sub>ENA</sub> | 3-State Enable Time | _ | 18 | - | 20 | - | 25 | - | 25 | - | 30 | ı | 30 | ns | | t <sub>DIS</sub> | 3-State Disable Time <sup>(1)</sup> | — | 18 | _ | 20 | _ | 25 | _ | 25 | _ | 30 | _ | 30 | ns | | t <sub>S</sub> | Input Register Set-up Time | 10 | _ | 12 | _ | 12 | _ | 15 | ı | 20 | - | 25 | 1 | ns | | t <sub>H</sub> | Input Register Hold Time | 3 | _ | 3 | _ | 3 | _ | 3 | - | 3 | _ | 3 | _ | ns | | t <sub>PW</sub> | Clock Pulse Width | 9 | | 10 | _ | 10 | _ | 15 | - | 20 | _ | 25 | - | ns | | t <sub>HCL</sub> | Relative Hold Time | 0 | | 0 | _ | 0 | _ | 0 | - | 0 | _ | 0 | _ | ns | NOTES: 2577 tbl 06 - 1. Transition is measured ±500mV from steady state voltage. - 2. Minimum delays guaranteed but not tested # AC ELECTRICAL CHARACTERISTICS MILITARY (Vcc = $5V \pm 10\%$ , TA = $-55^{\circ}$ to $+125^{\circ}$ C) | | | 7210 | )L25 | 7210L30 | | 7210L40 | | 7210L55 | | 7210L65 | | 7210L75 | | | |------------------|-------------------------------------|------|------|---------|------|---------|------|---------|------|---------|------|---------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>MA</sub> | Multiply-Accumulate Time(2) | 2.0 | 25 | 2.0 | 30 | 2.0 | 40 | 2.0 | 55 | 2.0 | 65 | 2.0 | 75 | ns | | t <sub>D</sub> | Output Delay <sup>(2)</sup> | 2.0 | 20 | 2.0 | 20 | 2.0 | 25 | 2.0 | 30 | 2.0 | 35 | 2.0 | 35 | ns | | t <sub>ENA</sub> | 3-State Enable Time | | 20 | - | 20 | - | 25 | - | 30 | _ | 30 | ı | 35 | ns | | t <sub>DIS</sub> | 3-State Disable Time <sup>(1)</sup> | _ | 20 | - | 20 | - | 25 | - | 25 | _ | 30 | 1 | 30 | ns | | t <sub>S</sub> | Input Register Set-up Time | 12 | _ | 12 | _ | 15 | _ | 20 | ı | 25 | _ | 25 | - | ns | | t <sub>H</sub> | Input Register Hold Time | 3 | _ | 3 | _ | 3 | _ | 3 | ı | 3 | - | 3 | - | ns | | t <sub>PW</sub> | Clock Pulse Width | 10 | _ | 10 | _ | 15 | _ | 20 | ı | 25 | - | 25 | - | ns | | t <sub>HCL</sub> | Relative Hold Time | 0 | _ | 0 | _ | 0 | _ | 0 | - | 0 | _ | 0 | _ | ns | NOTES: 2577 tbl 07 - 1. Transition is measured ±500mV from steady state voltage. - 2. Minimum delays guaranteed but not tested Figure 1. Timing Diagram © 2019 Renesas Electronics Corporation Figure 3. Fractional Unsigned Mgnitude Notation 2577 drw 13 Figure 5. Integer Unsigned Magnitude Notation | TNIO | SIGNAL | DIGIT<br>VALUE | SIGNAL | DIGIT<br>VALUE | SIGNAL | DIGIT<br>VALUE | | | | TNI | SIGNAL | DIGIT<br>VALUE | SIGNAL | DIGIT<br>VALUE | SIGNAL | DIGIT<br>VALUE | |--------------|-----------------|----------------------------------|---------|----------------|-------------------|---------------------------------|---------------------------------------------|---|--|--------------|---------------------|-----------------|-------------|-----------------|-----------------|---------------------------------| | BINARY POINT | °× | 20 | ° × | 20 | P <sub>0</sub> | 2 <sub>0</sub> | 2577 drw 12 | | | BINARY POINT | S<br>0× | 20 VA | ν<br>γ<br>ο | 20 VA | P <sub>0</sub> | 20<br>A \ | | ā | × | 21 | 7 | 21 | 7 | 21 | 2577 | | | BIN | × | 21 2 | 7 | 21 | <u>т</u> | 21 2 | | | X2 | 22 | Υ2 | 22 | P2 | 22 | | | | | X X | 22 2 | Υ2 Υ | 22 2 | P <sub>2</sub> | 22 2 | | | X3 | ్ద | ₹ | گر | E. | 23 | | | | | × × | 23 | \<br>\ | 23 2 | P <sub>3</sub> | 23 2 | | | X 4 | 24 | 7 | 24 | Α | 24 | | | | | * X | 24 | ¥ 4 | 24 | P-4 | 24 | | | X5 | 25 | 75 | 22 | Ps | 2 <sub>2</sub> | | | | | × 5 | 25 | ,<br>Y | 25 | P | 25 | | | 9X | 2 <sub>6</sub> | 9<br>× | 2 <sub>6</sub> | P6 | 2 <sub>e</sub> | | | | | 9<br>X | 2 <sub>6</sub> | 9 | 2 <sub>6</sub> | Pe | 2 <sub>6</sub> | | | × | 27 | 7 | 2, | P7 | 2′ | LSP | | | | × | 27 | Υ _ | 27 | P7 | 27 | | | X8 | 28 | ⊁ | 2 <sub>8</sub> | P <sub>8</sub> | 2 <sub>8</sub> | | | | | × | 28 | 8 × | 28 | P.8 | 28 | | | X11 X10 X9 | 29 | 6<br>7 | 29 | Р9 | 29 | | | | | 8<br>8 | 29 | 6 ≻ | 29 | Р. | 29 | | | X10 | 210 | 1 Y10 | 210 | 1 P 10 | 210 | | | | | X 10 X 9 | 2 <sup>10</sup> | Υ 10 | 2 <sup>10</sup> | <b>P</b> 10 | 2 <sup>10</sup> | | | | 2 2 11 | 7 Y 11 | 2 211 | 2 P11 | 2 211 | | | | | X15 X14 X13 X12 X11 | 211 | 71 | 211 | P <sub>11</sub> | 211 | | | X15 X14 X13 X12 | 3 212 | 3 Y12 | 3 212 | 3 P <sub>12</sub> | 3 212 | <u>.</u> | | | | X12 | 212 | Υ12 | 212 | P <sub>12</sub> | 212 | | | 4 X1 | 213 | 4 Y13 | 4 213 | 4 P13 | 4 213 | Votat | | | | X 13 | 213 | Y 13 | 213 | P 13 | 213 | | | 15 X1 | -2 <sup>15</sup> 2 <sup>14</sup> | Y15 Y14 | -215 214 | P15 P14 | 2 <sup>15</sup> 2 <sup>14</sup> | Jent I | | | | X | 214 | 7 × 14 | 214 | P 14 | 214 | | | × | 7 | > | | P <sub>16</sub> | 2 <sup>16</sup> 2 | Figure 4. Integer Two's Complement Notation | • | | | × | 215 | Y 15 | 215 | 6 P15 | 3 215 | | | | | | | P17 | 2 <sup>17</sup> 2 | S | | | | | | | × | 7 P16 | 216 | | | | | | | P18 P | 2 <sup>18</sup> 2 | vs'o | | | | | | | | 8 P 17 | 8 217 | | | | | | | P19 | 2 <sup>19</sup> 2 | ger | ) | | | | | | | 19 P18 | 9 218 | | | | | | | P <sub>20</sub> F | 2 <sup>20</sup> 2 | In | | | | | | | | P20 P19 | 2 <sup>20</sup> 2 <sup>19</sup> | | | | | | | D21 | 221 | ure 2 | | | | | | | | P <sub>21</sub> | 2 <sup>21</sup> 2′ | | | | | | | P22 P21 | 2 <sup>22</sup> | Ë | ) | | | | | | | P22 P | 2 <sup>22</sup> 2 | | | | | | | P23 | | MSP | | | | | | | | P 23 | 2 <sup>23</sup> 2 | | | | | | | P24 | 2 <sup>24</sup> | _ | | | | | | | | P24 | 2 <sup>24</sup> 2 | | | | | | | P25 | 2 <sup>25</sup> | | | | | | | | | P 25 | 2 <sup>25</sup> | | | | | | | P26 | 2 <sup>26</sup> | | | | | | | | | P 26 | 2 <sup>26</sup> | | | | | | | P27 | 2 <sup>27</sup> | | | | | | | | | P27 | 2 <sup>27</sup> | | | | | | | P <sub>28</sub> | 2 <sup>28</sup> | | | | | | | | | P28 | 2 <sup>28</sup> | | | | | | | P <sub>29</sub> | 2 <sup>29</sup> | | | | | | | | | P 29 | 2 <sup>29</sup> | | | | | | | P <sub>30</sub> | 230 | | | | | | | | | P 30 | 230 | | | | | | | P31 | 231 | | | | | | | | | P <sub>31</sub> | 231 | | | | | | | P32 | 232 | • | | | | | | | | P32 | 2 <sup>32</sup> | | | | | | | 4 P33 | 233 | × | | | | | | | | t P33 | 233 | | | | | | | P <sub>34</sub> | -234 | | | | | | | | | P34 | 2 <sup>34</sup> | | | | | | | | II | | | | | | | | | | II | # TEST CIRCUITS AND WAVEFORMS TEST CIRCUITS FOR ALL OUTPUTS 2577 drw 06 #### **SWITCH POSITION** | Test | Switch | | | | | | |-----------------------------------------|--------|--|--|--|--|--| | Open Drain<br>Disable Low<br>Enable Low | Closed | | | | | | | LITABLE LOW | | | | | | | | All Other Tests | Open | | | | | | #### **DEFINITIONS:** 2577 lnk 09 CL= Load capacitance: includes jig and probe capacitance. RT = Termination resistance: should be equal to Zou⊤ of the Pulse Generator. # SET-UP, HOLD AND RELEASE TIMES #### **PULSE WIDTH** # **PROPAGATION DELAY** #### **ENABLE AND DISABLE TIMES** #### NOTES: - Diagram shown for input Control Enable-LOW and input Control Disable-HIGH - 2. Pulse Generator for All Pulses: Rate ≤ 1.0MHz; tF ≤ 2.5ns; tR ≤ 2.5ns # **ORDERING INFORMATION** # This datasheet has been downloaded from: www. Data sheet Catalog.com Datasheets for electronic components. #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.