

LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018

## FEATURES:

- 256 x 18-bit organization array (IDT72205LB)
- 512 x 18-bit organization array (IDT72215LB)
- 1,024 x 18-bit organization array (IDT72225LB)
- 2,048 x 18-bit organization array (IDT72235LB)
- 4,096 x 18-bit organization array (IDT72245LB)
- 10 ns read/write cycle time
- Empty and Full flags signal FIFO status
- Easy expandable in depth and width
- Asynchronous or coincident read and write clocks
- Programmable Almost-Empty and Almost-Full flags with default settings
- Half-Full flag capability
- Dual-Port zero fall-through time architecture
- Output enable puts output data bus in high-impedance state
- High-performance submicron CMOS technology
- Available in a 64-lead thin quad flatpack (TQFP/STQFP) and plastic lead chip carrier (PLCC)
- Industrial temperature range (-40°C to +85°C) is available
- Green parts available, see ordering information

## DESCRIPTION:

The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high speed, low-power First-In, First-Out (FIFO) memories with clocked read and

write controls. These FIFOs are applicable for a wide variety of data buffering needs, such as optical disk controllers, Local Area Networks (LANs), and interprocessor communication.

These FIFOs have 18-bit input and output ports. The input port is controlled by a free-running clock (WCLK), and an input enable pin (WEN). Data is read into the synchronous FIFO on every clock when WEN is asserted. The output port is controlled by another clock pin (RCLK) and another enable pin (REN). The read clock can be tied to the write clock for single clock operation or the two clocks can run asynchronous of one another for dual-clock operation. An Output Enable pin (OE) is provided on the read port for three-state control of the output.

The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF), and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The offset loading of the programmable flags is controlled by a simple state machine, and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available when the FIFO is used in a single device configuration.

These devices are depth expandable using a Daisy-Chain technique. The XI and X0 pins are used to expand the FIFOs. In depth expansion configuration, First Load (FL) is grounded on the first device and set to HIGH for all other devices in the Daisy Chain.

The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated using high-speed submicron CMOS technology.

## FUNCTIONAL BLOCK DIAGRAM



2766 drw 01

IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.

COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES

NOVEMBER 2017

## PIN CONFIGURATIONS



2766 drw 02

PLCC (J68-1, order code: J)  
 TOP VIEW



2766 drw 03

TQFP (PN64-1, order code: PF)  
 STQFP (PP64-1, order code: TF)  
 TOP VIEW

## PIN DESCRIPTION

| Symbol              | Name                               | I/O | Description                                                                                                                                                                                                                                                                                                                                               |
|---------------------|------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0–D17              | Data Inputs                        | I   | Data inputs for a 18-bit bus.                                                                                                                                                                                                                                                                                                                             |
| $\overline{RS}$     | Reset                              | I   | When $\overline{RS}$ is set LOW, internal read and write pointers are set to the first location of the RAM array, $\overline{FF}$ and $\overline{PAF}$ go HIGH, and $\overline{PAE}$ and $\overline{EF}$ go LOW. A reset is required before an initial WRITE after power-up.                                                                              |
| WCLK                | Write Clock                        | I   | When $\overline{WEN}$ is LOW, data is written into the FIFO on a LOW-to-HIGH transition of WCLK, if the FIFO is not full.                                                                                                                                                                                                                                 |
| $\overline{WEN}$    | Write Enable                       | I   | When $\overline{WEN}$ is LOW and LD is HIGH, data is written into the FIFO on every LOW-to-HIGH transition of WCLK. When $\overline{WEN}$ is HIGH, the FIFO holds the previous data. Data will not be written into the FIFO if the $\overline{FF}$ is LOW.                                                                                                |
| RCLK                | Read Clock                         | I   | When $\overline{REN}$ is LOW, data is read from the FIFO on a LOW-to-HIGH transition of RCLK, if the FIFO is not empty.                                                                                                                                                                                                                                   |
| $\overline{REN}$    | Read Enable                        | I   | When $\overline{REN}$ is LOW, and $\overline{LD}$ is HIGH, data is read from the FIFO on every LOW-to-HIGH transition of RCLK. When $\overline{REN}$ is HIGH, the output register holds the previous data. Data will not be read from the FIFO if the $\overline{EF}$ is LOW.                                                                             |
| $\overline{OE}$     | Output Enable                      | I   | When $\overline{OE}$ is LOW, the data output bus is active. If $\overline{OE}$ is HIGH, the output data bus will be in a high-impedance state.                                                                                                                                                                                                            |
| $\overline{LD}$     | Load                               | I   | When $\overline{LD}$ is LOW, data on the inputs D0–D11 is written to the offset and depth registers on the LOW-to-HIGH transition of the WCLK, when $\overline{WEN}$ is LOW. When $\overline{LD}$ is LOW, data on the outputs Q0–Q11 is read from the offset and depth registers on the LOW-to-HIGH transition of the RCLK, when $\overline{REN}$ is LOW. |
| $\overline{FL}$     | First Load                         | I   | In the single device or width expansion configuration, $\overline{FL}$ is grounded. In the depth expansion configuration, $\overline{FL}$ is grounded on the first device (first load device) and set to HIGH for all other devices in the Daisy Chain.                                                                                                   |
| $\overline{WXI}$    | Write Expansion                    | I   | In the single device or width expansion configuration, $\overline{WXI}$ is grounded. In the depth expansion configuration, $\overline{WXI}$ is connected to $\overline{WXO}$ (Write Expansion Out) of the previous device.                                                                                                                                |
| $\overline{RXI}$    | Read Expansion                     | I   | In the single device or width expansion configuration, $\overline{RXI}$ is grounded. In the depth expansion configuration, $\overline{RXI}$ is connected to $\overline{RXO}$ (Read Expansion Out) of the previous device.                                                                                                                                 |
| $\overline{FF}$     | Full Flag                          | O   | When $\overline{FF}$ is LOW, the FIFO is full and further data writes into the input are inhibited. When $\overline{FF}$ is HIGH, the FIFO is not full. $\overline{FF}$ is synchronized to WCLK.                                                                                                                                                          |
| $\overline{EF}$     | Empty Flag                         | O   | When $\overline{EF}$ is LOW, the FIFO is empty and further data reads from the output are inhibited. When $\overline{EF}$ is HIGH, the FIFO is not empty. $\overline{EF}$ is synchronized to RCLK.                                                                                                                                                        |
| $\overline{PAE}$    | Programmable Almost-Empty Flag     | O   | When $\overline{PAE}$ is LOW, the FIFO is almost empty based on the offset programmed into the FIFO. The default offset at reset is 31 from empty for IDT72205LB, 63 from empty for IDT72215LB, and 127 from empty for IDT72225LB/72235LB/72245LB.                                                                                                        |
| $\overline{PAF}$    | Programmable Almost-Full Flag      | O   | When $\overline{PAF}$ is LOW, the FIFO is almost-full based on the offset programmed into the FIFO. The default offset at reset is 31 from full for IDT72205, 63 from full for IDT72215LB, and 127 from full for IDT72225LB/72235LB/72245LB.                                                                                                              |
| $\overline{WXO/HF}$ | Write Expansion Out/Half-Full Flag | O   | In the single device or width expansion configuration, the device is more than half full when $\overline{HF}$ is LOW. In the depth expansion configuration, a pulse is sent from $\overline{WXO}$ to $\overline{WXI}$ of the next device when the last location in the FIFO is written.                                                                   |
| $\overline{RXO}$    | Read Expansion Out                 | O   | In the depth expansion configuration, a pulse is sent from $\overline{RXO}$ to $\overline{RXI}$ of the next device when the last location in the FIFO is read.                                                                                                                                                                                            |
| Q0–Q17              | Data Outputs                       | O   | Data outputs for an 18-bit bus.                                                                                                                                                                                                                                                                                                                           |
| Vcc                 | Power                              |     | +5V power supply pins.                                                                                                                                                                                                                                                                                                                                    |
| GND                 | Ground                             |     | Eight ground pins for the PLCC and seven ground pins for the TQFP/STQFP.                                                                                                                                                                                                                                                                                  |

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Rating                               | Commercial   | Unit |
|--------|--------------------------------------|--------------|------|
| VTERM  | Terminal Voltage with respect to GND | -0.5 to +7.0 | V    |
| TSTG   | Storage Temperature                  | -55 to +125  | °C   |
| IOUT   | DC Output Current                    | -50 to +50   | mA   |

### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## RECOMMENDED DC OPERATING CONDITIONS

| Symbol             | Parameter                                | Min. | Typ. | Max. | Unit |
|--------------------|------------------------------------------|------|------|------|------|
| Vcc                | Supply Voltage Commercial/Industrial     | 4.5  | 5.0  | 5.5  | V    |
| GND                | Supply Voltage                           | 0    | 0    | 0    | V    |
| VIH                | Input High Voltage Commercial/Industrial | 2.0  | —    | —    | V    |
| VIL <sup>(1)</sup> | Input Low Voltage Commercial/Industrial  | —    | —    | 0.8  | V    |
| TA                 | Operating Temperature Commercial         | 0    | —    | 70   | °C   |
| TA                 | Operating Temperature Industrial         | -40  | —    | 85   | °C   |

### NOTE:

- 1.5V undershoots are allowed for 10ns once per cycle.

## DC ELECTRICAL CHARACTERISTICS

(Commercial: Vcc = 5V ± 10%, TA = 0°C to +70°C; Industrial: Vcc = 5V ± 10%V, TA = -40°C to +85°C)

| Symbol                              | Parameter                                         | IDT72205LB<br>IDT72215LB<br>IDT72225LB<br>IDT72235LB<br>IDT72245LB<br>Commercial and Industrial <sup>(1)</sup><br>tCLK = 10, 15, 25 ns |      |      | Unit |
|-------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
|                                     |                                                   | Min.                                                                                                                                   | Typ. | Max. |      |
| IL <sup>(2)</sup>                   | Input Leakage Current (any input)                 | -1                                                                                                                                     | —    | 1    | µA   |
| IL <sub>O</sub> <sup>(3)</sup>      | Output Leakage Current                            | -10                                                                                                                                    | —    | 10   | µA   |
| V <sub>OH</sub>                     | Output Logic "1" Voltage, I <sub>OH</sub> = -2 mA | 2.4                                                                                                                                    | —    | —    | V    |
| V <sub>OL</sub>                     | Output Logic "0" Voltage, I <sub>OL</sub> = 8 mA  | —                                                                                                                                      | —    | 0.4  | V    |
| I <sub>CC1</sub> <sup>(4,5,6)</sup> | Active Power Supply Current                       | —                                                                                                                                      | —    | 60   | mA   |
| I <sub>CC2</sub> <sup>(4,7)</sup>   | Standby Current                                   | —                                                                                                                                      | —    | 5    | mA   |

### NOTES:

- Industrial Temperature Range Product for the 15ns and the 25ns speed grades are available as a standard device.
- Measurements with 0.4 ≤ V<sub>IN</sub> ≤ V<sub>cc</sub>.
- OE ≥ VIH, 0.4 ≤ V<sub>OUT</sub> ≤ V<sub>cc</sub>.
- Tested with outputs disabled (I<sub>OUT</sub> = 0).
- RCLK and WCLK toggle at 20 MHz and data inputs switch at 10 MHz.
- For the IDT72205/72215/72225 the typical I<sub>CC1</sub> = 1.81 + 1.12\*fs + 0.02\*CL\*fs (in mA);  
 for the IDT72235/72245 the typical I<sub>CC1</sub> = 2.85 + 1.30\*fs + 0.02\*CL\*fs (in mA)  
 These equations are valid under the following conditions:  
 V<sub>cc</sub> = 5V, TA = 25°C, fs = WCLK frequency = RCLK frequency (in MHz, using TTL levels), data switching at fs/2, CL = capacitive load (in pF).
- All Inputs = V<sub>cc</sub> - 0.2V or GND + 0.2V, except RCLK and WCLK, which toggle at 20 MHz.

## CAPACITANCE (TA = +25°C, f = 1.0MHz)

| Symbol                            | Parameter <sup>(1)</sup> | Conditions            | Max. | Unit |
|-----------------------------------|--------------------------|-----------------------|------|------|
| C <sub>IN</sub> <sup>(2)</sup>    | Input Capacitance        | V <sub>IN</sub> = 0V  | 10   | pF   |
| C <sub>OUT</sub> <sup>(1,2)</sup> | Output Capacitance       | V <sub>OUT</sub> = 0V | 10   | pF   |

### NOTES:

- With output deselected, (OE ≥ VIH).
- Characterized values, not currently tested.

## AC ELECTRICAL CHARACTERISTICS

(Commercial: VCC = 5V ± 10%, TA = 0°C to +70°C; Industrial: VCC = 5V ± 10%, TA = -40°C to +85°C)

| Symbol            | Parameter                                                 | Commercial |      | Commercial & Industrial <sup>(1)</sup> |      | Unit |    |     |
|-------------------|-----------------------------------------------------------|------------|------|----------------------------------------|------|------|----|-----|
|                   |                                                           | Min.       | Max. | Min.                                   | Max. |      |    |     |
| $f_s$             | Clock Cycle Frequency                                     | —          | 100  | —                                      | 66.7 | —    | 40 | MHz |
| $t_a$             | Data Access Time                                          | 2          | 6.5  | 2                                      | 10   | 2    | 15 | ns  |
| $t_{CLK}$         | Clock Cycle Time                                          | 10         | —    | 15                                     | —    | 25   | —  | ns  |
| $t_{CLKH}$        | Clock HIGH Time                                           | 4.5        | —    | 6                                      | —    | 10   | —  | ns  |
| $t_{CLKL}$        | Clock LOW Time                                            | 4.5        | —    | 6                                      | —    | 10   | —  | ns  |
| $t_{DS}$          | Data Set-up Time                                          | 3          | —    | 4                                      | —    | 6    | —  | ns  |
| $t_{DH}$          | Data Hold Time                                            | 0          | —    | 1                                      | —    | 1    | —  | ns  |
| $t_{ENS}$         | Enable Set-up Time                                        | 3          | —    | 4                                      | —    | 6    | —  | ns  |
| $t_{ENH}$         | Enable Hold Time                                          | 0          | —    | 1                                      | —    | 1    | —  | ns  |
| $t_{RS}$          | Reset Pulse Width <sup>(2)</sup>                          | 10         | —    | 15                                     | —    | 25   | —  | ns  |
| $t_{RSS}$         | Reset Set-up Time                                         | 8          | —    | 10                                     | —    | 15   | —  | ns  |
| $t_{RSR}$         | Reset Recovery Time                                       | 8          | —    | 10                                     | —    | 15   | —  | ns  |
| $t_{RSF}$         | Reset to Flag and Output Time                             | —          | 15   | —                                      | 20   | —    | 25 | ns  |
| $t_{OLZ}$         | Output Enable to Output in Low-Z <sup>(3)</sup>           | 0          | —    | 0                                      | —    | 0    | —  | ns  |
| $t_{OE}$          | Output Enable to Output Valid                             | 3          | 6    | 3                                      | 8    | 3    | 12 | ns  |
| $t_{OHZ}$         | Output Enable to Output in High-Z <sup>(3)</sup>          | 3          | 6    | 3                                      | 8    | 3    | 12 | ns  |
| $t_{WFF}$         | Write Clock to Full Flag                                  | —          | 6.5  | —                                      | 10   | —    | 15 | ns  |
| $t_{REF}$         | Read Clock to Empty Flag                                  | —          | 6.5  | —                                      | 10   | —    | 15 | ns  |
| $t_{PAF}$         | Clock to Asynchronous Programmable Almost-Full Flag       | —          | 17   | —                                      | 24   | —    | 26 | ns  |
| $t_{PAE}$         | Clock to Programmable Almost-Empty Flag                   | —          | 17   | —                                      | 24   | —    | 26 | ns  |
| $t_{HF}$          | Clock to Half-Full Flag                                   | —          | 17   | —                                      | 24   | —    | 26 | ns  |
| $t_{xo}$          | Clock to Expansion Out                                    | —          | 6.5  | —                                      | 10   | —    | 15 | ns  |
| $t_{xi}$          | Expansion In Pulse Width                                  | 3          | —    | 6.5                                    | —    | 10   | —  | ns  |
| $t_{xis}$         | Expansion In Set-Up Time                                  | 3.5        | —    | 5                                      | —    | 10   | —  | ns  |
| $t_{SKEW1}$       | Skew time between Read Clock & Write Clock for Full Flag  | 5          | —    | 6                                      | —    | 10   | —  | ns  |
| $t_{SKEW2}^{(2)}$ | Skew time between Read Clock & Write Clock for Empty Flag | 5          | —    | 6                                      | —    | 10   | —  | ns  |

### NOTES:

1. Industrial temperature range product for the 15ns and the 25ns speed grades are available as a standard device. All other speed grades are available by special order.
2. Pulse widths less than minimum values are not allowed.
3. Values guaranteed by design, not currently tested.

## AC TEST CONDITIONS

|                               |              |
|-------------------------------|--------------|
| Input Pulse Levels            | GND to 3.0V  |
| Input Rise/Fall Times         | 3ns          |
| Input Timing Reference Levels | 1.5V         |
| Output Reference Levels       | 1.5V         |
| Output Load                   | See Figure 1 |



Figure 1. Output Load

\* Includes jig and scope capacitances.

## SIGNAL DESCRIPTIONS:

### INPUTS:

#### DATA IN (D0 - D17)

Data inputs for 18-bit wide data.

### CONTROLS:

#### RESET (RS)

Reset is accomplished whenever the Reset (RS) input is taken to a LOW state. During reset, both internal read and write pointers are set to the first location. A reset is required after power-up before a write operation can take place. The Full Flag (FF), Half-Full Flag (HF) and Programmable Almost-Full Flag (PAF) will be reset to HIGH after trSF. The Empty Flag (EF) and Programmable Almost-Empty Flag (PAE) will be reset to LOW after trSF. During reset, the output register is initialized to all zeros and the offset registers are initialized to their default values.

#### WRITE CLOCK (WCLK)

A write cycle is initiated on the LOW-to-HIGH transition of the Write Clock (WCLK). Data setup and hold times must be met with respect to the LOW-to-HIGH transition of WCLK.

The Write and Read Clocks can be asynchronous or coincident.

#### WRITE ENABLE (WEN)

When the WEN input is LOW and LD input is HIGH, data may be loaded into the FIFO RAM array on the rising edge of every WCLK cycle if the device is not full. Data is stored in the RAM array sequentially and independently of any ongoing read operation.

When WEN is HIGH, no new data is written in the RAM array on each WCLK cycle.

To prevent data overflow, FF will go LOW, inhibiting further write operations. Upon the completion of a valid read cycle, FF will go HIGH allowing a write to occur. The FF flag is updated on the rising edge of WCLK. WEN is ignored when the FIFO is full.

#### READ CLOCK (RCLK)

Data can be read on the outputs on the LOW-to-HIGH transition of the Read Clock (RCLK), when Output Enable (OE) is set LOW.

The Write and Read Clocks can be asynchronous or coincident.

#### READ ENABLE (REN)

When Read Enable is LOW and LD input is HIGH, data is loaded from the RAM array into the output register on the rising edge of every RCLK cycle if the device is not empty.

When the REN input is HIGH, the output register holds the previous data and no new data is loaded into the output register. The data outputs Q0-Qn maintain the previous data value.

Every word accessed at Qn, including the first word written to an empty FIFO, must be requested using REN. When the last word has been read from the FIFO, the Empty Flag (EF) will go LOW, inhibiting further read operations. REN is ignored when the FIFO is empty. Once a write is performed, EF will go HIGH allowing a read to occur. The EF flag is updated on the rising edge of RCLK.

#### OUTPUT ENABLE (OE)

When Output Enable (OE) is enabled (LOW), the parallel output buffers receive data from the output register. When OE is disabled (HIGH), the Q output data bus is in a high-impedance state.

#### LOAD (LD)

The IDT72205LB/72215LB/72225LB/72235LB/72245LB devices contain two 12-bit offset registers with data on the inputs, or read on the outputs. When the Load (LD) pin is set LOW and WEN is set LOW, data on the inputs D0-D11 is written into the Empty Offset register on the first LOW-to-HIGH transition of the Write Clock (WCLK). When the LD pin and (WEN) are held LOW then data is written into the Full Offset register on the second LOW-to-HIGH transition of (WCLK). The third transition of the write clock (WCLK) again writes to the Empty Offset register.

However, writing all offset registers does not have to occur at one time. One or two offset registers can be written and then by bringing the LD pin HIGH, the FIFO is returned to normal read/write operation. When the LD pin is set LOW, and WEN is LOW, the next offset register in sequence is written.

| <u>LD</u> | <u>WEN</u> | WCLK                                                                                 | Selection                                                                                                                                                                                                                           |
|-----------|------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0         | 0          |    | Writing to offset registers:<br>Empty Offset <br>Full Offset  |
| 0         | 1          |    | No Operation                                                                                                                                                                                                                        |
| 1         | 0          |   | Write Into FIFO                                                                                                                                                                                                                     |
| 1         | 1          |  | No Operation                                                                                                                                                                                                                        |

NOTE:

1. The same selection sequence applies to reading from the registers. REN is enabled and read is performed on the LOW-to-HIGH transition of RCLK.

Figure 2. Write Offset Register



2766 drw 05

NOTE:

1. Any bits of the offset register not being programmed should be set to zero.

Figure 3. Offset Register Location and Default Values

When the **LD** pin is LOW and **WEN** is HIGH, the WCLK input is disabled; then a signal at this input can neither increment the write offset register pointer, nor execute a write.

The contents of the offset registers can be read on the output lines when the **LD** pin is set LOW and **REN** is set LOW; then, data can be read on the LOW-to-HIGH transition of the read clock (RCLK). The act of reading the control registers employs a dedicated read offset register pointer. (The read and write pointers operate independently).

A read and a write should not be performed simultaneously to the offset registers.

### FIRST LOAD (**FL**)

**FL** is grounded to indicate operation in the Single Device or Width Expansion mode. In the Depth Expansion configuration, **FL** is grounded to indicate it is the first device loaded and is set to HIGH for all other devices in the Daisy Chain. (See Operating Configurations for further details.)

### WRITE EXPANSION INPUT (**WXI**)

This is a dual purpose pin. **WXI** is grounded to indicate operation in the Single Device or Width Expansion mode. **WXI** is connected to Write Expansion Out (**WXO**) of the previous device in the Daisy Chain Depth Expansion mode.

### READ EXPANSION INPUT (**RXI**)

This is a dual purpose pin. **RXI** is grounded to indicate operation in the Single Device or Width Expansion mode. **RXI** is connected to Read Expansion Out (**RXO**) of the previous device in the Daisy Chain Depth Expansion mode.

## OUTPUTS:

### FULL FLAG(**FF**)

When the FIFO is full, **FF** will go LOW, inhibiting further write operations. When **FF** is HIGH, the FIFO is not full. If no reads are performed after a reset, **FF** will go LOW after D writes to the FIFO. D = 256 writes for the IDT72205LB, 512 for the IDT72215LB, 1,024 for the IDT72225LB, 2,048 for the IDT72235LB and 4,096 for the IDT72245LB.

The **FF** is updated on the LOW-to-HIGH transition of the write clock (WCLK).

### EMPTY FLAG(**EF**)

When the FIFO is empty, **EF** will go LOW, inhibiting further read operations. When **EF** is HIGH, the FIFO is not empty.

The **EF** is updated on the LOW-to-HIGH transition of the read clock (RCLK).

### PROGRAMMABLE ALMOST-FULL FLAG (**PAF**)

The Programmable Almost-Full Flag (**PAF**) will go LOW when FIFO reaches the Almost-Full condition. If no reads are performed after Reset (**RS**), the **PAF** will go LOW after (256-m) writes for the IDT72205LB, (512-m) writes for the IDT72215LB, (1,024-m) writes for the IDT72225LB, (2,048-m) writes for the IDT72235LB and (4,096-m) writes for the IDT72245LB. The offset "m" is defined in the FULL offset register.

If there is no Full offset specified, the **PAF** will be LOW when the device is 31 away from completely full for IDT72205LB, 63 away from completely full for IDT72215LB, and 127 away from completely full for IDT72225LB/72235LB/72245LB.

The **PAF** is asserted LOW on the LOW-to-HIGH transition of the write clock (WCLK). **PAF** is reset to HIGH on the LOW-to-HIGH transition of the read clock (RCLK). Thus **PAF** is asynchronous.

### PROGRAMMABLE ALMOST-EMPTY FLAG (**PAE**)

The Programmable Almost-Empty Flag (**PAE**) will go LOW when the read pointer is "n+1" locations less than the write pointer. The offset "n" is defined in the EMPTY offset register.

If there is no Empty offset specified, the Programmable Almost-Empty Flag (**PAE**) will be LOW when the device is 31 away from completely empty for IDT72205LB, 63 away from completely empty for IDT72215LB, and 127 away from completely empty for IDT72225LB/72235LB/72245LB.

The **PAE** is asserted LOW on the LOW-to-HIGH transition of the read clock (RCLK). **PAE** is reset to HIGH on the LOW-to-HIGH transition of the write clock (WCLK). Thus **PAE** is asynchronous.

### WRITE EXPANSION OUT/HALF-FULL FLAG (**WXO/HF**)

This is a dual-purpose output. In the Single Device and Width Expansion mode, when Write Expansion In (**WXI**) and Read Expansion In (**RXI**) are grounded, this output acts as an indication of a half-full memory.

**TABLE 1 — STATUS FLAGS**

| Number of Words in FIFO       |                               |                                   |                                   |                                   | <b>FF</b> | <b>PAF</b> | <b>HF</b> | <b>PAE</b> | <b>EF</b> |
|-------------------------------|-------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------|------------|-----------|------------|-----------|
| IDT72205LB                    | IDT72215LB                    | IDT72225LB                        | IDT72235LB                        | IDT72245LB                        |           |            |           |            |           |
| 0                             | 0                             | 0                                 | 0                                 | 0                                 | H         | H          | H         | L          | L         |
| 1 to n <sup>(1)</sup>         | 1 to n <sup>(1)</sup>         | 1 to n <sup>(1)</sup>             | 1 to n <sup>(1)</sup>             | 1 to n <sup>(1)</sup>             | H         | H          | H         | L          | H         |
| (n + 1) to 128                | (n + 1) to 256                | (n + 1) to 512                    | (n + 1) to 1,024                  | (n + 1) to 2,048                  | H         | H          | H         | H          | H         |
| 129 to (256-(m+1))            | 257 to (512-(m+1))            | 513 to (1,024-(m+1))              | 1,025 to (2,048-(m+1))            | 2,049 to (4,096-(m+1))            | H         | H          | L         | H          | H         |
| (256-m) <sup>(2)</sup> to 255 | (512-m) <sup>(2)</sup> to 511 | (1,024-m) <sup>(2)</sup> to 1,023 | (2,048-m) <sup>(2)</sup> to 2,047 | (4,096-m) <sup>(2)</sup> to 4,095 | H         | L          | L         | H          | H         |
| 256                           | 512                           | 1,024                             | 2,048                             | 4,096                             | L         | L          | L         | H          | H         |

**NOTES:**

1. n = Empty Offset (Default Values : IDT72205LB n=31, IDT72215LB n = 63, IDT72225LB/72235LB/72245LB n = 127)

2. m = Full Offset (Default Values : IDT72205LB m=31, IDT72215LB m = 63, IDT72225LB/72235LB/72245LB m = 127)

After half of the memory is filled, and at the LOW-to-HIGH transition of the next write cycle, the Half-Full Flag goes LOW and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{HF}$ ) is then reset to HIGH by the LOW-to-HIGH transition of the Read Clock (RCLK). The  $\overline{HF}$  is asynchronous.

In the Daisy Chain Depth Expansion mode, WXI is connected to WXO of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse when the previous device writes to the last location of memory.

## READ EXPANSION OUT (RXO)

In the Daisy Chain Depth Expansion configuration, Read Expansion In (RXI) is connected to Read Expansion Out (RXO) of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse when the previous device reads from the last location of memory.

## DATA OUTPUTS (Q0-Q17)

Q0-Q17 are data outputs for 18-bit wide data.



## NOTES:

1. After reset, the outputs will be LOW if  $\overline{OE} = 0$  and tri-state if  $\overline{OE} = 1$ .
2. The clocks (RCLK, WCLK) can be free-running during reset.

Figure 4. Reset Timing<sup>(2)</sup>



**NOTE:**

1.  $t_{SKEW1}$  is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that  $\overline{FF}$  will go HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than  $t_{SKEW1}$ , then  $\overline{FF}$  may not change state until the next WCLK edge.

Figure 5. Write Cycle Timing



**NOTE:**

1.  $t_{SKEW2}$  is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that  $\overline{EF}$  will go HIGH during the current clock cycle. If the time between the rising edge of WCLK and the rising edge of RCLK is less than  $t_{SKEW2}$ , then  $\overline{EF}$  may not change state until the next RCLK edge.

Figure 6. Read Cycle Timing



2766 drw 09

NOTES:

1. When  $t_{SKEW2}$  minimum specification,  $t_{FRL}$  (maximum) =  $t_{CLK} + t_{SKEW2}$ . When  $t_{SKEW2} <$  minimum specification,  $t_{FRL}$  (maximum) = either  $2 \cdot t_{CLK} + t_{SKEW2}$  or  $t_{CLK} + t_{SKEW2}$ . The Latency Timing applies only at the Empty Boundary ( $\overline{EF}$  = LOW).
2. The first word is available the cycle after  $\overline{EF}$  goes HIGH, always.

Figure 7. First Data Word Latency after Reset with Simultaneous Read and Write



2766 drw 10

NOTE:

1.  $t_{SKEW1}$  is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that  $\overline{FF}$  will go HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than  $t_{SKEW1}$ , then  $\overline{FF}$  may not change state until the next WCLK edge.

Figure 8. Full Flag Timing



NOTE:

1. When tSKEW2 minimum specification, tFRL (maximum) = tCLK + tSKEW2. When tSKEW2 < minimum specification, tFRL (maximum) = either 2\*tCLK + tSKEW2 or tCLK + tSKEW2. The Latency Timing applies only at the Empty Boundary ( $\overline{EF}$  = LOW).

Figure 9. Empty Flag Timing



Figure 10. Write Programmable Registers



Figure 11. Read Programmable Registers



Figure 12. Programmable Almost-Empty Flag Timing



Figure 13. Programmable Almost-Full Flag Timing



Figure 14. Half-Full Flag Timing



NOTE:  
 1. Write to Last Physical Location.

Figure 15. Write Expansion Out Timing



NOTE:  
 1. Read from Last Physical Location.

Figure 16. Read Expansion Out Timing



Figure 17. Write Expansion In Timing



Figure 18. Read Expansion In Timing

## OPERATING CONFIGURATIONS

### SINGLE DEVICE CONFIGURATION

A single IDT72205LB/72215LB/72225LB/72235LB/72245LB may be used when the application requirements are for 256/512/1,024/2,048/4,096 words



Figure 19. Block Diagram of Single 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, 4,096 x 18 Synchronous FIFO

### WIDTH EXPANSION CONFIGURATION

Word width may be increased simply by connecting together the control signals of multiple devices. Status flags can be detected from any one device. The exceptions are the Empty Flag and Full Flag. Because of variations in skew between RCLK and WCLK, it is possible for flag assertion and deassertion to vary by one cycle between FIFOs. To avoid problems the user must create

composite flags by ANDing the Empty Flags of every FIFO, and separately ANDing all Full Flags. Figure 20 demonstrates a 36-word width by using two IDT72205LB/72215LB/72225LB/72235LB/72245LBs. Any word width can be attained by adding additional IDT72205LB/72215LB/72225LB/72235LB/72245LBs. Please see the Application Note AN-83.



NOTE:

1. Do not connect any output control signals directly together.

Figure 20. Block Diagram of 256 x 36, 512 x 36, 1,024 x 36, 2,048 x 36, 4,096 x 36 Synchronous FIFO Memory Used in a Width Expansion Configuration

## DEPTH EXPANSION CONFIGURATION — (WITH PROGRAMMABLE FLAGS)

These devices can easily be adapted to applications requiring more than 256/512/1,024/2,048/4,096 words of buffering. Figure 21 shows Depth Expansion using three IDT72205LB/72215LB/72225LB/72235LB/72245LBs. Maximum depth is limited only by signal loading. Follow these steps:

1. The first device must be designated by grounding the First Load ( $\overline{FL}$ ) control input.
2. All other devices must have  $\overline{FL}$  in the HIGH state.

3. The Write Expansion Out (WXO) pin of each device must be tied to the Write Expansion In (WXI) pin of the next device. See Figure 21.
4. The Read Expansion Out (RXO) pin of each device must be tied to the Read Expansion In (RXI) pin of the next device. See Figure 21.
5. All Load (LD) pins are tied together.
6. The Half-Full Flag (HF) is not available in this Depth Expansion Configuration.
7. EF, FF, PAE, and PAF are created with composite flags by ORing together every respective flags for monitoring. The composite PAE and PAF flags are not precise.



**Figure 21. Block Diagram of 768 x 18, 1,536 x 18, 3,072 x 18, 6,144 x 18, 12,288 x 18 Synchronous FIFO Memory With Programmable Flags used in Depth Expansion Configuration**

## ORDERING INFORMATION



### NOTES:

1. Industrial temperature range product for 15ns and 25ns speed grades are available as a standard device. All other speed grades are available by special order.
2. Green parts are available. For specific speeds and packages contact your sales office.

LEAD FINISH (SnPb) parts are in EOL process. Product Discontinuation Notice - PDN# SP-17-02

2766 drw24

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).