# **RENESAS** 15.625MHZ TO 62.5MHZ, 1:4 LVCMOS/ LVTTL Zero Delay Clock Buffer

**DATASHEET** 

# GENERAL DESCRIPTION

The 86004 is a high performance 1:4 LVCMOS/LVTTL Clock Buffer. The 86004 has a fully integrated PLL and can be configured as zero delay buffer and has an input and output frequency range of 15.625MHz to 62.5MHz. The VCO operates at a frequency range of 250MHz to 500MHz. The external feedback allows the device to achieve "zero delay" between the input clock and the output clocks. The PLL SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output divider.

### **F**EATURES

- Four LVCMOS/LVTTL outputs,  $7\Omega$  typical output impedance
- Single LVCMOS/LVTTL clock input
- · CLK accepts the following input levels: LVCMOS or LVTTL
- Output frequency range: 15.625MHz to 62.5MHz
- Input frequency range: 15.625MHz to 62.5MHz
- VCO range: 250MHz to 500MHz
- External feedback for "zero delay" clock regeneration with configurable frequencies
- Fully integrated PLL
- Cycle-to-cycle jitter: 65ps (maximum)
- · Output skew: 65ps (maximum)
- Full 3.3V or 2.5V, or 3.3V core/2.5V output operating supply
- 0°C to 70° ambient operating temperature
- Available in lead-free RoHS compliant package

# **BLOCK DIAGRAM**



# PIN ASSIGNMENT



86004 16-Lead TSSOP 4.4mm x 5.0mm x 0.925mm package body **G** Package Top View



TABLE 1. PIN DESCRIPTIONS

| Number          | Name              | Т      | уре      | Description                                                                                                                                                                                                 |
|-----------------|-------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 3,<br>13, 15 | Q1, Q0,<br>Q3, Q2 | Output |          | Clock outputs. 7 typical output impedance. LVCMOS/LVTTL interface levels.                                                                                                                                   |
| 2, 7, 14        | GND               | Power  |          | Power supply ground.                                                                                                                                                                                        |
| 4               | F_SEL             | Input  | Pulldown | Frequency range select input. See Table 3A and 3B. LVCMOS/LVTTL interface levels.                                                                                                                           |
| 5               | V <sub>DD</sub>   | Power  |          | Core supply pin.                                                                                                                                                                                            |
| 6               | CLK               | Input  | Pulldown | LVCMOS/LVTTL clock input.                                                                                                                                                                                   |
| 8               | V <sub>DDA</sub>  | Power  |          | Analog supply pin.                                                                                                                                                                                          |
| 9               | PLL_SEL           | Input  | Pullup   | Selects between the PLL and reference clock as input to the dividers. When LOW, selects the reference clock (PLL Bypass). When HIGH, selects PLL (PLL Enabled). LVCMOS/LVTTL interface levels.              |
| 10              | FB_IN             | Input  | Pulldown | Feedback input to phase detector for regenerating clocks with "zero delay".  Connect to one of the outputs. LVCMOS/LVTTL interface levels.                                                                  |
| 11              | MR                | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the outputs to go low. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 12, 16          | V <sub>DDO</sub>  | Power  |          | Output supply pins.                                                                                                                                                                                         |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol           | Parameter                     | Test Conditions                              | Minimum | Typical | Maximum | Units |
|------------------|-------------------------------|----------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance             |                                              |         | 4       |         | pF    |
| R                | Input Pullup Resistor         |                                              |         | 51      |         | kΩ    |
| R                | Input Pulldown Resistor       |                                              |         | 51      |         | kΩ    |
|                  | Power Dissipation Capacitance | $V_{DD}$ , $V_{DDA}$ , $V_{DDO} = 3.465V$    |         |         | 23      | pF    |
| C <sub>PD</sub>  | (per output)                  | $V_{_{DD}}, V_{_{DDA}}, V_{_{DDO}} = 2.625V$ |         |         | 17      | pF    |
| R <sub>out</sub> | Output Impedance              | 3.3V ± 5%                                    | 5       | 7       | 12      | Ω     |

Table 3A. Control Input Function Table, PLL\_SEL = 1

| Input | Input/Output<br>Frequency Range (MHz) |         |  |  |
|-------|---------------------------------------|---------|--|--|
| F_SEL | Minimum                               | Maximum |  |  |
| 0     | 31.25                                 | 62.5    |  |  |
| 1     | 15.625                                | 31.25   |  |  |

TABLE 3B. CONTROL INPUT FUNCTION TABLE, PLL\_SEL = 0

| Input | Output   |  |  |
|-------|----------|--|--|
| F_SEL | - Output |  |  |
| 0     | Ref ÷8   |  |  |
| 1     | Ref ÷16  |  |  |



#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_{DD}$  -0.5 V to  $V_{DD}$  + 0.5 V

Outputs,  $V_{o}$  -0.5V to  $V_{dd}$  + 0.5V

Package Thermal Impedance,  $\theta_{\text{\tiny LA}}$  89°C/W (0 Ifpm)

Storage Temperature,  $T_{stg}$  -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

**Table 4A. Power Supply DC Characteristics,**  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | 3.135   | 3.3     | V       | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 98      | mA    |
| DDA              | Analog Supply Current |                 |         |         | 17      | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 8       | mA    |

Table 4B. Power Supply DC Characteristics,  $V_{dd} = V_{dd} = 3.3V \pm 5\%$ ,  $V_{ddo} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C to

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|---------|---------|-----------------|-------|
| V                | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | 3.135   | 3.3     | V <sub>DD</sub> | V     |
| V                | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 98              | mA    |
| DDA              | Analog Supply Current |                 |         |         | 17              | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 8               | mA    |

Table 4C. Power Supply DC Characteristics,  $V_{dd} = V_{dda} = V_{dda} = 2.5 \text{V} \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|---------|---------|-----------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 2.375   | 2.5     | 2.625           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | 2.375   | 2.5     | V <sub>DD</sub> | V     |
| V                | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 88              | mA    |
| DDA              | Analog Supply Current |                 |         |         | 14              | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 6               | mA    |



**Table 4D. LVCMOS / LVTTL DC Characteristics,**  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ , Ta =  $0^{\circ}$ C to  $70^{\circ}$ C

| Symbol          | Parameter                     |                          | Test Conditions                                       | Minimum | Typical | Maximum               | Units |
|-----------------|-------------------------------|--------------------------|-------------------------------------------------------|---------|---------|-----------------------|-------|
| \/              | Input High Voltage            |                          | V <sub>DD</sub> = 3.3V                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IH</sub> | Input High Voltage            |                          | V <sub>DD</sub> = 2.5V                                | 1.7     |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input Low Voltage             |                          | $V_{_{DD}} = 3.3V$                                    | -0.3    |         | 0.8                   | V     |
| V               | Imput Low voltage             |                          | $V_{_{DD}} = 2.5V$                                    | -0.3    |         | 0.7                   | V     |
| I <sub>IH</sub> | Input High Current            | CLK, MR,<br>FB_IN, F_SEL | $V_{_{DD}} = V_{_{IN}} = 3.465V$                      |         |         | 150                   | μΑ    |
| "               |                               | PLL_SEL                  | $V_{DD} = V_{IN} = 3.465V$                            |         |         | 5                     | μA    |
| I               | Input Low Current             | CLK, MR,<br>FB_IN, F_SEL | $V_{_{DD}} = 3.465V, V_{_{IN}} = 0V$                  | -5      |         |                       | μA    |
|                 |                               | PLL_SEL                  | $V_{_{DD}} = 3.465 \text{V}, V_{_{IN}} = 0 \text{V}$  | -150    |         |                       | μΑ    |
| V               | Output High Voltage; NOTE 1   |                          | V <sub>DDO</sub> = 3.465V                             | 2.6     |         |                       | V     |
| V <sub>OH</sub> | Output Flight Voltage, NOTE 1 |                          | V <sub>DDO</sub> = 2.625V                             | 1.8     |         |                       | V     |
| V <sub>OL</sub> | Output Low Voltage:           | NOTE 1                   | $V_{DDO} = 3.465 \text{V} \text{ or } 2.625 \text{V}$ |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{_{DDO}}/2$ . See Parameter Measurement Information Section, Output Load Test Circuit diagrams.

**Table 5A. AC Characteristics,**  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol                          | Parameter                              | Test Conditions              | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|------------------------------|---------|---------|---------|-------|
| £                               | Output Fraguenay                       | F_SEL = 0                    | 31.25   |         | 62.5    | MHz   |
| MAX                             | Output Frequency                       | F_SEL = 1                    | 15.625  |         | 31.25   | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low-to-High; NOTE 1 | PLL_SEL = 0V,<br>Bypass Mode | 4.1     |         | 6.1     | ns    |
| t(Ø)                            | Static Phase Offset; NOTE 2, 4         | PLL_SEL = 3.3V               | -500    |         | 500     | ps    |
| tsk(o)                          | Output Skew; NOTE 3, 4                 | PLL_SEL = 0V                 |         |         | 65      | ps    |
| tjit(cc)                        | Cycle-to-Cycle Jitter; NOTE 4          |                              |         | 50      | 65      | ps    |
| t                               | PLL Lock Time                          |                              |         |         | 1       | mS    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  |                              | 0.4     |         | 1       | ns    |
| odc                             | Output Duty Cycle                      |                              | 49      |         | 51      | %     |

All parameters measured at f $_{\rm max}$  unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the output at V $_{\rm DDO}/2$ .

NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable.

NOTE 3: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at V  $_{\mbox{\tiny DDO}}/2.$  NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



**Table 5B. AC Characteristics,**  $V_{dd} = V_{dda} = 3.3V \pm 5\%$ ,  $V_{ddo} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol                          | Parameter                              | Test Conditions              | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|------------------------------|---------|---------|---------|-------|
| f                               | Output Frequency                       | F_SEL = 0                    | 31.25   |         | 62.5    | MHz   |
| MAX                             | Output Frequency                       | F_SEL = 1                    | 15.625  |         | 31.25   | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low-to-High; NOTE 1 | PLL_SEL = 0V,<br>Bypass Mode | 4.25    |         | 6.25    | ns    |
| t(Ø)                            | Static Phase Offset; NOTE 2, 4         | PLL_SEL = 2.5V               | -500    |         | 500     | ps    |
| tsk(o)                          | Output Skew; NOTE 3, 4                 | PLL_SEL = 0V                 |         |         | 65      | ps    |
| tjit(cc)                        | Cycle-to-Cycle Jitter; NOTE 4          |                              |         |         | 65      | ps    |
| t_                              | PLL Lock Time                          |                              |         |         | 1       | mS    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  |                              | 0.4     |         | 1       | ns    |
| odc                             | Output Duty Cycle                      |                              | 48      |         | 52      | %     |

All parameters measured at f unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the output at  $V_{_{DDO}}/2$ .

NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable.

NOTE 3: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at  $V_{DDO}/2$ .

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

**Table 5C. AC Characteristics,**  $V_{dd} = V_{dda} = V_{ddo} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol                          | Parameter                              | Test Conditions              | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|------------------------------|---------|---------|---------|-------|
| f                               | Output Frequency                       | F_SEL = 0                    | 31.25   |         | 62.5    | MHz   |
| MAX                             | Output Frequency                       | F_SEL = 1                    | 15.625  |         | 31.25   | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low-to-High; NOTE 1 | PLL_SEL = 0V,<br>Bypass Mode | 4.5     |         | 6.5     | ns    |
| t(Ø)                            | Static Phase Offset; NOTE 2, 4         | PLL_SEL = 2.5V               | -500    |         | 500     | ps    |
| tsk(o)                          | Output Skew; NOTE 3, 4                 | PLL_SEL = 0V                 |         |         | 65      | ps    |
| tjit(cc)                        | Cycle-to-Cycle Jitter; NOTE 4          |                              |         |         | 70      | ps    |
| t_                              | PLL Lock Time                          |                              |         |         | 1       | mS    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  |                              | 0.4     |         | 1       | ns    |
| odc                             | Output Duty Cycle                      |                              | 48      |         | 52      | %     |

All parameters measured at f unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the output at  $V_{_{DDO}}/2$ .

NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable.

NOTE 3: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at V<sub>DDO</sub>/2.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



# PARAMETER MEASUREMENT INFORMATION





### 3.3V Core/3.3V Output Load AC Test Circuit

3.3V Core/2.5V OUTPUT LOAD ACTEST CIRCUIT





### 2.5VCore/ 2.5V OUTPUT LOAD AC TEST CIRCUIT

# CYCLE-TO-CYCLE JITTER





 $t(\mathcal{O})_{\text{mean}}$  = Static Phase Offset (where  $t(\mathcal{O})$  is any random sample, and  $t(\mathcal{O})$  mean is the average of the sampled cycles measured on controlled edges)

### **OUTPUT SKEW**

### STATIC PHASE OFFSET







# OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD

# OUTPUT RISE/FALL TIME



# PROPAGATION DELAY



# **APPLICATION INFORMATION**

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The 86004 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\text{DD}}$ ,  $V_{\text{DDA}}$ , and  $V_{\text{DDO}}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a  $10\Omega$  resistor along with a  $10\mu\text{F}$  and a  $.01\mu\text{F}$  bypass capacitor should be connected to each  $V_{\text{DDA}}$ .



FIGURE 1. POWER SUPPLY FILTERING

### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### LVCMOS CONTROL PINS:

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1 \mathrm{k}\Omega$  resistor can be used.

#### **OUTPUTS:**

#### LVCMOS OUTPUT:

All unused LVCMOS output can be left floating. We recommend that there is no trace attached.

### SCHEMATIC EXAMPLE

Figure 2 shows a schematic example of using an 86004. It is recommended to have one decouple capacitor per power pin. Each decoupling capacitor should be located as close as possible to the

power pin. The low pass filter R7, C11 and C16 for clean analog supply should also be located as close to the V<sub>DDA</sub> pin as possible.



FIGURE 2. 86004 SCHEMATIC EXAMPLE



# RELIABILITY INFORMATION

# Table 5. $\theta_{_{JA}} vs.$ Air Flow Table for 16 Lead TSSOP

# θ<sub>JA</sub> by Velocity (Linear Feet per Minute)

O200500Single-Layer PCB, JEDEC Standard Test Boards137.1°C/W118.2°C/W106.8°C/WMulti-Layer PCB, JEDEC Standard Test Boards89.0°C/W81.8°C/W78.1°C/W

**NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

### TRANSISTOR COUNT

The transistor count for 86004 is: 2496



# PACKAGE OUTLINE - G SUFFIX 16 LEAD TSSOP



TABLE 6. PACKAGE DIMENSIONS

| SYMBOL  | Millim  | neters  |
|---------|---------|---------|
| STWIDOL | Minimum | Maximum |
| N       | 1       | 6       |
| Α       |         | 1.20    |
| A1      | 0.05    | 0.15    |
| A2      | 0.80    | 1.05    |
| b       | 0.19    | 0.30    |
| С       | 0.09    | 0.20    |
| D       | 4.90    | 5.10    |
| E       | 6.40 E  | BASIC   |
| E1      | 4.30    | 4.50    |
| е       | 0.65 E  | BASIC   |
| L       | 0.45    | 0.75    |
| α       | 0°      | 8°      |
| aaa     |         | 0.10    |

Reference Document: JEDEC Publication 95, MO-153



# Table 7. Ordering Information

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature |
|-------------------|----------|---------------------------|--------------------|-------------|
| 86004BGLF         | 86004BGL | 16 Lead "Lead-Free" TSSOP | Tube               | 0°C to 70°C |
| 86004BGLFT        | 86004BGL | 16 Lead "Lead-Free" TSSOP | Tape & Reel        | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



| REVISION HISTORY SHEET |       |         |                                                                                                                                          |         |  |
|------------------------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
| Rev                    | Table | Page    | Description of Change                                                                                                                    |         |  |
| А                      | T7    | 1<br>12 | Pin Assignment - corrected package body dimensions from 4.<br>4mm x 3.0 mm x 0.92mm to 4.4mm x5.0 mm x 0.925mm.                          | 3/31/06 |  |
|                        |       |         | Ordering Information Table - corrected marking from 86004BG from 86004BG. Added lead-free marking.                                       | 3/31/00 |  |
| B 4A 4B 4C             | 4A    | 3       | 3.3V Power Supply Table - changed VD $_{DA}$ max from 3.465V to V $_{DD}$ , changed I $_{DDD}$ from 79mA max. to 8mA max.                |         |  |
|                        | 4B    | 3       | 3.3V/2.5V Power Supply Table - changed VD $_{\rm DA}$ max from 3.465V to V $_{\rm DD}$ changed I $_{\rm DDO}$ from 79mA max. to 8mA max. | 6/21/06 |  |
|                        | 4C    | 3       | 2.5V Power Supply Table - changed V max from 3.465V to V changed I from 79mA max. to 6mA max.                                            |         |  |
| В                      | T7    | 11      | Ordering Information - removed leaded devices. Updated data sheet format.                                                                |         |  |



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.