

## 8P34S1204-1

2:4 LVDS 1.8V / 2.5V Fanout Buffer for 1PPS and High-Speed Clocks with Individual OE Control

The 8P34S1204-1 is a high-performance differential LVDS fanout buffer. The device is designed for the fanout of 1PPS signals or high-frequency, very low additive phase-noise clock and data signals.

The 8P34S1204-1 supports fail-safe operation and is characterized to operate from a 1.8V or 2.5V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the device ideal for clock distribution applications that demand well-defined performance and repeatability. Two selectable differential inputs and four low skew outputs are available. The integrated bias voltage reference enables easy interfacing of single-ended signals to the device inputs. The device is optimized for low power consumption and low noise additive phase.

The 8P34S1204-1 has a individual OE control pin for each output, which provides excellent control over the output enable functions.

## Block Diagram



## Features

- Four low skew, low additive jitter LVDS output pairs
- Individual OE control pin for each output
- Two selectable, differential clock input pairs
- Differential CLK, nCLK pairs can accept LVDS and CML differential input levels
- Maximum input clock frequency of 2GHz
- LVCMS/LVTTL interface levels for the control input select pin
- Output skew of 10ps (typical)
- Propagation delay of 475ps (maximum)
- Low propagation delay variation across temperature for 1PPS applications
- Low additive phase jitter, RMS;  $f_{REF} = 156.25\text{MHz}$ ,  $V_{PP} = 1\text{V}$ , 12kHz–20MHz: 50fs (typical)
- Device current consumption ( $I_{DD}$ ): 100mA (typical)
- Full 1.8V or 2.5V supply voltage
- Lead-free (RoHS 6), 28-QFN packaging
- -40°C to +85°C ambient operating temperature
- Supports case temperature up to +105°C

## Applications

- 4G and 5G RU and DU system
- Ethernet switches / routers
- Medical imaging
- Professional audio and video
- Data center and server

## Contents

|                                                                 |    |
|-----------------------------------------------------------------|----|
| <b>1. Pin Information</b>                                       | 3  |
| 1.1 Pin Assignments                                             | 3  |
| 1.2 Pin Descriptions                                            | 3  |
| 1.3 SEL Input Functions                                         | 4  |
| 1.4 OE Input Functions                                          | 4  |
| <b>2. Specifications</b>                                        | 5  |
| 2.1 Absolute Maximum Ratings                                    | 5  |
| 2.2 Recommended Operating Conditions                            | 5  |
| 2.3 Thermal Specifications                                      | 5  |
| 2.4 DC Input Characteristics                                    | 6  |
| 2.5 Power Supply DC Characteristics                             | 6  |
| 2.6 Power Supply DC Characteristics                             | 6  |
| 2.7 LVCMS/LVTTL Input DC Characteristics                        | 6  |
| 2.8 Differential Input Characteristics                          | 6  |
| 2.9 LVDS AC and DC Characteristics                              | 7  |
| 2.10 AC Characteristics                                         | 7  |
| <b>3. Additive Phase Jitter</b>                                 | 9  |
| <b>4. Applications Information</b>                              | 10 |
| 4.1 Fail-Safe Operation                                         | 10 |
| 4.2 Recommendations for Unused Input and Output Pins            | 10 |
| 4.2.1 Inputs                                                    | 10 |
| 4.2.2 Outputs                                                   | 10 |
| 4.3 Wiring the Differential Input to Accept Single-Ended Levels | 10 |
| 4.4 1.8V Differential Clock Input Interface                     | 11 |
| 4.5 LVDS Driver Termination                                     | 12 |
| <b>5. Package Outline Drawings</b>                              | 13 |
| <b>6. Marking Diagram</b>                                       | 13 |
| <b>7. Ordering Information</b>                                  | 13 |
| <b>8. Revision History</b>                                      | 14 |

## 1. Pin Information

### 1.1 Pin Assignments



Figure 1. Pin Assignments – Top View

### 1.2 Pin Descriptions

Table 1. Pin Descriptions

| Pin Number | Pin Name | Type             | Description                                                                  |
|------------|----------|------------------|------------------------------------------------------------------------------|
| 1          | GND      | Power            | Ground pin.                                                                  |
| 2          | SEL      | Input, Pull-down | Reference selects control pin. LVCMOS/LVTTL interface levels.                |
| 3          | OE3      | Input, Pull-up   | Control output enable function for Q3. LVCMOS/TTL input levels.              |
| 4          | NC       | -                | Not connected                                                                |
| 5          | CLKB     | Input            | Non-inverting differential clock/data input B.                               |
| 6          | nCLKB    | Input            | Inverting differential clock/data input B. VDD/2 default when left floating. |
| 7          | VREFB    | Power            | Bias voltage reference. Provides an input bias voltage for the CLKB, nCLKB.  |
| 8          | VDD      | Power            | Power supply pin.                                                            |
| 9          | CLKA     | Input            | Non-inverting differential clock/data input A.                               |
| 10         | nCLKA    | Input            | Inverting differential clock/data input A. VDD/2 default when left floating. |
| 11         | VREFA    | Power            | Bias voltage reference. Provides an input bias voltage for the CLKA, nCLKA.  |
| 12         | NC       | -                | Not connected.                                                               |
| 13         | OE0      | Input, Pull-up   | Control output enable function for Q3. LVCMOS/TTL input levels.              |
| 14         | GND      | Power            | Ground pin.                                                                  |
| 15         | VDD      | Power            | Power supply pin.                                                            |
| 16         | Q0       | Output           | Differential output pair Q0. LVDS interface levels.                          |
| 17         | nQ0      | Output           | Differential output pair Q0. LVDS interface levels.                          |
| 18         | NC       | -                | Not connected.                                                               |

**Table 1. Pin Descriptions (Cont.)**

| Pin Number | Pin Name | Type           | Description                                                     |
|------------|----------|----------------|-----------------------------------------------------------------|
| 19         | OE1      | Input, Pull-up | Control output enable function for Q1. LVCMOS/TTL input levels. |
| 20         | Q1       | Output         | Differential output pair Q1. LVDS interface levels.             |
| 21         | nQ1      | Output         | Differential output pair Q1. LVDS interface levels.             |
| 22         | Q2       | Output         | Differential output pair Q2. LVDS interface levels.             |
| 23         | nQ2      | Output         | Differential output pair Q2. LVDS interface levels.             |
| 24         | OE2      | Input, Pull-up | Control output enable function for Q2. LVCMOS/TTL input levels. |
| 25         | NC       | -              | Not connected.                                                  |
| 26         | Q3       | Output         | Differential output pair Q3. LVDS interface levels.             |
| 27         | nQ3      | Output         | Differential output pair Q3. LVDS interface levels.             |
| 28         | VDD      | Output         | Power supply pin.                                               |
| -          | ePAD     | Power          | Epad connect to GND.                                            |

### 1.3 SEL Input Functions

**Table 2. SEL Input Functions**

| SEL Input [1] | Operation                                             |
|---------------|-------------------------------------------------------|
| 0             | CLKA, nCLKA is the selected differential clock input. |
| 1             | CLKB, nCLKB is the selected differential clock input. |

1. SEL is an asynchronous control.

### 1.4 OE Input Functions

**Table 3. OE Input Functions**

| OE Input | Input Level Value | Operation                                  |
|----------|-------------------|--------------------------------------------|
| OE0      | 0                 | Q0, nQ0 was in power-down state (disable). |
|          | 1                 | Q0, nQ0 was in output enable mode.         |
| OE1      | 0                 | Q1, nQ1 was in power-down state (disable). |
|          | 1                 | Q1, nQ1 was in output enable mode.         |
| OE2      | 0                 | Q2, nQ2 was in power-down state (disable). |
|          | 1                 | Q2, nQ2 was in output enable mode.         |
| OE3      | 0                 | Q3, nQ3 was in power-down state (disable). |
|          | 1                 | Q3, nQ3 was in output enable mode.         |

## 2. Specifications

### 2.1 Absolute Maximum Ratings

**Caution:** Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

Figure 2. Absolute Maximum Ratings

| Parameter                                 | Minimum | Maximum | Unit |
|-------------------------------------------|---------|---------|------|
| Supply Voltage, $V_{DD}$                  | -       | 4.6     | V    |
| Input, $V_I$                              | -0.5    | 4.6     | V    |
| Input, $I_I$                              | -       | 20m     | A    |
| Outputs, $I_O$                            | -       | -       |      |
| Continuous Current                        | -       | 10      | mA   |
| Surge Current                             | -       | 15      |      |
| Input Sink/Source, $I_{REF}$              | -       | $\pm 2$ | mA   |
| Maximum Junction Temperature, $T_{J,MAX}$ | -       | 125     | °C   |
| Storage Temperature, $T_{STG}$            | -65     | 150     | °C   |
| ESD - Human Body Model                    | -       | 2000    | V    |
| ESD - Charged Device Model                | -       | 1500    | V    |

### 2.2 Recommended Operating Conditions

Table 4. Recommended Operating Conditions [1][2]

| Symbol    | Parameter                             | Condition                                       | Minimum | Typical | Maximum | Unit |
|-----------|---------------------------------------|-------------------------------------------------|---------|---------|---------|------|
| $T_J$     | Maximum Junction Temperature          | -                                               | -       | -       | 125     | °C   |
| $T_A$     | Ambient Operating Temperature         | -                                               | -40     | -       | 85      | °C   |
| $V_{DDX}$ | Supply Voltage with Respect to Ground | Any $V_{DD}$ pin, 1.8V supply                   | 1.71    | 1.8     | 1.89    | V    |
|           |                                       | Any $V_{DD}$ pin, 2.5V supply, 2.1V, 2.5V, 2.7V | 2.1     | 2.5     | 2.7     | V    |

1. All electrical characteristics are specified over Recommended Operating Conditions unless noted otherwise.

2. All conditions in this table must be met to guarantee device functionality and performance.

### 2.3 Thermal Specifications

| Parameter          | Package              | Symbol         | Conditions                          | Typical Value | Unit |
|--------------------|----------------------|----------------|-------------------------------------|---------------|------|
| Thermal Resistance | 28-QFN, 5.0 × 5.0 mm | $\theta_{JA0}$ | Junction to ambient, still air      | 30            | °C/W |
|                    |                      | $\theta_{JA1}$ | Junction to ambient, 1 m/s air flow | 27            | °C/W |
|                    |                      | $\theta_{JA2}$ | Junction to ambient, 2 m/s air flow | 25            | °C/W |
|                    |                      | $\theta_{JB}$  | Junction to board                   | 2.68          | °C/W |
|                    |                      | $\theta_{JC}$  | Junction to case                    | 24.6          | °C/W |

## 2.4 DC Input Characteristics

Table 5. DC Input Characteristics

| Symbol         | Parameter                | Test Conditions | Minimum | Typical | Maximum | Unit   |
|----------------|--------------------------|-----------------|---------|---------|---------|--------|
| $C_{IN}$       | Input Capacitance        | -               | -       | 2       | -       | pF     |
| $R_{PULLDOWN}$ | Input Pull-down Resistor | -               | -       | 51      | -       | k ohms |
| $R_{PULLUP}$   | Input Pull-up Resistor   | -               | -       | 51      | -       | k ohms |

## 2.5 Power Supply DC Characteristics

Table 6. Power Supply DC Characteristics –  $V_{DD} = 1.8V \pm 5\%$ ,  $T_A = -40^\circ\text{C}$  to  $85^\circ\text{C}$ 

| Symbol   | Parameter            | Test Conditions | Minimum | Typical | Maximum | Unit |
|----------|----------------------|-----------------|---------|---------|---------|------|
| $V_{DD}$ | Core Supply Voltage  | -               | 1.71    | 1.8     | 1.89    | V    |
| $I_{DD}$ | Power Supply Current | -               | -       | 100.0   | 125.0   | mA   |

## 2.6 Power Supply DC Characteristics

Table 7. Power Supply DC Characteristics –  $V_{DD} = 2.1V$  to  $2.7V$ ,  $T_A = -40^\circ\text{C}$  to  $85^\circ\text{C}$ 

| Symbol   | Parameter            | Test Conditions | Minimum | Typical | Maximum | Unit |
|----------|----------------------|-----------------|---------|---------|---------|------|
| $V_{DD}$ | Core Supply Voltage  | -               | 2.1     | 2.5     | 2.7     | V    |
| $I_{DD}$ | Power Supply Current | -               | -       | 105.0   | 130.0   | mA   |

## 2.7 LVC MOS/LVTTL Input DC Characteristics

Table 8. LVC MOS/LVTTL Input DC Characteristics –  $V_{DD} = 1.8V \pm 5\%$ ,  $2.1V$  to  $2.7V$ ,  $T_A = -40^\circ\text{C}$  to  $85^\circ\text{C}$ 

| Symbol     | Parameter                                      | Test Conditions                        | Minimum              | Typical | Maximum              | Unit          |
|------------|------------------------------------------------|----------------------------------------|----------------------|---------|----------------------|---------------|
| $V_{IH}$   | Input High Voltage                             | $V_{DD} = 1.89V, 2.7V$                 | $0.65 \times V_{DD}$ | -       | $V_{DD} + 0.3$       | V             |
| $V_{IL}$   | Input Low Voltage                              | $V_{DD} = 1.89V, 2.7V$                 | -0.3                 | -       | $0.35 \times V_{DD}$ | V             |
| $I_{IH}$   | Input High Current, SEL, OE0, OE1, OE2, OE3    | $V_{DD} = V_{IN} = 1.89V, 2.7V$        | -                    | -       | 150                  | $\mu\text{A}$ |
| $I_{IL}$   | Input Low Current, SEL, OE0, OE1, OE2, OE3     | $V_{DD} = 1.89V, 2.7V$ , $V_{IN} = 0V$ | -150                 | -       | -                    | $\mu\text{A}$ |
| $I_{LEAK}$ | Input Leakage Current, SEL, OE0, OE1, OE2, OE3 | $V_{IN} = 2.7V$ , $V_{DD} = 0V$        | -                    | -       | 250                  | $\mu\text{A}$ |

## 2.8 Differential Input Characteristics

Table 9. Differential Input Characteristics –  $V_{DD} = 1.8V \pm 5\%$ ,  $2.1V$  to  $2.7V$ ,  $T_A = -40^\circ\text{C}$  to  $85^\circ\text{C}$ 

| Symbol   | Parameter                                   | Test Conditions                 | Minimum | Typical | Maximum | Unit          |
|----------|---------------------------------------------|---------------------------------|---------|---------|---------|---------------|
| $I_{IH}$ | Input High Current CLKA, nCLKA; CLKB, nCLKB | $V_{DD} = V_{IN} = 1.89V, 2.7V$ | -       | -       | 150     | $\mu\text{A}$ |

Table 9. Differential Input Characteristics –  $V_{DD} = 1.8V \pm 5\%$ , 2.1V to 2.7V,  $T_A = -40^\circ C$  to  $85^\circ C$ 

| Symbol     | Parameter                         | Test Conditions                            | Minimum             | Typical | Maximum              | Unit    |
|------------|-----------------------------------|--------------------------------------------|---------------------|---------|----------------------|---------|
| $I_{IL}$   | Input Low Current<br>CLKA, CLKB   | $V_{IN} = 0V, V_{DD} = 1.89V, 2.7V$        | -150                | -       | -                    | $\mu A$ |
|            | Input Low Current<br>nCLKA, nCLKB | $V_{IN} = 0V, V_{DD} = 1.89V, 2.7V$        | -150                | -       | -                    | $\mu A$ |
| $I_{LEAK}$ | Input Leakage Current             | $V_{IN} = 2.7V, V_{DD} = 0V$               | -                   | -       | 250                  | $\mu A$ |
| $V_{REF}$  | Reference Voltage for Input Bias  | $I_{REF} = -100\mu A; V_{DD} = 1.8V, 2.5V$ | $0.7 \times V_{DD}$ | -       | $0.85 \times V_{DD}$ | V       |

## 2.9 LVDS AC and DC Characteristics

Table 10. LVDS AC and DC Characteristics –  $V_{DD} = 1.8V \pm 5\%$ , 2.1V to 2.7V,  $T_A = -40^\circ C$  to  $85^\circ C$ 

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Unit |
|-----------------|----------------------|-----------------|---------|---------|---------|------|
| $\Delta V_{OD}$ | VOD Magnitude Change | -               | -       | -       | 50      | mV   |
| $\Delta V_{OD}$ | VOD Magnitude Change | -               | -       | -       | 50      | mV   |

## 2.10 AC Characteristics

Table 11. AC Characteristics –  $V_{DD} = 1.8V \pm 5\%$  or 2.1V to 2.7V,  $T_A = -40^\circ C$  to  $85^\circ C$  [1]

| Symbol    | Parameter                         | Test Conditions                                                                  |                         | Minimum | Typical | Maximum | Unit   |
|-----------|-----------------------------------|----------------------------------------------------------------------------------|-------------------------|---------|---------|---------|--------|
| $F_{REF}$ | Input frequency                   | -                                                                                |                         | 0       | -       | 2       | GHz    |
| $dV/dt$   | Input edge rate                   | -                                                                                |                         | 1.5     | -       | -       | V/ns   |
| $t_{PD}$  | Propagation delay                 | CLK[0:1], nCLK[0:1] to any Qx, nQx                                               | $V_{DD} = 1.8V \pm 5\%$ | 100     | 350     | 450     | ps     |
|           |                                   |                                                                                  | $V_{DD} = 2.5V \pm 5\%$ |         |         |         |        |
| $tsk(o)$  | Output skew                       | Qx, nQx                                                                          | $V_{DD} = 1.8V \pm 5\%$ | -       | 10      | 40      | ps     |
|           |                                   |                                                                                  | $V_{DD} = 2.5V \pm 5\%$ |         |         |         |        |
| $tsk(i)$  | Input skew                        | -                                                                                | -                       | -       | -       | 20      | ps     |
| $tsk(p)$  | Pulse skew                        | $f_{REF} = 100MHz$                                                               | $V_{DD} = 1.8V \pm 5\%$ | -       | 5       | 30      | ps     |
|           |                                   |                                                                                  | $V_{DD} = 2.5V \pm 5\%$ |         |         |         |        |
| $tsk(pp)$ | Part-to-part skew                 | $f_{REF} = 100MHz$                                                               | $V_{DD} = 1.8V \pm 5\%$ | -       | -       | 215     | ps     |
|           |                                   |                                                                                  | $V_{DD} = 2.5V \pm 5\%$ |         |         |         |        |
| $t_{jit}$ | Buffer additive phase jitter, RMS | $f_{REF} = 122.88MHz$ Square Wave, VPP = 1V, Integration Range: 12kHz to 20MHz   |                         | -       | 50      | -       | fs     |
|           |                                   | $f_{REF} = 156.25MHz$ Square Wave, VPP = 1V, Integration Range: 12kHz to 20MHz   |                         | -       | 50      | -       | fs     |
|           |                                   | $f_{REF} = 156.25MHz$ Square Wave, VPP = 0.5V, Integration Range: 12kHz to 20MHz |                         | -       | 50      | -       | fs     |
| $PNF$     | Phase noise floor                 | Phase noise floor carrier frequency at 122.88MHz at 20MHz offset                 |                         | -       | -160    | -       | dBc/Hz |

Table 11. AC Characteristics –  $V_{DD} = 1.8V \pm 5\%$  or  $2.1V$  to  $2.7V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$  [1] (Cont.)

| Symbol            | Parameter                                      | Test Conditions                         |            | Minimum | Typical | Maximum               | Unit |
|-------------------|------------------------------------------------|-----------------------------------------|------------|---------|---------|-----------------------|------|
| $t_R / t_F$       | Output rise/<br>fall time                      | $V_{DD} = 1.8V \pm 5\%$                 | 10% to 90% | -       | 150     | 400                   | ps   |
|                   |                                                |                                         | 20% to 80% | -       | 90      | 160                   |      |
|                   |                                                | $V_{DD} = 2.1V, 2.5V, 2.7V$             | 10% to 90% | -       | 200     | 420                   | ps   |
|                   |                                                |                                         | 20% to 80% | -       | 110     | 190                   |      |
| $MUX_{isolation}$ | Mux isolation                                  | $f_{REF} = 100MHz$                      |            | -       | 80      | -                     | dB   |
| $V_{CMR}$         | Common mode input<br>voltage [2]               | -                                       |            | 1.1     | -       | $V_{DD} - (V_{PP/2})$ | V    |
| $V_{OD}$          | Differential output<br>voltage                 | $R_{OUT} = 100\Omega, f_{REF} < 2MHz$   |            | 247     | 350     | 454                   | mV   |
|                   |                                                | $R_{OUT} = 100\Omega, f_{REF} < 500MHz$ |            | 305     | 385     | 454                   | mV   |
| $V_{OS}$          | Offset voltage,<br>$V_{DD} [3] = 1.8V \pm 5\%$ | -                                       |            | 0.61    | 0.77    | 0.91                  | V    |
|                   | Offset voltage,<br>$V_{DD} [4] = 2.1V$         | -                                       |            | 0.80    | 1.01    | 1.20                  | V    |
|                   | Offset voltage,<br>$V_{DD} [4] = 2.3V$         | -                                       |            | 1.00    | 1.21    | 1.42                  | V    |
|                   | Offset voltage,<br>$V_{DD} [4] = 2.5V$         | -                                       |            | 1.30    | 1.45    | 1.62                  | V    |
|                   | Offset voltage,<br>$V_{DD} [4] = 2.7V$         | -                                       |            | 1.40    | 1.61    | 1.82                  | V    |

1. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500fpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
2. Common Mode Input Voltage is defined as the cross-point voltage.
3. Input  $V_{PP} = 400mV$ .

### 3. Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a phase noise plot, and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm), or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



**Figure 3. Additive Phase Jitter. Frequency: 156.25MHz, Integration Range: 12kHz to 20MHz = 45fs Typical**

As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment.

*Note:* The phase noise plot was measured using a Wenzel 156.25MHz Oscillator as the input source.

## 4. Applications Information

### 4.1 Fail-Safe Operation

All clock inputs support fail-safe operation. That is, when the device is powered down, the clock inputs can be held at a DC voltage of up to 4.6V without damaging the device or the input pins.

### 4.2 Recommendations for Unused Input and Output Pins

#### 4.2.1 Inputs

##### 4.2.1.1 CLK/nCLK Inputs

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1\text{k}\Omega$  resistor can be tied from CLK to ground.

#### 4.2.2 Outputs

##### 4.2.2.1 LVDS Outputs

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating there should be no trace attached.

##### 4.2.2.2 VREFX

The unused VREFA and VREFB pins can be left floating. We recommend that there is no trace attached.

### 4.3 Wiring the Differential Input to Accept Single-Ended Levels

Figure 4 shows an example of how a differential input can be wired to accept single-ended levels. To satisfy the VCMR requirement, the reference voltage  $V_1$  is set to 1.2V which is generated by the bias resistors  $R_1$  and  $R_2$ . The bypass capacitor ( $C_1$ ) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of  $R_1$  and  $R_2$  might need to be adjusted to position the  $V_1$  to meet the VCRM requirement. For example, if the input clock swing is 1.8V and  $V_{DD} = 1.8\text{V}$ , the  $R_1$  and  $R_2$  values should be adjusted to set  $V_1$  at 1.2V in this example.



Figure 4. Example Schematic for Wiring a Differential Input to Accept Single-ended Levels

The values in the figure are for when both the single-ended swing and  $V_{DD}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver ( $R_o$ ) and the series resistance ( $R_s$ ) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First,  $R_3$  and  $R_4$  in parallel should equal the transmission line impedance and the signal DC offset after AC coupling should be equal to  $V_1$  (in other words, 1.2V in this example). For most  $Z_o = 50\Omega$  applications,  $R_3 = 75\Omega$  and  $R_4$  can be  $130\Omega$ . By keeping the same  $R_3/R_4$  ratio, the values of the resistors can be increased to reduce the loading for a slower or weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the input can handle larger amplitude signaling, it is recommended that the amplitude be reduced.

For single-ended applications, the swing can be larger. Make sure the single-ended logic high and logic low signal operates within the specification limit. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be used for debugging purposes. The datasheet specifications are characterized and confirmed by using a differential signal.

#### 4.4 1.8V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, and other differential signals. The differential input signal must meet both the  $V_{PP}$  and  $V_{CMR}$  input requirements. [Figure 5](#) to [Figure 7](#) show interface examples for the CLK /nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 5. Differential Input Driven by an LVDS Driver – DC Coupling



Figure 6. Differential Input Driven by an LVDS Driver – AC Coupling



Figure 7. Differential Input Driven by an LVPECL Driver – AC Coupling

## 4.5 LVDS Driver Termination

For a general LVDS interface, the recommended value for the termination impedance ( $Z_T$ ) is between  $90\Omega$  and  $132\Omega$ . The actual value should be selected to match the differential impedance ( $Z_0$ ) of your transmission line. A typical point-to-point LVDS design uses a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface-mounted and must be placed as close to the receiver as possible. Renesas offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source.

The standard termination schematic as shown in [Figure 8](#) can be used with either type of output structure. [Figure 9](#), which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately  $50\text{pF}$ . If using a non-standard termination, it is recommended to contact Renesas and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



Figure 8. Standard LVDS Termination



Figure 9. Optional LVDS Termination

## 5. Package Outline Drawings

The package outline drawings are located at the end of this document and are accessible from the Renesas website. The package information is the most current data available and is subject to change without revision of this document.

## 6. Marking Diagram



- Line 1 indicates the assembly lot number.
- Line 2:
  - “YWW” indicates the last digit of the year and work week the part was assembled.
  - “\$” indicates the mark code.
- Line 3 indicates the part number.

## 7. Ordering Information

| Part Number       | Package Description  | Carrier Type                                   | Temperature Range |
|-------------------|----------------------|------------------------------------------------|-------------------|
| 8P34S1204-1NBGI   | 28-QFN, 5.0 × 5.0 mm | Tray                                           | -40 to +85°C      |
| 8P34S1204-1NBGI8  |                      | Tape & Reel, Pin 1<br>Orientation: EIA-481-C   |                   |
| 8P34S1204-1NBGI/W |                      | Tape & Reel, Pin 1<br>Orientation: EIA-481-D/E |                   |

Table 12. Pin 1 Orientation in Tape and Reel Packaging

| Part Number Suffix | Pin 1 Orientation        | Illustration                                                                                                                                                                                                                                                  |
|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8                  | Quadrant 1 (EIA-481-C)   | <p>The diagram shows a carrier tape with three square pads labeled "Correct PIN 1 ORIENTATION". The tape is labeled "CARRIER TAPE TOPSIDE (Round Sprocket Holes)". Below the tape, five pink arrows point to the right, labeled "USER DIRECTION OF FEED".</p> |
| /W                 | Quadrant 2 (EIA-481-D/E) | <p>The diagram shows a carrier tape with three square pads labeled "Correct PIN 1 ORIENTATION". The tape is labeled "CARRIER TAPE TOPSIDE (Round Sprocket Holes)". Below the tape, five pink arrows point to the right, labeled "USER DIRECTION OF FEED".</p> |

## 8. Revision History

| Revision | Date         | Description      |
|----------|--------------|------------------|
| 1.00     | Jul 17, 2024 | Initial release. |



### TOP VIEW



## BOTTOM VIEW



### SIDE VIEW



## RECOMMENDED LAND PATTERN (PCB Top View, NSMD Design)

## NOTES:

1. JEDEC compatible.
2. All dimensions are in mm and angles are in degrees.
3. Use  $\pm 0.05$  mm for the non-toleranced dimensions.
4. Numbers in ( ) are for references only.

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).