# Description

The 8T39204 is a high-performance clock fanout buffer. The input clock can be selected from two differential inputs or one crystal input. The internal oscillator circuit is automatically disabled if the crystal input is not selected. The crystal pin can be driven by a single-ended clock. The selected signal is distributed to four differential outputs which can be configured as LVPECL, LVDS or HCSL outputs. In addition, an LVCMOS output is provided. All outputs can be disabled into a high-impedance state.

The device is designed for a signal fanout of high-frequency, low phase-noise clock and data signal. The outputs are at a defined level when inputs are open or tied to ground. It is designed to operate from a 3.3V or 2.5V core power supply, and either a 3.3V or 2.5V output operating supply.

# **Block Diagram**



# **Features**

- Two differential reference clock input pairs
- Differential input pairs can accept the following input levels: LVPECL, LVDS, HCSL, HSTL, and Single-ended
- Crystal Oscillator Interface
- Crystal input frequency range: 10MHz to 40MHz
- Maximum Output Frequency
  - LVPECL 1.5GHz
  - LVDS 1.5GHz
  - HCSL 750MHz
  - LVCMOS 250MHz
- Two banks, each has two differential output pairs that can be configured as LVPECL, LVDS, or HCSL
- One single-ended reference output with synchronous enable to avoid clock glitch
- Output skew: 81ps (maximum), Bank A and Bank B at the same output level
- Part-to-part skew: 200ps (typical), design target
- Additive RMS phase jitter at 156.25MHz, (12kHz 20MHz): 37.6fs (typical), 3.3V/3.3V
- Supply voltage modes:
  - V<sub>DD</sub>/V<sub>DDO</sub>
  - 3.3V/3.3V
  - 3.3V/2.5V
  - 2.5V/2.5V
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) packaging

# Contents

| Description                                                   |
|---------------------------------------------------------------|
| Block Diagram 1                                               |
| Features                                                      |
| Pin Assignments                                               |
| Pin Descriptions                                              |
| Pin Characteristics                                           |
| Function Tables                                               |
| Absolute Maximum Ratings                                      |
| DC Electrical Characteristics                                 |
| AC Electrical Characteristics                                 |
| Additive Phase Jitter                                         |
| Applications Information                                      |
| Recommendations for Unused Input and Output Pins              |
| Inputs                                                        |
| CLK/nCLK Inputs                                               |
| Crystal Inputs                                                |
| LVCMOS Control Pins                                           |
| Outputs                                                       |
| LVCMOS Output (REFOUT)                                        |
| LVPECL and HCSL Outputs                                       |
| LVDS Outputs                                                  |
| Crystal Input Interface                                       |
| Power-up Ramp Sequence                                        |
| Overdriving the XTAL Interface                                |
| Wiring the Differential Input to Accept Single-Ended Levels   |
| 3.3V Differential Clock Input Interface                       |
| 2.5V Differential Clock Input Interface                       |
| LVDS Driver Termination 27                                    |
| Termination for 3.3V LVPECL Outputs                           |
| Termination for 2.5V LVPECL Outputs                           |
| Recommended Termination                                       |
| VFQFN EPAD Thermal Release Path                               |
| LVPECL Power Considerations                                   |
| LVPECL Power Considerations (Application Frequency 156.25MHz) |
| LVDS Power Considerations                                     |
| LVDS Power Considerations (Application Frequency 156.25MHz)   |
| HCSL Power Considerations 36                                  |
| HCSL Power Considerations (Application Frequency 156.25MHz)   |
| Reliability Information                                       |
| Transistor Count                                              |
| Package Outline Drawings                                      |
| Ordering Information                                          |
| Revision History                                              |

# **Pin Assignments**



### **Pin Descriptions**

#### **Table 1. Pin Descriptions**

| Number | Name              | Тур    | pe <sup>[a]</sup>     | Description                                                                                                  |
|--------|-------------------|--------|-----------------------|--------------------------------------------------------------------------------------------------------------|
| 1      | GND               | Power  |                       | Power supply ground.                                                                                         |
| 2      | V <sub>DDOA</sub> | Power  |                       | Output supply pin for Bank QA outputs.                                                                       |
| 3      | QA0               | Output |                       | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels.                                |
| 4      | nQA0              | Output |                       | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels.                                |
| 5      | V <sub>DDOA</sub> | Power  |                       | Output supply pin for Bank QA outputs.                                                                       |
| 6      | QA1               | Output |                       | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels.                                |
| 7      | nQA1              | Output |                       | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels.                                |
| 8      | GND               | Power  |                       | Power supply ground.                                                                                         |
| 9      | SMODE0            | Input  | Pull-down             | Output driver select for Bank A and Bank B outputs. See Table 3 for function. LVCMOS/LVTTL interface levels. |
| 10     | V <sub>DD</sub>   | Power  |                       | Power supply pin.                                                                                            |
| 11     | XTAL_IN           | Input  |                       | Crystal oscillator interface.                                                                                |
| 12     | XTAL_OUT          | Output |                       | Crystal oscillator interface.                                                                                |
| 13     | REF_SEL0          | Input  | Pull-down             | Input clock selection. LVCMOS/LVTTL interface levels.<br>See Table 3 for function.                           |
| 14     | CLK0              | Input  | Pull-up/<br>Pull-down | Non-inverting differential clock. Internally biased to 0.33V <sub>DD.</sub>                                  |
| 15     | nCLK0             | Input  | Pull-up/<br>Pull-down | Inverting differential clock. Internal resistor bias to 0.4V <sub>DD</sub> .                                 |
| 16     | REF_SEL1          | Input  | Pull-down             | Input clock selection. LVCMOS/LVTTL interface levels. See Table 3 for function.                              |

#### Table 1. Pin Descriptions (Cont.)

| Number | Name                | Тур    | e <sup>[a]</sup>      | Description                                                                                                  |
|--------|---------------------|--------|-----------------------|--------------------------------------------------------------------------------------------------------------|
| 17     | GND                 | Power  |                       | Power supply ground.                                                                                         |
| 18     | nQB1                | Output |                       | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels.                                |
| 19     | QB1                 | Output |                       | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels.                                |
| 20     | V <sub>DDOB</sub>   | Power  |                       | Output supply pin for Bank QB outputs.                                                                       |
| 21     | nQB0                | Output |                       | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels.                                |
| 22     | QB0                 | Output |                       | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels.                                |
| 23     | V <sub>DDOB</sub>   | Power  |                       | Output supply pin for Bank QB outputs.                                                                       |
| 24     | GND                 | Power  |                       | Power supply ground.                                                                                         |
| 25     | nc                  | Unused |                       | No connect pin.                                                                                              |
| 26     | nCLK1               | Input  | Pull-up/<br>Pull-down | Inverting differential clock. Internal resistor bias to 0.4V <sub>DD</sub> .                                 |
| 27     | CLK1                | Input  | Pull-up/<br>Pull-down | Non-inverting differential clock. Internally biased to 0.33V <sub>DD.</sub>                                  |
| 28     | V <sub>DD</sub>     | Power  |                       | Power supply pin.                                                                                            |
| 29     | REFOUT              | Output |                       | Single-ended reference clock output. LVCMOS/LVTTL interface levels.                                          |
| 30     | V <sub>DDOREF</sub> | Power  |                       | Output supply pin for REFOUT output.                                                                         |
| 31     | OE_SE               | Input  | Pull-down             | Output enable. LVCMOS/LVTTL interface levels. See Table 4.                                                   |
| 32     | SMODE1              | Input  | Pull-down             | Output driver select for Bank A and Bank B outputs. See Table 6 for function. LVCMOS/LVTTL interface levels. |
| 0      | ePAD                | Power  |                       | Connect ePAD to ground to ensure proper heat dissipation.                                                    |

[a] Pull-down and Pull-up refer to internal input resistors. See Table 2 for typical values

### **Pin Characteristics**

#### Table 2. Pin Characteristics

| Symbol                | Parameter                  |                                       | Test Conditions              | Minimum | Typical | Maximum | Unit |
|-----------------------|----------------------------|---------------------------------------|------------------------------|---------|---------|---------|------|
| C <sub>IN</sub>       | Input<br>Capacitance       | OE_SE,<br>SMODE[1:0],<br>REF_SEL[1:0] |                              |         | 2       |         | pF   |
| R <sub>PULLDOWN</sub> | Input Pull-dowr            | Resistor                              |                              |         | 50      |         | kΩ   |
| D                     | nput Pull-up               |                                       |                              |         | 100     |         | kΩ   |
| R <sub>PULLUP</sub>   | Resistor                   | nCLK0, nCLK1                          |                              |         | 75      |         | kΩ   |
|                       | Power                      |                                       | V <sub>DDOREF</sub> = 3.465V |         | 5.0     |         | pF   |
| C <sub>PD</sub>       | Dissipation<br>Capacitance | REFOUT                                | V <sub>DDOREF</sub> = 2.625V |         | 4.5     |         | pF   |
| D                     | Output                     | · I REFUILI                           | V <sub>DDOREF</sub> = 3.3V   |         | 45      |         | Ω    |
| R <sub>OUT</sub>      | Impedance                  |                                       | V <sub>DDOREF</sub> = 2.5V   |         | 58      |         | Ω    |

# **Function Tables**

#### Table 3. REF\_SELx Function Table

| Control Input |                                |
|---------------|--------------------------------|
| REF_SEL[1:0]  | Selected Input Reference Clock |
| 00 (default)  | CLK0, nCLK0                    |
| 01            | CLK1, nCLK1                    |
| 10            | XTAL                           |
| 11            | XTAL                           |

# Table 4. OE\_SE Function Table<sup>[a]</sup>

| OE_SE       | REFOUT         |  |
|-------------|----------------|--|
| 0 (default) | High-Impedance |  |
| 1           | Enabled        |  |

[a] Synchronous output enable to avoid clock glitch.

#### Table 5. Input/Output Operation Table, OE\_SE

|             | In                                | put Status                           | Output State              |
|-------------|-----------------------------------|--------------------------------------|---------------------------|
| OE_SE       | E_SE REF_SEL [1:0] CLKx and nCLKx |                                      | REFOUT                    |
| 0 (default) | Don't care                        | Don't Care                           | High Impedance            |
| 1           | 10 or 11                          | Don't Care                           | Fanout Crystal Oscillator |
|             |                                   | CLK0 and nCLK0 are both open circuit | Logic Low                 |
| 1           | 00 ( 1- ())                       | CLK0 and nCLK0 are tied to ground    | Logic Low                 |
| 1           | 00 (default)                      | CLK0 is high, nCLK0 is low           | Logic High                |
|             |                                   | CLK0 is low, nCLK0 is high           | Logic Low                 |
|             |                                   | CLK1 and nCLK1 are both open circuit | Logic Low                 |
| 1           |                                   | CLK1 and nCLK1 are tied to ground    | Logic Low                 |
|             | 01                                | CLK1 is high, nCLK1 is low           | Logic High                |
|             |                                   | CLK1 is low, nCLK1 is high           | Logic Low                 |

# Table 6. Output Level Selection Table, QX[0:1], nQX[0:1]<sup>[a]</sup>

| SMODE1 | SMODE0 | Output Type      |
|--------|--------|------------------|
| 0      | 0      | LVPECL (default) |
| 0      | 1      | LVDS             |
| 1      | 0      | HCSL             |
| 1      | 1      | High-Impedance   |

[a] X denotes A and B.

#### Table 7. Input/Output Operation Table, SMODE[1:0]

| Input Status |              |                                      | Output State                     |  |
|--------------|--------------|--------------------------------------|----------------------------------|--|
| SMODE[1:0]   | REF_SEL[1:0] | CLKx and nCLKx                       | QA[1:0], nQA[1:0]                |  |
| 11           | Don't care   | Don't Care                           | High Impedance                   |  |
| 00, 01 or 10 | 10 or 11     | Don't Care                           | Fanout crystal oscillator        |  |
|              | 00 (default) | CLK0 and nCLK0 are both open circuit | QA[1:0] = Low<br>nQA[1:0] = High |  |
| 00.01.55.10  |              | CLK0 and nCLK0 are tied to ground    | QA[1:0] = Low<br>nQA[1:0] = High |  |
| 00, 01 or 10 |              | CLK0 is high, nCLK0 is low           | QA[1:0] = High<br>nQA[1:0] = Low |  |
|              |              | CLK0 is low, nCLK0 is high           | QA[1:0] = Low<br>nQA[1:0] = High |  |

#### Table 7. Input/Output Operation Table, SMODE[1:0] (Cont.)

|              | In | Output State                         |                                  |
|--------------|----|--------------------------------------|----------------------------------|
| 00, 01 or 10 |    | CLK1 and nCLK1 are both open circuit | QA[1:0] = Low<br>nQA[1:0] = High |
|              | 01 | CLK1 and CLK1 are tied to ground.    | QA[1:0] = Low<br>nQA[1:0] = High |
|              |    | CLK1 is high, nCLK1 is low           | QA[1:0] = High<br>nQA[1:0] = Low |
|              |    | CLK1 is low, nCLK1 is high           | QA[1:0] = Low<br>nQA[1:0] = High |

#### Table 8. Input/Output Operation Table, SMODE[1:0]

|              | Ir                          | nput Status                          | Output State                     |                                  |
|--------------|-----------------------------|--------------------------------------|----------------------------------|----------------------------------|
| SMODE[1:0]   | REF_SEL[1:0] CLKx and nCLKx |                                      | QB[1:0], nQB[1:0]                |                                  |
| 11           | Don't care                  | Don't Care                           | High Impedance                   |                                  |
| 00, 01 or 10 | 10 or 11                    | Don't Care                           | Fanout Crystal Oscillator        |                                  |
|              |                             | CLK0 and nCLK0 are both open circuit | QB[1:0] = Low<br>nQB[1:0] = High |                                  |
| <u></u>      | 00 (default)                | CLK0 and nCLK0 are tied to ground    | QB[1:0] = Low<br>nQB[1:0] = High |                                  |
| 00, 01 or 10 |                             | CLK0 is high, nCLK0 is low           | QB[1:0] = High<br>nQB[1:0] = Low |                                  |
|              |                             | CLK0 is low, nCLK0 is high           | QB[1:0] = Low<br>nQB[1:0] = High |                                  |
|              | 01                          | CLK1 and nCLK1 are both open circuit | QB[1:0] = Low<br>nQB[1:0] = High |                                  |
| 00 01 or 10  |                             | CLK1 and nCLK1 are tied to ground    | QB[1:0] = Low<br>nQB[1:0] = High |                                  |
| 00, 01 or 10 |                             | CLK1 is high, nCLK1 is low           | QB[1:0] = High<br>nQB[1:0] = Low |                                  |
|              |                             |                                      | CLK1 is low, nCLK1 is high       | QB[1:0] = Low<br>nQB[1:0] = High |

# **Absolute Maximum Ratings**

Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

#### **Table 9. Absolute Maximum Ratings**

| Item                                                                      | Rating                                           |
|---------------------------------------------------------------------------|--------------------------------------------------|
| Supply Voltage, V <sub>DD</sub>                                           | 4.6V                                             |
| Inputs, V <sub>I</sub>                                                    |                                                  |
| XTAL_IN                                                                   | 0V to 2V                                         |
| Other Inputs                                                              | -0.5V to V <sub>DD</sub> + 0.5V                  |
| Outputs, V <sub>O</sub> , (HCSL, LVCMOS)                                  | -0.5V to V <sub>DDOX</sub> <sup>[a]</sup> + 0.5V |
| Outputs, I <sub>O</sub> , (LVPECL)<br>Continuous Current<br>Surge Current | 50mA<br>100mA                                    |
| Outputs, I <sub>O</sub> , (LVDS)<br>Continuous Current<br>Surge Current   | 10mA<br>15mA                                     |
| Junction Temperature, T <sub>J</sub>                                      | 125°C                                            |
| Storage Temperature, T <sub>STG</sub>                                     | -65°C to 150°C                                   |
| ESD - Human Body Mode <sup>[b]</sup>                                      | 2000V                                            |
| ESD - Charged Device Mode <sup>[b]</sup>                                  | 500V                                             |

[a] V<sub>DDOX</sub> denotes V<sub>DDOA</sub>, V<sub>DDOB</sub>.

[b] According to JEDEC/JSED JS-001-2012/22-C101 E.

# **DC Electrical Characteristics**

#### Table 10. Power Supply Current, $V_{DD}$ = 3.3V ±5, $V_{DDOA}$ = $V_{DDOB}$ = 3.3V ±5, GND = 0V, $T_A$ = -40°C to 85°C<sup>[a]</sup>

| Symbol                                                            | Parameter                      |                                                              | Test Conditions  |                              | Minimum | Typical | Maximum | Unit |
|-------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------|------------------|------------------------------|---------|---------|---------|------|
| V <sub>DD</sub>                                                   | Power Supply<br>Voltage        |                                                              |                  |                              | 3.135   |         | 3.465   | V    |
| V <sub>DDOA</sub> ,<br>V <sub>DOOB</sub> ,<br>V <sub>DDOREF</sub> | Output Power<br>Voltage        |                                                              |                  |                              | 3.135   |         | 3.465   | V    |
| I <sub>DD</sub>                                                   | Power Supply<br>Current        |                                                              |                  |                              |         | 33      | 37      | mA   |
|                                                                   |                                | SMODE[1:0]=00                                                |                  | f <sub>OUT</sub> = 156.25MHz |         | 90      | 101     | mA   |
| I <sub>EE</sub>                                                   | Output Power<br>Supply Current | (default; LVPECL)<br>V <sub>DDOA</sub> = V <sub>DDOB</sub> = | Outputs Unloaded | f <sub>OUT</sub> = 781.25MHz |         | 124     | 141     | mA   |
|                                                                   |                                | 3.465V                                                       |                  | f <sub>OUT</sub> = 1500MHz   |         | 141     | 159     | mA   |

[a]  $V_{DDOX}$  denotes  $V_{DDOA}$ ,  $V_{DDOB}$ 

# Table 11. Output Supply Current, $V_{DD}$ = 3.3V ±5, or 2.5V ±5, $V_{DDOA}$ = $V_{DDOB}$ = 2.5V ±5, GND = 0V, $T_A$ = -40°C to 85°C<sup>[a]</sup>

| Symbol                                                            | Parameter                      |                                                              | Test Conditions  |                              | Minimum | Typical | Maximum | Unit |
|-------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------|------------------|------------------------------|---------|---------|---------|------|
| V <sub>DD</sub>                                                   | Power Supply<br>Voltage        |                                                              |                  |                              | 2.375   |         | 3.465   | V    |
| V <sub>DDOA</sub> ,<br>V <sub>DOOB</sub> ,<br>V <sub>DDOREF</sub> | Output Power<br>Voltage        |                                                              |                  |                              | 2.375   |         | 3.465   | V    |
| I <sub>DD</sub>                                                   | Power Supply<br>Current        |                                                              |                  |                              |         | 33      | 37      | mA   |
|                                                                   |                                | SMODE[1:0]=00                                                |                  | f <sub>OUT</sub> = 156.25MHz |         | 88      | 100     | mA   |
| I <sub>EE</sub>                                                   | Output Power<br>Supply Current | (default; LVPECL)<br>V <sub>DDOA</sub> = V <sub>DDOB</sub> = | Outputs Unloaded | f <sub>OUT</sub> = 781.25MHz |         | 120     | 136     | mA   |
|                                                                   |                                | 2.625V                                                       |                  | f <sub>OUT</sub> = 1500MHz   |         | 145     | 164     | mA   |

[a] V<sub>DDOX</sub> denotes V<sub>DDOA</sub>, V<sub>DDOB</sub>

### Table 12. Maximum Output Supply Current, $V_{DDO} = 3.3V + 5$ , or 2.5V + 5, $V_{EE} = 0V^{[a]}$

|                     |                                 |                                                 |                              | VD   | <sub>DOx</sub> = 3.3 + | -5%  | V <sub>DI</sub> | <sub>DOx</sub> = 2.5 + | 5%   |      |
|---------------------|---------------------------------|-------------------------------------------------|------------------------------|------|------------------------|------|-----------------|------------------------|------|------|
| Symbol              | Parameter                       | Test Co                                         | onditions                    | Min. | Тур.                   | Max. | Min.            | Тур.                   | Max. | Unit |
|                     |                                 |                                                 | f <sub>OUT</sub> = 156.25MHz |      | 49                     | 57   |                 | 42                     | 48   | mA   |
| Bank & & Bank B     | Outputs Unloaded                | f <sub>OUT</sub> = 781.25MHz                    |                              | 78   | 90                     |      | 70              | 81                     | mA   |      |
| I <sub>DDOA</sub> + | Bank A & Bank B<br>Current      | Outputs Loaded<br>50Ω to V <sub>DDOx</sub> - 2V | f <sub>OUT</sub> = 1500MHz   |      | 105                    | 121  |                 | 96                     | 111  | mA   |
| IDDOB               | SMODE[1:0]=00                   |                                                 | f <sub>OUT</sub> = 156.25MHz |      | 106                    | 122  |                 | 100                    | 114  | mA   |
|                     |                                 |                                                 | f <sub>OUT</sub> = 781.25MHz |      | 138                    | 159  |                 | 122                    | 140  | mA   |
|                     |                                 |                                                 | f <sub>OUT</sub> = 1500MHz   |      | 165                    | 190  |                 | 145                    | 167  | mA   |
|                     |                                 |                                                 | f <sub>OUT</sub> = 156.25MHz |      | 55                     | 63   |                 | 57                     | 66   | mA   |
|                     |                                 | Outputs Unloaded                                | f <sub>OUT</sub> = 468.75MHz |      | 72                     | 83   |                 | 72                     | 82   | mA   |
| I <sub>DDOA</sub> + | Bank A & Bank B<br>Current      |                                                 | f <sub>OUT</sub> = 800MHz    |      | 88                     | 101  |                 | 88                     | 101  | mA   |
| IDDOR               | I <sub>DDOB</sub> SMODE[1:0]=01 |                                                 | f <sub>OUT</sub> = 156.25MHz |      | 61                     | 70   |                 | 64                     | 73   | mA   |
| (LVDS)              | Outputs Loaded                  | f <sub>OUT</sub> = 468.75MHz                    |                              | 78   | 90                     |      | 78              | 90                     | mA   |      |
|                     |                                 |                                                 | f <sub>OUT</sub> = 800MHz    |      | 96                     | 110  |                 | 95                     | 109  | mA   |

|                     |                            |                  | Test Conditions              |  | <sub>DDOx</sub> = 3.3 +5% |      | V <sub>DI</sub> | ·5%  |      |      |
|---------------------|----------------------------|------------------|------------------------------|--|---------------------------|------|-----------------|------|------|------|
| Symbol              | Parameter                  | Test Co          |                              |  | Тур.                      | Max. | Min.            | Тур. | Max. | Unit |
|                     |                            |                  | f <sub>OUT</sub> = 100MHz    |  | 29                        | 33   |                 | 28   | 33   | mA   |
|                     |                            |                  | f <sub>OUT</sub> = 156.25MHz |  | 31                        | 35   |                 | 30   | 35   | mA   |
|                     |                            | Outputs Unloaded | f <sub>OUT</sub> = 250MHz    |  | 35                        | 41   |                 | 35   | 40   | mA   |
| I <sub>DDOA</sub> + | Bank A & Bank B<br>Current |                  | f <sub>OUT</sub> = 750MHz    |  | 58                        | 66   |                 | 58   | 66   | mA   |
| IDDOB               | SMODE[1:0]=10              | SMODE[1:0]=10    | f <sub>OUT</sub> = 100MHz    |  | 101                       | 116  |                 | 101  | 116  | mA   |
|                     | (HCSL)                     |                  | f <sub>OUT</sub> = 156.25MHz |  | 103                       | 119  |                 | 103  | 118  | mA   |
|                     |                            | Outputs Loaded   | f <sub>OUT</sub> = 250MHz    |  | 107                       | 123  |                 | 107  | 123  | mA   |
|                     |                            |                  | f <sub>OUT</sub> = 750MHz    |  | 121                       | 137  |                 | 120  | 136  | mA   |

### Table 12. Maximum Output Supply Current, $V_{DDO} = 3.3V + 5$ , or 2.5V + 5, $V_{EE} = 0V^{[a]}$

[a] V<sub>DDOX</sub> denotes V<sub>DDOA</sub>, V<sub>DDOB</sub>

# Table 13. LVCMOS/LVTTL DC Characteristics, V<sub>DD</sub> = 3.3V ±5%, 2.5V ±5%, V<sub>DDOREF</sub> = = 3.3V ±5% or 2.5V ±5%, GND = 0V, T<sub>A</sub> = -40°C to 85°C

| Symbol          | Param              | eter                                  | Test Conditions                                             | Minimum | Typical | Maximum               | Unit |
|-----------------|--------------------|---------------------------------------|-------------------------------------------------------------|---------|---------|-----------------------|------|
|                 |                    | OE_SE,                                | V <sub>DD</sub> = 3.3V±5%                                   | 2       |         | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IH</sub> | Input High Voltage | SMODE[1:0],<br>REF_SEL[1:0]           | V <sub>DD</sub> = 2.5V±5%                                   | 1.7     |         | V <sub>DD</sub> + 0.3 | V    |
|                 |                    | OE_SE,                                | V <sub>DD</sub> = 3.3V±5%                                   | -0.3    |         | 0.8                   | V    |
| V <sub>IL</sub> | Input Low Voltage  | SMODE[1:0],<br>REF_SEL[1:0]           | V <sub>DD</sub> = 2.5V±5%                                   | -0.3    |         | 0.7                   | V    |
| I <sub>IH</sub> | Input High Current | OE_SE,<br>SMODE[1:0],<br>REF_SEL[1:0] | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V        |         |         | 150                   | μΑ   |
| I <sub>IL</sub> | Input Low Current  | OE_SE,<br>SMODE[1:0],<br>REF_SEL[1:0] | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V    | -5      |         |                       | μA   |
| N.              | Output High        | REFOUT                                | V <sub>DDOREF</sub> = 3.3V±5%: I <sub>OH</sub> = -1mA       | 2.6     |         |                       | V    |
| V <sub>OH</sub> | Voltage            | NLFUUT                                | V <sub>DDOREF</sub> = 2.5V±5%: I <sub>OH</sub> = -1mA       | 1.8     |         |                       | V    |
| V <sub>OL</sub> | Output Low Voltage | REFOUT                                | $V_{DDOREF}$ = 3.3V±5% or 2.5V±5%:<br>I <sub>OL</sub> = 1mA |         |         | 0.5                   | V    |

| Symbol           | Para                  | meter                          | Test Conditions                                             | Minimum   | Typical | Maximum                | Unit |
|------------------|-----------------------|--------------------------------|-------------------------------------------------------------|-----------|---------|------------------------|------|
| I <sub>IH</sub>  | Input High<br>Current | CLK[1:0],<br>nCLK[1:0]         | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V        |           |         | 150                    | μA   |
| IIL              | Input Low<br>Current  | CLK[1:0],<br>nCLK[1:0]         | V <sub>DD</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | -150      |         |                        | μA   |
| V <sub>PP</sub>  | Peak-to-Peak Inp      | ut Voltage <sup>[a]</sup>      |                                                             | 0.240     |         | 1.3                    | V    |
| V <sub>CMR</sub> | Common Mode Ir        | iput Voltage <sup>[a][b]</sup> |                                                             | GND + 0.5 |         | V <sub>DD</sub> – 0.85 | V    |

#### Table 14. Differential DC Characteristics, $V_{DD}$ = 3.3V ±5% or 2.5V ±5%, GND = 0V, $T_A$ = -40°C to 85°C

[a] Input voltage should not be less than -0.3V and greater than  $V_{\text{DD.}}$ 

[b] Common mode voltage is defined as the crosspoint.

### Table 15. LVPECL DC Characteristics, $V_{DD} = V_{DDOA} = V_{DDOB} = 3.3V \pm 5\%$ , GND = 0V, $T_A = -40^{\circ}C$ to $85^{\circ}C^{[a][b]}$

| Symbol             | Parameter                                           | Test Conditions                  | Minimum                   | Typical | Maximum                 | Unit |
|--------------------|-----------------------------------------------------|----------------------------------|---------------------------|---------|-------------------------|------|
| V <sub>OH</sub>    | Output High Voltage <sup>[b]</sup>                  |                                  | V <sub>DDOX</sub> – 1.135 |         | V <sub>DDOX</sub> -0.8  | V    |
| V <sub>OL</sub>    | Output Low Voltage <sup>[b]</sup>                   |                                  | V <sub>DDOX</sub> – 2.1   |         | V <sub>DDOX</sub> – 1.6 | V    |
|                    |                                                     | $DC \le f_{OUT} \le 500MHz$      | 0.6                       |         | 1.24                    | V    |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage<br>Swing <sup>[b]</sup> | 500MHz < f <sub>OUT</sub> ≤ 1GHz | 0.4                       |         | 1.10                    | V    |
|                    |                                                     | f <sub>OUT</sub> > 1GHz          |                           | 0.60    |                         | V    |

[a]  $V_{\text{DDOX}}$  denotes  $V_{\text{DDOA}}$  and  $V_{\text{DDOB}}.$ 

[b] Outputs terminated with 50 $\Omega$  to V<sub>DDOX</sub> – 2V.

### Table 16. LVPECL DC Characteristics, $V_{DD} = V_{DDOA} = V_{DDOB} = 2.5V \pm 5\%$ , GND = 0V, $T_A = -40^{\circ}C$ to $85^{\circ}C^{[a][b]}$

| Symbol             | Parameter                                           | Test Conditions                  | Minimum                   | Typical | Maximum                 | Unit |
|--------------------|-----------------------------------------------------|----------------------------------|---------------------------|---------|-------------------------|------|
| V <sub>OH</sub>    | Output High Voltage <sup>[b]</sup>                  |                                  | V <sub>DDOX</sub> – 1.125 |         | V <sub>DDOX</sub> – 0.8 | V    |
| V <sub>OL</sub>    | Output Low Voltage <sup>[b]</sup>                   |                                  | V <sub>DDOX</sub> – 2.1   |         | V <sub>DDOX</sub> – 1.6 | V    |
|                    |                                                     | $DC \le f_{OUT} \le 500MHz$      | 0.6                       |         | 1.20                    | V    |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage<br>Swing <sup>[b]</sup> | 500MHz < f <sub>OUT</sub> ≤ 1GHz | 0.4                       |         | 1.00                    | V    |
|                    | g                                                   | 1GHz < f <sub>OUT</sub> ≤ 1.5GHz |                           | 0.56    |                         | V    |

[a]  $V_{\text{DDOX}}$  denotes  $V_{\text{DDOA}}$  and  $V_{\text{DDOB}}.$ 

[b] Outputs terminated with 50 $\Omega$  to V<sub>DDOX</sub> – 2V.

### Table 17. LVDS DC Characteristics, $V_{DDOA} = V_{DDOB} = 3.3V \pm 5\%$ , GND = 0V, $T_A = -40^{\circ}$ C to $85^{\circ}$ C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Unit |
|-----------------|----------------------------------|-----------------|---------|---------|---------|------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 435     |         | 570     | mV   |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         | 50      |         | mV   |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.16    |         | 1.375   | V    |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         | 50      |         | mV   |

### Table 18. LVDS DC Characteristics, $V_{DDOA} = V_{DDOB} = 2.5V \pm 5\%$ , GND = 0V, $T_A = -40$ °C to 85°C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Unit |
|-----------------|----------------------------------|-----------------|---------|---------|---------|------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 425     |         | 570     | mV   |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         | 50      |         | mV   |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.15    |         | 1.365   | V    |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         | 50      |         | mV   |

### Table 19. Crystal Characteristics<sup>[a]</sup>

| Parameter                            | Test Conditions | Minimum | Typical     | Maximum | Unit |
|--------------------------------------|-----------------|---------|-------------|---------|------|
| Mode of Oscillation                  |                 |         | Fundamental |         |      |
| Frequency                            |                 | 10      |             | 40      | MHz  |
| Equivalent Series Resistance (ESR)   |                 |         |             | 50      | Ω    |
| Shunt Capacitance                    |                 |         |             | 7       | pF   |
| Capacitive Loading (C <sub>L</sub> ) |                 |         | 12          | 18      | pF   |

[a] Crystal operation requires tuning caps. For more information, see Applications Information.

# **AC Electrical Characteristics**

# Table 20. $V_{DD} = V_{DDOA} = V_{DDOB} = V_{DDOREF} = 3.3V \pm 5\%$ , GND = 0V, T<sub>A</sub> = -40°C to 85°C<sup>[a][b]</sup>

| Symbol                          | Paran                                                                           | neter                                   | Test Condit                                                                                                                      | ions                    | Minimum | Typical | Maximum | Unit   |
|---------------------------------|---------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|---------|---------|--------|
|                                 |                                                                                 | LVPECL Outputs                          |                                                                                                                                  |                         | DC      |         | 1500    | MHz    |
| r.                              |                                                                                 | LVDS Outputs                            |                                                                                                                                  |                         | DC      |         | 800     | MHz    |
| f <sub>OUT</sub>                | Output Frequency                                                                | HCSL Outputs                            |                                                                                                                                  |                         | DC      |         | 750     | MHz    |
|                                 |                                                                                 | LVCMOS (REFOUT)                         |                                                                                                                                  |                         | DC      |         | 250     | MHz    |
| t <sub>jit</sub>                | Buffer Additive Phase C<br>Integration Range 12kh<br>REF_SEL[1:0] = 00 or       | Hz - 20MHz                              | Clock Frequency = 156.25MHz;<br>Input Clock from 8T49NS010A;<br>Input Clock Jitter = 83.9fs<br>SMODE[1:0] = 00 (default; LVPECL) |                         |         | 37.6    |         | fs     |
| tjit(Ø)                         | RMS Phase Jitter; 25M<br>Range: 100Hz - 1MHz                                    | Hz Integration                          | REF_SEL[1:0] = 1                                                                                                                 | 10 or 11 <sup>[c]</sup> |         | 0.307   |         | ps     |
|                                 |                                                                                 | LVPECL                                  | 011 15                                                                                                                           |                         |         | -159.5  |         | dBc/Hz |
| NF                              | Noise Floor                                                                     | LVDS                                    | Offset Frequency<br>156.25MHz Clock                                                                                              |                         |         | -157.9  |         | dBc/Hz |
|                                 |                                                                                 | HCSL                                    |                                                                                                                                  |                         |         | -157.7  |         | dBc/Hz |
|                                 |                                                                                 | CLK0, nCLK0 or,                         | SMODE[1:0] = 00                                                                                                                  | f <sub>OUT</sub> ≤ 1GHz | 0.75    |         | 1.50    | ns     |
| taa                             | Propagation                                                                     | CLK1, nCLK1                             | (default; LVPECL) f <sub>O</sub>                                                                                                 | f <sub>OUT</sub> > 1GHz |         | 1.23    |         | ns     |
| t <sub>PD</sub>                 | Delay <sup>[d]</sup>                                                            | any Qx, nQx<br>Outputs                  | SMODE[1:0] = 0                                                                                                                   | 1 (LVDS)                | 0.820   |         | 1.475   | ns     |
|                                 |                                                                                 | Outputs                                 | SMODE[1:0] = 10                                                                                                                  | ) (HCSL)                | 0.860   |         | 1.440   | ns     |
| tsk(o)                          | Output Skew <sup>[e][f]</sup>                                                   |                                         |                                                                                                                                  |                         |         |         | 81      | ps     |
| tsk(pp)                         | Part-to-Part Skew <sup>[f][g]</sup>                                             |                                         |                                                                                                                                  |                         |         | 200     |         | ps     |
| V <sub>OH</sub>                 | Voltage High <sup>[h][i]</sup>                                                  | HCSL Outputs                            |                                                                                                                                  |                         | 520     |         | 931     | mV     |
| V <sub>OL</sub>                 | Voltage Low <sup>[h][j]</sup>                                                   | HCSL Outputs                            |                                                                                                                                  |                         | -150    |         | 150     | mV     |
| V <sub>CROSS</sub>              | Absolute Crossing<br>Voltage <sup>[h][k][l]</sup>                               | HCSL Outputs                            | $R_T = 50\Omega$ to GND,                                                                                                         | C <sub>L</sub> ≤ 5pF    | 225     |         | 460     | mV     |
| $\Delta V_{CROSS}$              | Total Variation of<br>V <sub>CROSS</sub> over all<br>Edges <sup>[h][k][m]</sup> | HCSL Outputs                            |                                                                                                                                  |                         |         |         | 140     | mV     |
|                                 | Rise/Fall Edge<br>Rate <sup>[c][n][o]</sup>                                     | HCSL Outputs                            |                                                                                                                                  |                         | 0.6     |         | 4       | V/ns   |
|                                 |                                                                                 | LVPECL Outputs                          | 20% to 80                                                                                                                        | %                       |         | 200     | 695     | ps     |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                           | ise/Fall Time LVDS Outputs HCSL Outputs | 20% to 80                                                                                                                        | %                       |         | 230     | 510     | ps     |
| ·K /                            |                                                                                 |                                         | 20% to 80                                                                                                                        | %                       |         | 260     | 420     | ps     |
|                                 |                                                                                 | REFOUT                                  | 20% to 80                                                                                                                        | %                       |         | 438     | 575     | ps     |

### Table 20. $V_{DD} = V_{DDOA} = V_{DDOB} = V_{DDOREF} = 3.3V \pm 5\%$ , GND = 0V, T<sub>A</sub> = -40°C to 85°C<sup>[a][b]</sup>

| Symbol    | Parameter                        | Test Conditions                                   | Minimum | Typical | Maximum | Unit |
|-----------|----------------------------------|---------------------------------------------------|---------|---------|---------|------|
|           |                                  | With Crystal Input                                | 45      |         | 55      | %    |
| odc       | Output Duty Cycle <sup>[p]</sup> | With External 50% / 50%<br>Duty Cycle Clock Input | 45      |         | 55      | %    |
| MUX_ISOLA | MUX Isolation                    | 156.25MHz                                         |         | 75      |         | dB   |

[a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

[b] LVPECL parameters characterized up to 1.5GHz. LVDS parameters characterized up to 800MHz. HCSL parameters characterized up to 750MHz.

[c] Measurement taken from differential waveform.

[d] Measured from the differential input crosspoint to the differential output crosspoint.

[e] Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross- point.

[f] This parameter is defined in accordance with JEDEC Standard 65.

[g] Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoint.

[h] Measurement taken from single-ended waveform.

[i] Vlow is defined as the statistical average Low value as obtained by using the oscilloscope Vlow Math function.

[j] Vhigh is defined as the statistical average High value as obtained by using the oscilloscope Vhigh Math function.

[k] Measured at crosspoint where the instantaneous voltage value of the rising edge of Qx equals the falling edge of nQx.

[I] Refers to the total variation from the lowest crosspoint to the highest, regardless of which edge is crossing. Refers to all crosspoint for this measurement.

[m]Defined as the total variation of all crossing voltages of rising Qx and falling nQx, This is the maximum allowed variance in Vcross for any particular system.

[n] Measured from -150mV to +150mV on the differential waveform (Qx minus nQx). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing.

[o] Measured at 100MHz.

[p] Measured for the following frequencies: 25MHz, 100MHz, 125MHz, 156.25MHz, 312.5MHz, 400MHz, 644.5313MHz, and 750MHz.

# Table 21. $V_{DD}$ = 3.3V ±5%, $V_{DDA}$ = $V_{DDB}$ = $V_{DDOREF}$ = 2.5V ±5% GND = 0V, $T_A$ = -40°C to 85°C<sup>[a][b]</sup>

| Symbol                          | Paran                                                                           | neter                                                    | Test Conditions                                                                                                                  |                         | Minimum | Typical | Maximum | Unit   |
|---------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|---------|---------|--------|
|                                 |                                                                                 | LVPECL Outputs                                           |                                                                                                                                  |                         | DC      |         | 1500    | MHz    |
| f <sub>OUT</sub>                |                                                                                 | LVDS Outputs                                             |                                                                                                                                  |                         | DC      |         | 800     | MHz    |
|                                 | Output Frequency                                                                | HCSL Outputs                                             |                                                                                                                                  |                         | DC      |         | 750     | MHz    |
|                                 |                                                                                 | LVCMOS (REFOUT)                                          |                                                                                                                                  |                         | DC      |         | 250     | MHz    |
| t <sub>jit</sub>                | Buffer Additive Phase<br>Integration Range 12kH<br>REF_SEL[1:0] = 00 or         | lz - 20MHz                                               | Clock Frequency = 156.25MHz;<br>Input Clock from 8T49NS010A;<br>Input Clock Jitter = 83.9fs<br>SMODE[1:0] = 00 (default; LVPECL) |                         |         | 45.5    |         | fs     |
| tjit(Ø)                         | RMS Phase Jitter; 25M<br>Range: 100Hz - 1MHz                                    | Hz Integration                                           | REF_SEL[1:0] = 10 or 11 <sup>[c]</sup>                                                                                           |                         |         | 0.309   |         | ps     |
|                                 |                                                                                 | LVPECL                                                   | Offset Frequency > 10MHz;<br>156.25MHz Clock Frequency                                                                           |                         |         | -158.5  |         | dBc/Hz |
| NF                              | Noise Floor                                                                     | LVDS                                                     |                                                                                                                                  |                         |         | -158.1  |         | dBc/Hz |
|                                 |                                                                                 | HCSL                                                     |                                                                                                                                  |                         |         | -157.6  |         | dBc/Hz |
| t <sub>PD</sub>                 | Propagation<br>Delay <sup>[d]</sup>                                             | CLK0, nCLK0 or,<br>CLK1, nCLK1<br>any Qx, nQx<br>Outputs | SMODE[1:0] = 00<br>(default; LVPECL)                                                                                             | f <sub>OUT</sub> ≤ 1GHz | 0.58    |         | 1.66    | ns     |
|                                 |                                                                                 |                                                          |                                                                                                                                  | f <sub>OUT</sub> > 1GHz |         | 1.23    |         | ns     |
|                                 |                                                                                 |                                                          | SMODE[1:0] = 01 (LVDS)                                                                                                           |                         | 0.75    |         | 1.50    | ns     |
|                                 |                                                                                 |                                                          | SMODE[1:0] = 10 (HCSL)                                                                                                           |                         | 0.87    |         | 1.43    | ns     |
| tsk(o)                          | Output Skew <sup>[e][f]</sup>                                                   |                                                          |                                                                                                                                  |                         |         |         | 75      | ps     |
| tsk(pp)                         | Part-to-Part Skew <sup>[f][g]</sup>                                             |                                                          |                                                                                                                                  |                         |         | 200     |         | ps     |
| V <sub>OH</sub>                 | Voltage High <sup>[h][i]</sup>                                                  | HCSL Outputs                                             |                                                                                                                                  |                         | 520     |         | 931     | mV     |
| V <sub>OL</sub>                 | Voltage Low <sup>[h][j]</sup>                                                   | HCSL Outputs                                             | Dutputs $R_T = 50\Omega$ to GND, $C_L \le 5pF$                                                                                   |                         | -150    |         | 150     | mV     |
| V <sub>CROSS</sub>              | Absolute Crossing<br>Voltage <sup>[h][k][l]</sup>                               | HCSL Outputs                                             |                                                                                                                                  |                         | 225     |         | 460     | mV     |
| ΔV <sub>CROSS</sub>             | Total Variation of<br>V <sub>CROSS</sub> over all<br>Edges <sup>[h][k][m]</sup> | HCSL Outputs                                             |                                                                                                                                  |                         |         |         | 140     | mV     |
|                                 | Rise/Fall Edge<br>Rate <sup>[c][n][o]</sup>                                     | HCSL Outputs                                             |                                                                                                                                  |                         | 0.6     |         | 4       | V/ns   |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                           | LVPECL Outputs                                           | 20% to 80%                                                                                                                       |                         |         | 130     | 450     | ps     |
|                                 |                                                                                 | LVDS Outputs                                             | 20% to 80%                                                                                                                       |                         |         | 225     | 475     | ps     |
|                                 |                                                                                 | HCSL Outputs                                             | 20% to 80%                                                                                                                       |                         |         | 275     | 485     | ps     |
|                                 |                                                                                 | REFOUT                                                   | 20% to 80%                                                                                                                       |                         |         | 434     | 600     | ps     |
|                                 |                                                                                 |                                                          | With Crystal Input                                                                                                               |                         | 45      |         | 55      | %      |
| odc                             | Output Duty Cycle <sup>[p]</sup>                                                |                                                          | With External 50% / 50%<br>Duty Cycle Clock Input                                                                                |                         | 45      |         | 55      | %      |
| MUX_ISOLA                       | MUX Isolation                                                                   |                                                          | 156.25MF                                                                                                                         | lz                      |         | 75      |         | dB     |

# RENESAS

- [a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
- [b] LVPECL parameters characterized up to 1.5GHz. LVDS parameters characterized up to 800MHz. HCSL parameters characterized up to 750MHz.
- [c] Measurement taken from differential waveform.
- [d] Measured from the differential input crosspoint to the differential output crosspoint.
- [e] Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross- point.
- [f] This parameter is defined in accordance with JEDEC Standard 65.
- [g] Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoint.
- [h] Measurement taken from single-ended waveform.
- [i] Vlow is defined as the statistical average Low value as obtained by using the oscilloscope Vlow Math function.
- [j] Vhigh is defined as the statistical average High value as obtained by using the oscilloscope Vhigh Math function.
- [k] Measured at crosspoint where the instantaneous voltage value of the rising edge of Qx equals the falling edge of nQx.
- [I] Refers to the total variation from the lowest crosspoint to the highest, regardless of which edge is crossing. Refers to all crosspoint for this measurement.
- [m]Defined as the total variation of all crossing voltages of rising Qx and falling nQx, This is the maximum allowed variance in Vcross for any particular system.
- [n] Measured from -150mV to +150mV on the differential waveform (Qx minus nQx). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing.
- [o] Measured at 100MHz.
- [p] Measured for the following frequencies: 25MHz, 100MHz, 125MHz, 156.25MHz, 312.5MHz, 400MHz, 644.5313MHz, and 750MHz.

# Table 22. $V_{DD} = V_{DDA} = V_{DDB} = V_{DDOREF} = 2.5V \pm 5\%$ GND = 0V, $T_A = -40^{\circ}C$ to $85^{\circ}C^{[a][b]}$

| Symbol                          | Paran                                                                                            | neter                                                    | Test Conditions                                                                        |                         | Minimum | Typical | Maximum | Unit   |
|---------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------|---------|---------|---------|--------|
|                                 |                                                                                                  | LVPECL Outputs                                           |                                                                                        |                         | DC      |         | 1500    | MHz    |
| f <sub>OUT</sub>                |                                                                                                  | LVDS Outputs                                             |                                                                                        |                         | DC      |         | 800     | MHz    |
|                                 | Output Frequency                                                                                 | HCSL Outputs                                             |                                                                                        |                         | DC      |         | 750     | MHz    |
|                                 |                                                                                                  | LVCMOS (REFOUT)                                          |                                                                                        |                         | DC      |         | 250     | MHz    |
| t <sub>jit</sub>                | Buffer Additive Phase Jitter, RMS:<br>Integration Range 12kHz - 20MHz<br>REF_SEL[1:0] = 00 or 01 |                                                          | Clock Frequency =<br>Input Clock from 8T<br>Input Clock Jitter<br>SMODE[1:0] = 00 (def | 49NS010A;<br>= 83.9fs   |         | 46.91   |         | fs     |
| tjit(Ø)                         | RMS Phase Jitter; 25M<br>Range: 100Hz - 1MHz                                                     | Hz Integration                                           | REF_SEL[1:0] = 1                                                                       | 0 or 11 <sup>[c]</sup>  |         | 0.313   |         | ps     |
|                                 |                                                                                                  | LVPECL                                                   | Offset Frequency > 10MHz;<br>156.25MHz Clock Frequency                                 |                         |         | -159.3  |         | dBc/Hz |
| NF                              | Noise Floor                                                                                      | LVDS                                                     |                                                                                        |                         |         | -157.9  |         | dBc/Hz |
|                                 |                                                                                                  | HCSL                                                     |                                                                                        |                         |         | -157.8  |         | dBc/Hz |
|                                 | Propagation<br>Delay <sup>[d]</sup>                                                              | CLK0, nCLK0 or,<br>CLK1, nCLK1<br>any Qx, nQx<br>Outputs | SMODE[1:0] = 00<br>(default; LVPECL)                                                   | f <sub>OUT</sub> ≤ 1GHz | 0.63    |         | 1.60    | ns     |
| t <sub>PD</sub>                 |                                                                                                  |                                                          |                                                                                        | f <sub>OUT</sub> > 1GHz |         | 1.23    |         | ns     |
|                                 |                                                                                                  |                                                          | SMODE[1:0] = 01                                                                        | (LVDS)                  | 0.825   |         | 1.60    | ns     |
|                                 |                                                                                                  |                                                          | SMODE[1:0] = 10 (HCSL)                                                                 |                         | 0.865   |         | 1.50    | ns     |
| tsk(o)                          | Output Skew <sup>[e][f]</sup>                                                                    |                                                          |                                                                                        |                         |         |         | 75      | ps     |
| tsk(pp)                         | Part-to-Part Skew <sup>[f][g]</sup>                                                              |                                                          |                                                                                        |                         |         | 200     |         | ps     |
| V <sub>OH</sub>                 | Voltage High <sup>[h][i]</sup>                                                                   | HCSL Outputs                                             |                                                                                        |                         | 520     |         | 920     | mV     |
| V <sub>OL</sub>                 | Voltage Low <sup>[h][j]</sup>                                                                    | HCSL Outputs                                             | R <sub>T</sub> = 50Ω to GND, C <sub>L</sub> ≤ 5pF                                      |                         | -150    |         | 150     | mV     |
| V <sub>CROSS</sub>              | Absolute Crossing<br>Voltage <sup>[h][k][l]</sup>                                                | HCSL Outputs                                             |                                                                                        |                         | 225     |         | 460     | mV     |
| ΔV <sub>CROSS</sub>             | Total Variation of<br>V <sub>CROSS</sub> over all HCSL Outputs<br>Edges <sup>[h][k][m]</sup>     |                                                          |                                                                                        |                         |         | 140     | mV      |        |
|                                 | Rise/Fall Edge<br>Rate <sup>[c][n][0]</sup>                                                      | HCSL Outputs                                             |                                                                                        |                         | 0.6     |         | 4       | V/ns   |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                                            | LVPECL Outputs                                           | 20% to 80%                                                                             |                         |         | 200     | 525     | ps     |
|                                 |                                                                                                  | LVDS Outputs                                             | 20% to 80%                                                                             |                         |         | 220     | 485     | ps     |
|                                 |                                                                                                  | HCSL Outputs                                             | 20% to 80%                                                                             |                         |         | 265     | 485     | ps     |
|                                 |                                                                                                  | REFOUT                                                   | 20% to 80%                                                                             |                         |         | 432     | 625     | ps     |
|                                 | Output Duty Cycle <sup>[p]</sup>                                                                 |                                                          | With Crystal Input                                                                     |                         | 45      |         | 55      | %      |
| odc                             |                                                                                                  |                                                          | With External 50% / 50%<br>Duty Cycle Clock Input                                      |                         | 45      |         | 55      | %      |
| MUX_ISOLA                       | MUX Isolation                                                                                    |                                                          | 156.25M⊦                                                                               | z                       |         | 75      |         | dB     |

# RENESAS

- [a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
- [b] LVPECL parameters characterized up to 1.5GHz. LVDS parameters characterized up to 800MHz. HCSL parameters characterized up to 750MHz.
- [c] Measurement taken from differential waveform.
- [d] Measured from the differential input crosspoint to the differential output crosspoint.
- [e] Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross- point.
- [f] This parameter is defined in accordance with JEDEC Standard 65.
- [g] Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoint.
- [h] Measurement taken from single-ended waveform.
- [i] Vlow is defined as the statistical average Low value as obtained by using the oscilloscope Vlow Math function.
- [j] Vhigh is defined as the statistical average High value as obtained by using the oscilloscope Vhigh Math function.
- [k] Measured at crosspoint where the instantaneous voltage value of the rising edge of Qx equals the falling edge of nQx.
- [I] Refers to the total variation from the lowest crosspoint to the highest, regardless of which edge is crossing. Refers to all crosspoint for this measurement.
- [m]Defined as the total variation of all crossing voltages of rising Qx and falling nQx, This is the maximum allowed variance in Vcross for any particular system.
- [n] Measured from -150mV to +150mV on the differential waveform (Qx minus nQx). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing.
- [o] Measured at 100MHz.
- [p] Measured for the following frequencies: 25MHz, 100MHz, 125MHz, 156.25MHz, 312.5MHz, 400MHz, 644.5313MHz, and 750MHz.

# **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



#### Figure 1. Additive Phase Jitter

Offset from Carrier Frequency (Hz)

As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment.

The additive phase jitter for this device was measured using a Renesas Clock Driver 8T49NS010 as an input source and Agilent E5052 phase noise analyzer.

# **Applications Information**

## **Recommendations for Unused Input and Output Pins**

### Inputs

#### **CLK/nCLK** Inputs

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection,  $1k\Omega$  resistors can be tied from CLK to ground and nCLK to  $V_{DD}$ .

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### **LVCMOS Control Pins**

All control pins have internal pull-downs; additional resistance is not required but can be added for additional protection. A 1k $\Omega$  resistor can be used.

### **Outputs**

### LVCMOS Output (REFOUT)

If LVCMOS output is not used, then disable the output and it can be left floating.

#### **LVPECL and HCSL Outputs**

All unused output pairs can be left floating. We recommend that there is no trace attached.

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, we recommend that there is no trace attached.

# **Crystal Input Interface**

The 8T39204 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in Figure 2 were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error. In addition, the recommended 12pF parallel resonant crystal tuning is shown in Figure 3. The optimum C1 and C2 values can be slightly adjusted for different board layouts.

#### Figure 2. Crystal Input Interface



#### Figure 3. Crystal Input Interface



# **Power-up Ramp Sequence**

This device has multiple supply pins dedicated for different blocks. Output power supplies  $V_{DDOx}$  ( $V_{DDOA}$ ,  $V_{DDOB}$ ,  $V_{DDOREF}$ ) must ramp up before, or concurrently with core power supply  $V_{DD}$ . All power supplies must ramp up in a linear fashion and monotonically.

# **Overdriving the XTAL Interface**

The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. Figure 4 shows an example of the interface diagram for a high speed 3.3V LVCMOS driver.

This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to  $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. Figure 5 shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input.

#### Figure 4. LVCMOS Driver to XTAL Input Interface



Figure 5. LVPECL Driver to XTAL Input Interface



## Wiring the Differential Input to Accept Single-Ended Levels

Figure 6 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1 = V_{DD}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_1$  in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{DD} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_1$  at 1.25V. The values below are for when both the single ended swing and  $V_{DD}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most 50 $\Omega$  applications, R3 and R4 can be 100 $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver.

When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{IL}$  cannot be less than -0.3V and  $V_{IH}$  cannot be more than  $V_{DD}$  + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.





# **3.3V Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, HSTL and other differential signals. Both differential inputs must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figure 7 to Figure 11 show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 7, the input termination applies for Renesas open emitter HSTL drivers. If you are using an HSTL driver from another vendor, use their termination recommendation.





Figure 8. CLK/nCLK Input Driven by a 3.3V LVPECL Driver







#### Figure 10. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



#### Figure 11. CLK/nCLK Input Driven by a 3.3V LVDS Driver



# **2.5V Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, HSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figure 12 to Figure 16 show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 12, the input termination applies for Renesas open emitter HSTL drivers. If you are using an HSTL driver from another vendor, use their termination recommendation.





#### Figure 13. CLK/nCLK Input Driven by a 2.5V LVPECL Driver



#### Figure 14. CLK/nCLK Input Driven by a 2.5V LVDS Driver



#### Figure 15. CLK/nCLK Input Driven by a 2.5V LVPECL Driver



#### Figure 16. CLK/nCLK Input Driven by a 2.5V HCSL Driver



# **LVDS Driver Termination**

For a general LVDS interface, the recommended value for the termination impedance  $(Z_T)$  is between 90 $\Omega$  and 132 $\Omega$ . The actual value should be selected to match the differential impedance  $(Z_0)$  of your transmission line. A typical point-to-point LVDS design uses a 100 $\Omega$  parallel resistor at the receiver and a 100 $\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. Renesas offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in Figure 17 can be used with either type of output structure. Figure 18, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact Renesas and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.

#### Figure 17. Standard Termination



#### Figure 18. Optional Termination



# **Termination for 3.3V LVPECL Outputs**

The clock topology shown below is a typical termination for LVPECL outputs. The two different terminations mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion.

Figure 19. 3.3V LVPECL Output Termination



Figure 20. 3.3V LVPECL Output Termination



# **Termination for 2.5V LVPECL Outputs**

Figure 21 and Figure 22 show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$  to V<sub>DDO</sub> – 2V. For V<sub>DDO</sub> = 2.5V, the V<sub>DDO</sub> – 2V is very close to ground level. The R3 in Figure 22 can be eliminated and the termination is shown in Figure 23.

#### Figure 21. 2.5V LVPECL Driver Termination Example



Figure 22. 2.5V LVPECL Driver Termination Example



Figure 23. 2.5V LVPECL Driver Termination Example



### **Recommended Termination**

Figure 24 is the recommended termination for applications where a point-to-point connection can be used. A point-to-point connection contains both the driver and the receiver on the same PCB. With a matched termination at the receiver, transmission-line reflections will be minimized. In addition, a series resistor (Rs) at the driver offers flexibility and can help dampen unwanted reflections. All traces should be  $50\Omega$  impedance single-ended or  $100\Omega$  differential.



Figure 24. Recommended Termination (where a point-to-point connection can be used)

### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 25. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Lead frame Base Package, Amkor Technology.



Figure 25. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)

# **LVPECL Power Considerations**

This section provides information on power dissipation and junction temperature for the 8T39204. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8T39204 is the sum of the core power plus the power dissipated due to outputs switching. The following is the power dissipation for  $V_{DD}$  = 3.3V + 5% = 3.465V, which gives worst case results.

The Maximum current at 85°C is as follows:

I<sub>EE MAX</sub> = 159.17mA.

- Power (core)<sub>MAX</sub> = I<sub>EE\_MAX</sub> \* V<sub>DD\_MAX</sub> = 3.465V \* 159.17mA = 551.52mW
- Power (outputs)<sub>MAX</sub> = 32mW/Loaded Output pair

If all outputs are loaded, the total power is 4 \* 32mW = 128mW

Max LVPECL Power Dissipation = 551.52mW + 128mW = 679.52mW

#### **LVCMOS Output Power Dissipation**

Static Power Dissipation:

Power (static)<sub>MAX</sub> = V<sub>DDOREF\_MAX</sub> \* I<sub>DDREF\_MAX</sub> = 3.465V \* 2mA = **6.93mW** (I<sub>DDREF\_MAX</sub> = 2mA)

- Dynamic Power Dissipation at 250MHz: Power (Dynamic)<sub>MAX</sub> = C<sub>PD</sub> \* F<sub>MAX</sub> \* N \* V<sub>DDOREF</sub><sup>2</sup> = 5.0pF \* 250MHz \* 1 \* 3.465<sup>2</sup> = 15.01mW
- LVCMOS Power Dissipation = 6.93mW + 15.01mW = 21.938mW

Total Power Dissipation = 679.52mW + 21.938mW = 701.46mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37.88°C/W per Table 23. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.701W \* 37.88°C/W = 111.57°C. This is below the limit of 125°C.

# **LVPECL** Power Considerations (Application Frequency 156.25MHz)

This section provides information on power dissipation and junction temperature for the 8T39204. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8T39204 is the sum of the core power plus the power dissipated due to outputs switching. The following is the power dissipation for  $V_{DD}$  = 3.3V + 5% = 3.465V, which gives worst case results.

The Maximum current at 85°C is as follows:

I<sub>EE MAX</sub> = 101.35mA.

- Power (core)<sub>MAX</sub> = I<sub>EE\_MAX</sub> \* V<sub>DD\_MAX</sub> = 3.465V \* 101.35mA = 351.16mW
- Power (outputs)<sub>MAX</sub> = 32mW/Loaded Output pair

If all outputs are loaded, the total power is 4 \* 32mW = 128mW

Max LVPECL Power Dissipation = 351.16mW + 128mW = 479.16mW

#### **LVCMOS Output Power Dissipation**

- Static Power Dissipation:
   Power (static) NAX = VDDODEE NAX \* IDDDEE
- Power (static)<sub>MAX</sub> = V<sub>DDOREF\_MAX</sub> \* I<sub>DDREF\_MAX</sub> = 3.465V \* 2mA = **6.93mW** (I<sub>DDREF\_MAX</sub> = 2mA)
- Dynamic Power Dissipation at 250MHz: Power (Dynamic)<sub>MAX</sub> = C<sub>PD</sub> \* F<sub>MAX</sub> \* N \* V<sub>DDOREF</sub><sup>2</sup> = 5.0pF \* 156.25MHz \* 1 \* 3.465<sup>2</sup> = 9.34mW
- LVCMOS Power Dissipation = 6.93mW + 9.34mW = 16.31mW

Total Power Dissipation = 479.16mW + 16.31mW = 495.47mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37.88°C/W per Table 23. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.495W \* 37.88°C/W = 103.77°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

| Symbol        | Parameter                                                           | Value         | Unit  |      |
|---------------|---------------------------------------------------------------------|---------------|-------|------|
|               |                                                                     | 0m/s air flow | 37.88 |      |
| $\theta_{JA}$ | neta J <sub>A</sub> , Junction to Ambient Air Thermal<br>oefficient | 1m/s air flow | 34.35 | °C/W |
|               |                                                                     | 2m/s air flow | 32.8  |      |
| $\theta_{JB}$ | Theta J <sub>B</sub> , Junction to Board Thermal Coefficient        |               | 2.876 | °C/W |

Table 23. Thermal Resistance  $\theta_{\text{JA}}$  for 32-Lead VFQFN

#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs. LVPECL output driver circuit and termination are shown in Figure 26.





To calculate power dissipation due to outputs switching, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V<sub>DDO</sub> – 2V.

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{DDO\_MAX} 0.8V$ ( $V_{DDO\_MAX} - V_{OH\_MAX}$ ) = 0.8V
- For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>DDO\_MAX</sub> 1.6V (V<sub>DDO\_MAX</sub> - V<sub>OL\_MAX</sub>) = 1.6V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

 $\mathsf{Pd}_{H} = [(\mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}} - (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - 2\mathsf{V}))/\mathsf{R}_{\mathsf{L}}] * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}))/\mathsf{R}_{\mathsf{L}}] * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) = [(2\mathsf{V} - (8\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) + (2\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) + (2\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) = [(2\mathsf{V} - (8\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) + (2\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{MAX}}) + (2\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) + (2\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{MAX}}) + (2\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{MAX}}) + (2\mathsf{V}_{\mathsf{MAX}} - \mathsf{V}_{\mathsf{MAX}}) + (2\mathsf{V}_$ 

 $\mathsf{Pd}_{L} = [(\mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}} - (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - 2\mathsf{V}))/\mathsf{R}_{L}] * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}))/\mathsf{R}_{L}] * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}) = [(2\mathsf{V} - 1.6\mathsf{V})/50\Omega] * 1.6\mathsf{V} = \mathbf{12.8mW}$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32mW

# **LVDS Power Considerations**

This section provides information on power dissipation and junction temperature for the 8T39204. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8T39204 is the sum of the core power plus the power dissipated due to outputs switching. The following is the power dissipation for  $V_{DD}$  = 3.3V + 5% = 3.465V, which gives worst case results.

The Maximum current at 85°C is as follows:

I<sub>DD MAX</sub> = 36mA

 $I_{DDO_{MAX}} = 110 \text{mA}$ 

Maximum LVDS Power Dissipation = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDO\_MAX</sub>) = 3.465V \* (36mA + 110mA) = 506.18mW

#### LVCMOS Output Power Dissipation

- Static Power Dissipation: Power (static)\_MAX = V<sub>DDOREF\_MAX</sub> \* I<sub>DDREF\_MAX</sub> = 3.465V \* 2mA = 6.93mW (I<sub>DDREF\_MAX</sub> = 2mA)
- Dynamic Power Dissipation at 250MHz: Power (Dynamic)\_MAX =  $C_{PD} * f_{MAX} * N * V_{DDOREF}^2 = 5.0 pF * 250MHz * 1 * 3.465^2 = 15.01mW$
- LVCMOS Power Dissipation = 6.93mW + 15.01mW = 21.94mW

Total Power Dissipation = 506.18mW + 21.94mW = 528.12mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37.88°C/W per Table 23. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.528W \* 37.88°C/W = 105.01°C. This is below the limit of 125°C.

# **LVDS Power Considerations (Application Frequency 156.25MHz)**

This section provides information on power dissipation and junction temperature for the 8T39204. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8T39204 is the sum of the core power plus the power dissipated due to outputs switching. The following is the power dissipation for  $V_{DD}$  = 3.3V + 5% = 3.465V, which gives worst case results.

The Maximum current at 85°C is as follows:

 $I_{DD MAX} = 36mA$ 

 $I_{DDO_{MAX}} = 70 \text{mA}$ 

Maximum LVDS Power Dissipation = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDO\_MAX</sub>) = 3.465V \* (36mA + 70mA) = 368.1mW

#### LVCMOS Output Power Dissipation

- Static Power Dissipation: Power (static)\_MAX = V<sub>DDOREF\_MAX</sub> \* I<sub>DDREF\_MAX</sub> = 3.465V \* 2mA = 6.93mW (I<sub>DDREF\_MAX</sub> = 2mA)
- Dynamic Power Dissipation at 156.25MHz: Power (Dynamic)\_MAX = C<sub>PD</sub> \* f<sub>MAX</sub> \* N \* V<sub>DDOREF</sub><sup>2</sup> = 5.0pF \* 156.25MHz \* 1 \* 3.465<sup>2</sup> = 9.34mW
- LVCMOS Power Dissipation = 6.93mW + 9.34mW = 16.31mW

Total Power Dissipation = 368.1mW + 16.31mW = 384.41mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37.88°C/W per Table 23. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.384W \* 37.88°C/W = 99.56°C. This is below the limit of 125°C.

# **HCSL Power Considerations**

This section provides information on power dissipation and junction temperature for the 8T39204. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8T39204 is the sum of the core power plus the power dissipated due to outputs switching. The following is the power dissipation for  $V_{DD}$  = 3.3V + 5% = 3.465V, which gives worst case results.

The Maximum current at 85°C is as follows:

 $I_{DD_MAX} = 37mA$ 

I<sub>DDO MAX</sub> = 66mA (application frequency = 750MHz)

- Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDO\_MAX</sub>) = 3.465V \* (37mA + 66mA) = 356.90mW
- Power (outputs)<sub>MAX</sub> = 44.5mW/Loaded Output pair

If all outputs are loaded, the total power is 4 \* 44.5mW = 178mW

Max HCSL Power Dissipation = 356.90mW + 178mW = 534.90mW

#### **LVCMOS Output Power Dissipation**

- Static Power Dissipation: Power (static)\_MAX = V<sub>DDOREF\_MAX</sub> \* I<sub>DDREF\_MAX</sub> = 3.465V \* 2mA = 6.93mW (I<sub>DDREF\_MAX</sub> = 2mA)
- Dynamic Power Dissipation at 250MHz: Power (Dynamic)\_MAX = C<sub>PD</sub> \* f<sub>MAX</sub> \* N \* V<sub>DDOREF</sub><sup>2</sup> = 5.0pF \* 250MHz \* 1 \* 3.465<sup>2</sup> = 15.01mW
- LVCMOS Power Dissipation = 6.93mW + 15.01mW = 21.938mW

Total Power Dissipation = 534.90mW + 21.938mW = 556.83mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37.88°C/W per Table 23. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.557W * 37.88^{\circ}C/W = 107^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

# **HCSL Power Considerations (Application Frequency 156.25MHz)**

This section provides information on power dissipation and junction temperature for the 8T39204. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8T39204 is the sum of the core power plus the power dissipated due to outputs switching. The following is the power dissipation for  $V_{DD}$  = 3.3V + 5% = 3.465V, which gives worst case results.

The Maximum current at 85°C is as follows:

 $I_{DD_{MAX}} = 36mA$ 

I<sub>DDO MAX</sub> = 33mA (application frequency = 156.25MHz)

- Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* (I<sub>DD MAX</sub> + I<sub>DDO MAX</sub>) = 3.465V \* (36mA + 33mA) = 239.33mW
- Power (outputs)<sub>MAX</sub> = 44.5mW/Loaded Output pair

If all outputs are loaded, the total power is 4 \* 44.5mW = 178mW

Max HCSL Power Dissipation = 239.33mW + 178mW = 417.33mW

#### **LVCMOS Output Power Dissipation**

- Static Power Dissipation: Power (static)\_MAX = V<sub>DDOREF\_MAX</sub> \* I<sub>DDREF\_MAX</sub> = 3.465V \* 2mA = 6.93mW (I<sub>DDREF\_MAX</sub> = 2mA)
- Dynamic Power Dissipation at 156.25MHz: Power (Dynamic)\_MAX = C<sub>PD</sub> \* f<sub>MAX</sub> \* N \* V<sub>DDOREF</sub><sup>2</sup> = 5.0pF \* 156.25MHz \* 1 \* 3.465<sup>2</sup> = 9.38mW
- LVCMOS Power Dissipation = 6.93mW + 9.38mW = 16.31mW

Total Power Dissipation = 417.3mW + 16.31mW = 433.64mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37.88°C/W per Table 23. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.434W \* 37.88°C/W = 101.43°C. This is below the limit of 125°C.

### 3. Calculations and Equations.

The purpose of this section is to calculate power dissipation on the IC per HCSL output pair. HCSL output driver circuit and termination are shown in Figure 27.

Figure 27. HCSL Driver Circuit and Termination



HCSL is a current steering output which sources a maximum of 17mA of current per output. To calculate worst case on-chip power dissipation, use the following equations which assume a  $50\Omega$  load to ground.

The highest power dissipation occurs when  $V_{\text{DDO}-\text{MAX}}.$ 

 $\begin{aligned} & \text{Power=} \ (V_{\text{DDO}_{\text{MAX}}} - V_{\text{OUT}}) * I_{\text{OUT}}, \\ & \text{since} \ V_{\text{OUT}} - I_{\text{OUT}} * R_{\text{L}} \\ & = (V_{\text{DDO}_{\text{MAX}}} - I_{\text{OUT}} * R_{\text{L}}) * I_{\text{OUT}} \\ & = (3.465V - 17\text{mA} * 50\Omega) * 17\text{mA} \end{aligned}$ 

Total Power Dissipation per output pair = 44.5mW

# **Reliability Information**

See Table 23.

# **Transistor Count**

The transistor count for 8T39204 is 8654.

# **Package Outline Drawings**

The package outline drawings are located at the end of this document and are accessible from the Renesas website. The package information is the most current data available and is subject to change without revision of this document.

# **Ordering Information**

| Orderable Part Number | Marking        | Package Description  | Carrier Type | Temperature Range |
|-----------------------|----------------|----------------------|--------------|-------------------|
| 8T39204NLGI           | IDT8T39204NLGI | 32-VFQFPN, Lead-Free | Tray         | -40°C to 85°C     |
| 8T39204NLGI8          | IDT8T39204NLGI | 32-VFQFPN, Lead-Free | Tape & Reel  | -40°C to 85°C     |

# **Revision History**

| <b>Revision Date</b>                                       | Description of Change                                                                                                                                                                                         |
|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2, 2023                                           | <ul> <li>Updated Recommended Termination section.</li> <li>Updated Rs value in Figure 24 to '0' from '0 to 33'.</li> </ul>                                                                                    |
| January 31, 2023 Updated POD link in Ordering Information. |                                                                                                                                                                                                               |
| February 22, 2021                                          | Updated footnote [p] in Table 20, Table 21, and Table 22                                                                                                                                                      |
| February 19, 2021                                          | <ul> <li>Increased maximum frequency for HCSL output</li> </ul>                                                                                                                                               |
| December 16, 2019                                          | <ul> <li>Completed minor updates to Figure 16 and Figure 20.</li> <li>Linked the package outline drawings to the document; however, no technical changes</li> <li>Updated the ordering information</li> </ul> |
| November 22, 2019                                          | Initial release.                                                                                                                                                                                              |

### Package Outline Drawing



PSC-4171-01 NLG32P1 32-VFQFPN 5.0 x 5.0 x 0.9 mm Body, 0.5mm Pitch Rev.05, Apr 30, 2025



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.