# **General Description**

The 8V79S674 is a clock divider and fanout buffer. The device has been designed for clock signal division in wireless base station radio equipment boards. The device is optimized to deliver excellent additive phase jitter performance. The 8V79S674 uses SiGe technology for an optimum of high clock frequency and low phase noise performance, combined with high power supply noise rejection. The device offers the frequency division by ÷1, ÷2, ÷4 and ÷8. Four low-skew LVPECL outputs are available and support clock output frequencies up to 2500MHz (÷1 frequency division). Outputs can be disabled to save power consumption if not used. The device is packaged in a lead-free (RoHS 6) 20-lead VFQFN package. The extended temperature range supports wireless infrastructure, telecommunication and networking end equipment requirements.

### **Features**

- Clock signal division and distribution
- SiGe technology for high-frequency and fast signal rise/fall times
- Four low-skew LVPECL clock outputs
- Supports frequency division of ÷1, ÷2, ÷4 and ÷8
- Maximum frequency: 2500MHz
- Maximum output skew: 50ps (maximum)
- Maximum LVPECL output rise/fall time: 200ps (maximum)
- 3.3V or 2.5V core and output supply mode
- Supports 1.8V I/O logic levels for all control pins
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

# **Block Diagram**



# **Pin Assignment**



20-pin, 4mm x 4mm VFQFN Package



# **Pin Description and Pin Characteristic Tables**

**Table 1. Pin Descriptions** 

| Number | Name               | Ту     | /ре      | Description                                                                                                                                        |
|--------|--------------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | nIN                | Input  |          | Inverting differential clock signal input. Internal termination $50\Omega$ to $V_T$ .                                                              |
| 2      | V <sub>REFAC</sub> | Output |          | Reference voltage for AC-coupled applications of IN, nIN.                                                                                          |
| 3      | V <sub>T</sub>     |        |          | Leave open if IN, nIN is used with LVDS signals. Connect $50\Omega$ to $V_{EE}$ if IN, nIN is used with LVPECL signals.                            |
| 4      | IN                 | Input  |          | Non-inverting differential clock signal input. Internal termination $50\Omega$ to $V_T$ .                                                          |
| 5, 7   | N0, N1             | Input  | Pulldown | Frequency divider controls. 1.8V LVCMOS/LVTTL interface levels.                                                                                    |
| 6, 20  | V <sub>EE</sub>    | Power  |          | Negative power supply voltage (ground).                                                                                                            |
| 8      | nOEB               | Input  | Pulldown | Output enable control for the Q1, Q2 and Q3 outputs. 1.8V LVCMOS/LVTTL interface levels.                                                           |
| 9, 10  | nQ3, Q3            | Output |          | Differential clock output pair. LVPECL output levels.                                                                                              |
| 11, 16 | V <sub>CC</sub>    | Power  |          | Power supply voltage.                                                                                                                              |
| 12, 13 | Q2, nQ2            | Output |          | Differential clock output pair. LVPECL output levels                                                                                               |
| 14, 15 | Q1, nQ1            | Output |          | Differential clock output pair. LVPECL output levels                                                                                               |
| 17, 18 | Q0, nQ0            | Output |          | Differential clock output pair. LVPECL output levels                                                                                               |
| 19     | nOEA               | Input  | Pulldown | Output enable control for the Q0 output. 1.8V LVCMOS/LVTTL interface levels.                                                                       |
| _      | V <sub>EE_EP</sub> | Power  |          | Exposed package pad negative supply voltage (ground). Return current path for the Q0, Q1, Q2 and Q3 outputs. This pin must be connected to ground. |

NOTE: Pulldown refers to an internal input resistor. See Table 2, Pin Characteristics, for typical values.

### **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 2       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |



# **Truth Tables**

## **Table 3A. Nx Clock Divider Function Table**

| Inp         |             |               |
|-------------|-------------|---------------|
| N1          | N0          | Divider Value |
| 0 (default) | 0 (default) | ÷1            |
| 0           | 1           | ÷2            |
| 1           | 0           | ÷4            |
| 1           | 1           | ÷8            |

## Table 3B. nOEA Output Enable Function Table

| Input       |                                   |
|-------------|-----------------------------------|
| nOEA        | Output Operation                  |
| 0 (default) | Q0 is enabled                     |
| 1           | Q0 is disabled in logic Low state |

## **Table 3C. nOEB Output Enable Function Table**

| Input       |                                               |
|-------------|-----------------------------------------------|
| nOEB        | Output Operation                              |
| 0 (default) | Q1, Q2 and Q3 are enabled                     |
| 1           | Q1, Q2 and Q3 are disabled in logic Low state |



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                    | Rating                          |
|-----------------------------------------|---------------------------------|
| Supply Voltage, V <sub>CC</sub>         | 4.6V                            |
| Inputs, V <sub>I</sub>                  | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub>                 |                                 |
| Continuous Current                      | 50mA                            |
| Surge Current                           | 100mA                           |
| Input Current, IN, nIN                  | ±50mA                           |
| V <sub>T</sub> Current, I <sub>VT</sub> | ±100mA                          |
| Input Sink/Source, I <sub>REF_AC</sub>  | ±2mA                            |
| T <sub>J</sub>                          | 125°C                           |
| Storage Temperature, T <sub>STG</sub>   | -65°C to 150°C                  |

## **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter            | Test Conditions  | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|------------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Power Supply Voltage |                  | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub> | Power Supply Current | Outputs Unloaded |         | 80      | 90      | mA    |

## Table 4B. Power Supply DC Characteristics, $V_{CC} = 2.5V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter            | Test Conditions  | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|------------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Power Supply Voltage |                  | 2.375   | 2.5     | 2.625   | V     |
| I <sub>EE</sub> | Power Supply Current | Outputs Unloaded |         | 75      | 85      | mA    |

# Table 4C. LVCMOS/LVTTL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter             |                       | Test Conditions                                          | Minimum | Typical | Maximum         | Units |
|-----------------|-----------------------|-----------------------|----------------------------------------------------------|---------|---------|-----------------|-------|
| V <sub>IH</sub> | Input High Vol        | taga                  | V <sub>CC</sub> = 3.3V                                   | 1.2     |         | V <sub>CC</sub> | ٧     |
|                 | input riigir voi      | ıay <del>e</del>      | V <sub>CC</sub> = 2.5V                                   | 1.2     |         | V <sub>CC</sub> | ٧     |
| V <sub>IL</sub> | Input Low Volt        | age                   | 1.8V logic                                               | -0.3    |         | 0.3             | ٧     |
| I <sub>IH</sub> | Input High<br>Current | N[1:0],<br>nOEA, nOEB | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V or 2.625V     |         |         | 150             | μΑ    |
| I <sub>IL</sub> | Input Low<br>Current  | N[1:0],<br>nOEA, nOEB | V <sub>CC</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -10     |         |                 | uA    |



# Table 4D. Differential DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol             | Parameter           |         | Test Conditions                                               | Minimum               | Typical                | Maximum               | Units |
|--------------------|---------------------|---------|---------------------------------------------------------------|-----------------------|------------------------|-----------------------|-------|
| R <sub>IN</sub>    | Input<br>Resistance | IN, nIN | IN to VT, nIN to VT                                           | 40                    | 50                     | 60                    | Ω     |
| I <sub>IN</sub>    | Input Current       | IN, nIN |                                                               |                       |                        | 30                    | mA    |
| V <sub>REFAC</sub> | Bias Voltage        |         | $V_{CC} = 2.5V \text{ or } 3.3V$ $I_{REFAC} = \pm 1\text{mA}$ | V <sub>CC</sub> – 1.5 | V <sub>CC</sub> – 1.28 | V <sub>CC</sub> – 1.0 | V     |

# Table 4E. LVPECL DC Characteristics, $V_{CC}$ = 3.3V $\pm$ 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C

| Symbol                | Parameter                            | Test Conditions | Minimum               | Typical | Maximum               | Units |
|-----------------------|--------------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>       | Output High Voltage <sup>1</sup>     |                 | V <sub>CC</sub> – 1.1 |         | V <sub>CC</sub> - 0.7 | ٧     |
| V <sub>OL</sub>       | Output Low Voltage; NOTE 1           |                 | V <sub>CC</sub> – 1.8 |         | V <sub>CC</sub> - 1.4 | ٧     |
| V <sub>OUT</sub>      | Output Voltage Swing                 |                 | 0.5                   |         | 1                     | ٧     |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage<br>Swing |                 | 1                     |         | 2                     | V     |

NOTE 1. Outputs terminated with 50  $\!\Omega$  to  $V_{CC}$  – 2V.

# Table 4F. LVPECL DC Characteristics, $V_{CC}$ = 2.5V $\pm$ 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C

| Symbol                | Parameter                            | Test Conditions | Minimum               | Typical | Maximum               | Units |
|-----------------------|--------------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>       | Output High Voltage <sup>1</sup>     |                 | V <sub>CC</sub> – 1.1 |         | V <sub>CC</sub> - 0.7 | V     |
| V <sub>OL</sub>       | Output Low Voltage <sup>1</sup>      |                 | V <sub>CC</sub> – 1.8 |         | V <sub>CC</sub> - 1.4 | V     |
| V <sub>OUT</sub>      | Output Voltage Swing                 |                 | 0.5                   |         | 1.0                   | V     |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage<br>Swing |                 | 1                     |         | 2                     | V     |

NOTE 1. Outputs terminated with  $50\Omega$  to  $\mbox{V}_{\mbox{CC}}$  – 2V.



## **AC Electrical Characteristics**

Table 5. AC Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C^1$ 

| Symbol               | Parameter                                                      |         | Test Conditions                                                                       | Minimum | Typical | Maximum                              | Units  |
|----------------------|----------------------------------------------------------------|---------|---------------------------------------------------------------------------------------|---------|---------|--------------------------------------|--------|
|                      | Output Frequency Input Frequency                               |         | N = ÷ 1                                                                               |         |         | 2500                                 | MHz    |
| f <sub>OUT</sub>     |                                                                |         | N = ÷ 2                                                                               |         |         | 1250                                 | MHz    |
|                      |                                                                |         | N = ÷ 4                                                                               |         |         | 625                                  | MHz    |
|                      |                                                                |         | N = ÷ 8                                                                               |         |         | 312.5                                | MHz    |
| f <sub>IN</sub>      |                                                                |         |                                                                                       |         |         | 2500                                 | MHz    |
| $V_{CMR}$            | Common Mode<br>Input Voltage <sup>2</sup>                      | IN, nIN |                                                                                       | 1.0     |         | V <sub>CC</sub> – V <sub>PP</sub> /2 | V      |
| $V_{PP}$             | Input Voltage Swing                                            |         |                                                                                       | 0.15    |         | 1.3                                  | V      |
| V <sub>DIFF_IN</sub> | Differential Input Voltage<br>Swing                            |         |                                                                                       | 0.3     |         | 2.6                                  | V      |
| tsk(o)               | Output Skew <sup>3, 4</sup>                                    |         |                                                                                       |         | 22      | 50                                   | ps     |
| tsk(pp)              | pp) Part-to-Part Skew <sup>3, 5</sup> Noise Floor <sup>6</sup> |         |                                                                                       |         |         | 200                                  | ps     |
|                      |                                                                |         | 100kHz Offset, f <sub>OUT</sub> = 1228.8MHz                                           |         | -146    |                                      | dBc/Hz |
| tjit(θ)              | Buffer Additive Phase Jitter                                   |         | f <sub>REF</sub> = f <sub>OUT</sub> = 156.25MHz,<br>Integration Range: 12kHz to 20MHz |         | 42      | 60                                   | fs     |
|                      | Output Isolation                                               |         | f <sub>OUT</sub> = 1228.8MHz                                                          |         | 90      |                                      | dBc    |
|                      |                                                                |         | f <sub>OUT</sub> = 614.4MHz                                                           |         | 90      |                                      | dBc    |
|                      |                                                                |         | f <sub>OUT</sub> = 307.2MHz                                                           |         | 90      |                                      | dBc    |
|                      |                                                                |         | f <sub>OUT</sub> = 153.6MHz                                                           |         | 95      |                                      | dBc    |
| odc                  | Output Duty Cycle                                              |         | 50% Input Duty Cycle                                                                  | 44      | 50      | 56                                   | %      |
| $t_R / t_F$          | Output Rise/Fall Time                                          |         | 20% to 80%                                                                            |         |         | 200                                  | ps     |
| t <sub>PD</sub>      | Propagation Delay                                              |         |                                                                                       | 200     |         | 550                                  | ps     |

NOTE 1. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

- NOTE 2. Common mode input voltage is defined as the signal cross point.
- NOTE 3. This parameter is defined in accordance with JEDEC Standard 65.
- NOTE 4. Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.

NOTE 5. Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 6. The phase noise at 100kHz offset of the applied input clock is -146 dBc/Hz.



## **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment.

The additive phase jitter for this device was measured using a 156.25 MHz Wenzel oscillator as input clock source and an Agilent E5052 Phase noise analyzer.



## **Parameter Measurement Information**



2.5V Output Load AC Test Circuit



3.3V Output Load AC Test Circuit



**Input Levels** 



**Propagation Delay** 



Single-Ended & Differential Input Swing



**Output Rise/Fall Time** 



# **Parameter Measurement Information, continued**





**Output Skew** 

Part-to-Part Skew



## **Applications Information**

## **Recommendations for Unused Input and Output Pins**

### Inputs:

## **LVCMOS Select Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### **Outputs:**

### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

## 2.5V LVPECL Input with Built-In 50Ω Termination Interface

The IN /nIN with built-in  $50\Omega$  terminations accept LVDS, LVPECL, CML and other differential signals. Both  $V_{OH}$  and  $V_{OL}$  must meet the  $V_{IN}$  and  $V_{IH}$  input requirements. Figures 1A to 1D show interface examples for the IN/nIN with built-in  $50\Omega$  termination input driven by

the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 1A. IN/nIN Input with Built-In  $50\Omega$  Driven by an LVDS Driver



Figure 1B. IN/nIN Input with Built-In 50Ω Driven by an LVPECL Driver



Figure 1C. IN/nIN Input with Built-In 50 $\Omega$  Driven by a CML Driver



Figure 1D. IN/nIN Input with Built-In 50 $\Omega$  Driven by a CML Driver with Built-In 50 $\Omega$  Pullup



## 3.3V LVPECL Input with Built-In 50 $\Omega$ Termination Interface

Receiver

with Built-in  $50\Omega$ 

The IN /nIN with built-in  $50\Omega$  terminations accept LVDS, LVPECL, CML and other differential signals. Both  $V_{OH}$  and  $V_{OL}$  must meet the  $V_{IN}$  and  $V_{IH}$  input requirements. Figures 2A to 2D show interface examples for the IN /nIN input with built-in  $50\Omega$  terminations driven by

3.3V or 2.5V  $\begin{array}{c|c}
\hline
 & & & \\
\hline
 & & &$ 

Figure 2A. IN/nIN Input with Built-In 50Ω Driven by an LVDS Driver



Figure 2C. IN/nIN Input with Built-In 50 $\Omega$  Driven by a CML Driver with Open Collector

the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 2B. IN/nIN Input with Built-In  $50\Omega$  Driven by an LVPECL Driver



Figure 2D. IN/nIN Input with Built-In 50 $\Omega$  Driven by a CML Driver with Built-In 50 $\Omega$  Pullup



## **Termination for 2.5V LVPECL Outputs**

Figure 3A and Figure 3B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{CC}$  – 2V. For  $V_{CC}$  = 2.5V, the  $V_{CC}$  – 2V is very close to ground

 $V_{CC} = 2.5V$  R1 2.5V R1  $2.50\Omega$  R2  $62.5\Omega$  R4  $62.5\Omega$  R4  $62.5\Omega$ 

Figure 3A. 2.5V LVPECL Driver Termination Example

level. The R3 in Figure 3B can be eliminated and the termination is shown in *Figure 3C*.



Figure 3B. 2.5V LVPECL Driver Termination Example



Figure 3C. 2.5V LVPECL Driver Termination Example



## **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential output is a low impedance follower output that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 4A. 3.3V LVPECL Output Termination



Figure 4B. 3.3V LVPECL Output Termination



### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 5*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a quideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 5. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)



## **Power Considerations**

#### 1. Power Dissipation

The total power dissipation for the 8V79S674 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

#### Core

- The maximum current at 85°C, I<sub>max</sub> = 90mA
- Power(core) = V<sub>CC MAX</sub> \* (I<sub>EE</sub>) = 3.465V \* 90mA = 311.9mW

#### **LVPECL Output**

LVPECL driver power dissipation is 35mW/Loaded output pair, total LVPECL output dissipation:

Power (outputs)<sub>MAX</sub> = 35mW/Loaded Output pair
 If all outputs are loaded, the total power is 4 \* 35mW = 140mW

#### **Total Power Dissipation**

- Total Power
  - = Power (core) + Power(LVPECL)
  - = 311.9 mW + 140 mW
  - = 451.9mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is  $70.7^{\circ}$ C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.452\text{W} * 70.7^{\circ}\text{C/W} = 117^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

### Table 6. Thermal Resistance $\theta_{JA}$ for for a 20-Lead VFQFN

| $	heta_{\sf JA}$ vs. Air Flow               |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2        |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 70.7°C/W | 67.0°C/W | 65.3°C/W |  |  |



#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs.

LVPECL output driver circuit and termination are shown in Figure 7.



Figure 7. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC} - 2V$ .

- For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CC\_MAX</sub> 0.7V
   (V<sub>CC\_MAX</sub> V<sub>OH\_MAX</sub>) = 0.7V
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} 1.4V$  $(V_{CC\_MAX} - V_{OL\_MAX}) = 1.4V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$\begin{aligned} \text{Pd\_H} &= [(\text{V}_{\text{OH\_MAX}} - (\text{V}_{\text{CC\_MAX}} - 2\text{V})) / \text{R}_{\text{L}}] * (\text{V}_{\text{CC\_MAX}} - \text{V}_{\text{OH\_MAX}}) \\ &= [(2\text{V} - (\text{V}_{\text{CC\_MAX}} - \text{V}_{\text{OH\_MAX}})) / \text{R}_{\text{L}}] * (\text{V}_{\text{CC\_MAX}} - \text{V}_{\text{OH\_MAX}}) \\ &= [(2\text{V} - 0.7\text{V}) / 50\Omega] * 0.7\text{V} = \textbf{18.2mW} \end{aligned}$$

$$\begin{aligned} \text{Pd\_L} &= [(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V)) / R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) \\ &= [(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}})) / R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) \\ &= [(2V - 1.4V) / 50\Omega] * 1.4V = \textbf{16.8mW} \end{aligned}$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 35mW



# **Reliability Information**

# Table 7. $\theta_{\text{JA}}$ vs. Air Flow Table for a 20-Lead VFQFN

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2        |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 70.7°C/W | 67.0°C/W | 65.3°C/W |  |  |

## **Transistor Count**

The transistor count for 8V79S674: 1255



# 20-Lead VFQFN Package Outline and Package Dimensions





# **Ordering Information**

# **Table 8. Ordering Information**

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature   |
|-------------------|--------------|---------------------------|--------------------|---------------|
| 8V79S674NLGI      | 8V79S674NLGI | "Lead-Free" 20-Lead VFQFN | Tray               | -40°C to 85°C |
| 8V79S674NLGI8     | 8V79S674NLGI | "Lead-Free" 20-Lead VFQFN | Tape & Reel        | -40°C to 85°C |

NOTE: Parts that are ordered with an "G" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                                                                                                | Date    |
|-----|-------|------|--------------------------------------------------------------------------------------------------------------------------------------|---------|
| 2   | T5    | 6    | AC Characteristics Table - corrected frequencies for F <sub>OUT</sub> N÷2, N÷4, N÷8. f <sub>IN</sub> changed from 2.5GHz to 2500MHz. | 4/10/15 |
|     |       |      |                                                                                                                                      |         |



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.