

# ASI4U-V5

ASi-5 Transceiver

# Outline

# Description

The ASI4U-V5 ASSP is a silicon solution that implements an Actuator-Sensor-Interface version 5 (ASi-5) fieldbus transceiver. It reduces the integration effort of an ASi-5 interface to a minimum. The implementation of the complex transmission process is optimally distributed between hardware and firmware components. Both slave options outlined in the ASi-5 specification are easily implemented. In simple slave mode, the chip is only supplied with process data via digital I/O pins. For complex slave implementations, process data and acyclic communication are handled via a serial interface. The compact, power-saving design enables the development into small form factors.

# Features

The ASI4U-V5 ASSP offers the following features.

- Silicon solution implementing an ASi-5 transceiver
- ASi-5 supports the integration of up to 96 devices, operation down to 1.27 ms cycle time and up to 200 meter cable length.
- Up to 32 bytes of cyclic data per device.
- Diagnostics and event handling for industry 4.0 applications
- Backwards compatibility with ASi-3 devices
- Exceptional robustness against electromagnetic disturbers
- Supports simple slave and complex slave applications
- Operating Temperature: -40°C to +85°C
- Supply voltages: 5V & 3.3V
- Package: 64-pin Quad Flat No-lead (QFN), 9 x 9 mm, 0.5 mm pitch

# **Ordering Information**

| Part No.      | Application       | Package                        |
|---------------|-------------------|--------------------------------|
| R9J06G039UGNP | ASi-5 Transceiver | 64-pin Quad Flat No-lead (QFN) |
|               |                   | (9 x 9 mm, 0.5 mm pitch)       |

R19DS0107ED0102 Rev. 1.00 Dec. 03, 2020

Datasheet



# **Pin Arrangement**

|          |    | P1_05 | P1_04    | P1_03 | P1_02 | P1_01   | P1_00   | D        | P0_15   | P0_14 | VDDD_3V3           | VDDD_1V1           | P0_13 | P0_12  | P0_11 | RP7_0 | RP7_1 |    |          |
|----------|----|-------|----------|-------|-------|---------|---------|----------|---------|-------|--------------------|--------------------|-------|--------|-------|-------|-------|----|----------|
|          |    | 64 P1 | 63 P1    | 62 P1 | 61 P1 | 60 P1   | 59 P1   | 58 n/a   | 57 PC   | 56 PC | 55 <mark>VI</mark> | 54 <mark>VI</mark> | 53 PC | 52 PC  | 51 PC | 50 RI | 49 RI |    | ]        |
| P1_06    | 1  |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 48 | RP7_2    |
| VDDA_5   | 2  |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 47 | RVDD     |
| AFE_N    | 3  |       |          |       |       |         |         |          |         | I     |                    |                    |       |        |       |       |       | 46 | RVSS     |
| AFE_P    | 4  |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 45 | RREGC    |
| VSSA_0   | 5  |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 44 | n/a      |
| VDDA_2V5 | 6  |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 43 | n/a      |
| n/a      | 7  |       |          |       |       |         |         |          |         |       |                    |                    | 42    | RESETn |       |       |       |    |          |
| n/a      | 8  |       | ASI4U-V5 |       |       |         |         |          |         |       |                    | 41                 | RP4_0 |        |       |       |       |    |          |
| n/a      | 9  |       |          | •     |       |         |         | ٦        | Topviev | N     |                    |                    |       |        |       |       |       | 40 | VDDD_1V1 |
| n/a      | 10 |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 39 | VDDD_3V3 |
| VSSA_1   | 11 |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 38 | VDDD_3V3 |
| VDDA_3V3 | 12 |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 37 | JTCK     |
| X1       | 13 |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 36 | JTDI     |
| X2       | 14 |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 35 | JTDO     |
| VSS_OSC  | 15 |       |          |       |       |         |         |          |         |       |                    |                    |       |        |       |       |       | 34 | JTMS     |
| P2_1     | 16 |       |          |       | 1     |         |         | 1        |         |       |                    |                    |       |        |       |       |       | 33 | JTRSTn   |
|          |    | 17    | 18       | 19    | 20    | 21      | 22      | 23       | 24      | 25    | 26                 | 27                 | 28    | 29     | 30    | 31    | 32    |    |          |
|          |    |       |          |       |       |         | V5      |          |         |       |                    |                    |       |        |       |       |       |    | J        |
|          |    |       |          |       |       | Н       | PLL_2V5 | 1        |         |       | 3V3                |                    |       |        |       |       |       |    |          |
|          |    | P0_00 | P0_01    | P0_02 | P0_03 | VSS_PLL | VDD_P   | VDDD_1V1 | VSS     | P0_04 | VDDD_3V3           | P0_05              | P0_06 | P0_07  | P0_08 | P0_09 | P0_10 |    |          |



# **Pin Description**

| Pin No. | Pin Name    | Function                                                                 |
|---------|-------------|--------------------------------------------------------------------------|
| 1       | P1_06       | General purpose digital I/O signal                                       |
| 2       | VDDA_5      | external 5V AFE supply input                                             |
| 3       | AFE_N       | APOS PHY interface I/O                                                   |
| 4       | AFE_P       | APOS PHY interface I/O                                                   |
| 5       | VSSA_0      | External AFE GND input                                                   |
| 6       | VDDA_2V5    | 2.5V AFE regulator output (only used for smoothing capacitor)            |
| 7       | n/a         | Not connected (leave open)                                               |
| 8       | n/a         | Not connected (leave open)                                               |
| 9       | n/a         | Not connected (leave open)                                               |
| 10      | n/a         | Not connected (leave open)                                               |
| 11      | VSSA_1      | External AFE GND input                                                   |
| 12      | VDDA_3V3    | External 3.3V AFE supply input                                           |
| 13      | X1          | Connection external oscillator 30 MHz input                              |
| 10      | X2          | Connection external oscillator 30 MHz output                             |
| 15      | VSS_OSC     | Kelvin GND for oscillator                                                |
| 16      | P2_1        | General purpose digital I/O signal                                       |
| 10      | 1 2_1       | Alternate Function: Input: INTP0                                         |
| 17      | P0_00       | General purpose digital I/O signal                                       |
| 17      | P0_00       | General purpose digital I/O signal                                       |
| 18      | P0_01       | General purpose digital I/O signal                                       |
|         |             |                                                                          |
| 20      | P0_03       | General purpose digital I/O signal                                       |
| 21      | VSS_PLL     | GND for PLL                                                              |
| 22      | VDD_PLL_2V5 | 2.5V PLL regulator output (only used for smoothing capacitor)            |
| 23      | VDDD_1V1    | 1.1V power supply output (from internal regulator)                       |
| 24      | VSS         | External digital GND input                                               |
| 25      | P0_04       | General purpose digital I/O signal                                       |
| 26      | VDDD_3V3    | External 3.3V digital supply input                                       |
| 27      | P0_05       | General purpose digital I/O signal                                       |
|         |             | Alternate Function: Output: EXCLK                                        |
| 28      | P0_06       | General purpose digital I/O signal                                       |
| 29      | P0_07       | General purpose digital I/O signal                                       |
| 30      | P0_08       | General purpose digital I/O signal                                       |
| 31      | P0_09       | General purpose digital I/O signal                                       |
| 32      | P0_10       | General purpose digital I/O signal                                       |
| 33      | JTRSTn      | Test Reset Input, JTAG Reset. Input: Reset signal of the target port.    |
|         |             | External pull-down (4.7KΩ to VSS).                                       |
| 34      | JTMS        | Test Mode Select Input, JTAG interface is activated from the debug unit. |
|         |             | pull-up (4.7KΩ to VDDD_3V3).                                             |
| 35      | JTDO        | Test Data Output (can be left open)                                      |
| 36      | JTDI        | Test Data Input, External pull-up (4.7KΩ to VDDD_3V3)                    |
| 37      | JTCK        | Test Clock Input, JTAG clock signal to the ASI4U-V5 device. It is        |
|         |             | recommended that this pin is set to a defined state on the target board. |
|         |             | External pull-up (4.7KΩ to VDDD_3V3).                                    |
| 38      | VDDD_3V3    | External 3.3V digital supply input                                       |
| 39      | VDDD_3V3    | External 3.3V digital supply input                                       |
| 40      | VDDD_1V1    | 1.1V power supply output (from internal regulator)                       |
| 41      | RP4_0       | LED output & Flash programming, SPI communication LED                    |
| 42      | RESETn      | Global reset input (active low)                                          |
| 43      | n/a         | Not connected (leave open)                                               |
| 44      | n/a         | Not connected (leave open)                                               |



| Pin No. | Pin Name | Function                                                 |
|---------|----------|----------------------------------------------------------|
| 45      | RREGC    | External digital GND input (RL78)                        |
|         |          | (use capacitor of 0.47 to 1 µF)                          |
| 46      | RVSS     | External digital GND input (RL78)                        |
| 47      | RVDD     | External 3.3V digital supply input (RL78)                |
| 48      | RP7_2    | LED output, SPI communication LED                        |
| 49      | RP7_1    | LED output, SPI communication LED                        |
| 50      | RP7_0    | LED output, SPI communication LED                        |
| 51      | P0_11    | General purpose digital I/O signal                       |
| 52      | P0_12    | General purpose digital I/O signal                       |
| 53      | P0_13    | General purpose digital I/O signal                       |
| 54      | VDDD_1V1 | 1.1V power supply output (from internal regulator)       |
| 55      | VDDD_3V3 | External 3.3V digital supply input                       |
| 56      | P0_14    | General purpose digital I/O signal                       |
|         |          | Alternate Function: Output: UART1_TXD                    |
| 57      | P0_15    | General purpose digital I/O signal                       |
|         |          | Alternate Function: Input: UART1_RXD                     |
| 58      | n/a      | Connect to pull-down resistor (10KΩ to VSS)              |
| 59      | P1_00    | General purpose digital I/O signal                       |
| 60      | P1_01    | General purpose digital I/O signal                       |
|         |          | Alternate Function: Input: USPI_CLKI / Output: USPI_CLKO |
| 61      | P1_02    | General purpose digital I/O signal                       |
|         |          | Alternate Function: Input: USPI_MOSI / Output: USPI_MOSI |
| 62      | P1_03    | General purpose digital I/O signal                       |
|         |          | Alternate Function: Input: USPI_MISO / Output: USPI_MISO |
| 63      | P1_04    | General purpose digital I/O signal                       |
|         |          | Alternate Function: Input: USPI_CSI / Output: USPI_CSO   |
| 64      | P1_05    | General purpose digital I/O signal                       |
|         |          | Alternate Function: Input: UART0_RXD / Output: UART0_TXD |



# Start-Up Procedure

The start-up procedure including AFE and oscillator control is defined in the picture below.



Following signals are relevant for the start-up procedure:

- **RESETn:** external reset, input a low level for 10µs or more to the RESETn pin.
- VDDA\_5, VDDA\_3V3, VDDD\_3V3: external supplies.
- VDD\_PLL\_2V5, VDDD\_1V1: these supplies are generated by internal LDOs in the ASI4U-V5 device. They start ramping up after the IDDQ release of the digital power block.

Supply voltages (VDDA\_5, VDDA\_3V3, VDDD\_3V3) shall be stable within less than 2ms.

To perform an external reset during power on, input a low level to the RESETn pin for at least 10µs after the operating voltage range is stable.

After RESETn pin is released, the ASI4U-V5 application program will be copied from RL78 Flash to ASI4U-V5 device RAM. This takes at least 100ms, before the application program is ready to execute.



# **Electrical Characteristics**

# **RL78 Related Pins**

The following package pins are directly connected to the RL78 MCU:

| ASI4U-V5 package pin | RL78 related pin |
|----------------------|------------------|
| RVDD                 | VDD, EVDD0       |
| RVSS                 | VSS, EVSS0       |
| RREGC                | REGC             |
| RESETn               | RESETn           |
| RP4_0                | P40              |
| RP7_2                | P72              |
| RP7_1                | P71              |
| RP7_0                | P70              |

**Note:** Please also refer to document "r01ds0053ej0331-rl78g14.pdf" (or later current issue) in terms of the electrical characteristics of these RL78 pins.

Please note that the pin RP4\_0 must be at high level during reset release. Otherwise, the RL78 enters external flash programming mode.

# **General Requirements of Chip Related Pins**

**Caution Note:** In order to prevent undesired cross currents in the IO buffers of the chip which could reduce the lifetime of the device, it is required to connect external pull-up resistors to all input pins of the chip.



# **Definition of Device Pin Groups**

Based on the device's pinout, the following pin groups are defined:

| [DG0] | Digital Pin Group 0: P2_1, P0_[05:00],                          |
|-------|-----------------------------------------------------------------|
| [DG1] | Digital Pin Group 1: JTCK, JTDI, JTDO, JTMS, JTRSTn, P0_[08:06] |
| [DG2] | Digital Pin Group 2: P0_[15:09], P1_[06:00]                     |
| [DG3] | Digital Pin Group 3: RESETn, RP4_0, RP7_[2:0]<br>(RL78 pins)    |

Depending on the (standard or high) drive strength characteristics of the above IO pins, the following subpin groups are defined:

| [DG0]  | Sub-Pin Group 0 (standard drive strength):  | P2_1, P0_[05:00],                 |
|--------|---------------------------------------------|-----------------------------------|
| [DG1a] | Sub-Pin Group 1a (high drive strength):     | JTDO, JTMS                        |
| [DG1b] | Sub-Pin Group 1b (standard drive strength): | JTCK, JTDI, JTRSTn,<br>P0_[08:06] |
| [DG2a] | Sub-Pin Group 2a (high drive strength):     | P1_[03:01]                        |
| [DG2b] | Sub-Pin Group 2b (standard drive strength): | P0_[15:09], P1_[06:04;00]         |
| [DG3]  | Sub-Pin Group 3 (standard drive strength):  | RESETn, RP4_0, RP7_[2:0]          |

**Notes:** (1) The pins JTCK, JTDI, JTMS, and JTRSTn are input only pins.

(2) The pin JTDO is an output only pin.



# **Absolute Maximum Ratings**

Caution Notes: (1) The device's function is not guaranteed outside of the ratings given in this chapter.

(2) Stresses beyond these ratings may cause permanent damage to the device.

(3) These are stress ratings only and functional operation of the device at these or other conditions beyond those indicated in the operational conditions within this specification is not implied.

(4) Exposure to these ratings for extended periods may affect device reliability.

### **Temperature Ratings**

In this chapter the absolute maximum ratings of junction and storage temperature are specified.

| ID       | Parameter            | Symbol | Conditions (Cond.) /<br>Comments (Cmt.) | MIN. | TYP. | MAX. | Unit |
|----------|----------------------|--------|-----------------------------------------|------|------|------|------|
| M1       | Temperature ratings  | ·      | -                                       |      | ·    | ·    |      |
| M1.1     | Junction temperature | TJ,abs | Cond.:<br>-40°C < Ta < 85°C             | -40  |      | 125  | °C   |
| M1.2     | Storage temperature  | TST    |                                         | -55  |      | 125  | °C   |
| Table No | otes:                | ·      |                                         |      | ·    | ·    |      |
| None.    |                      |        |                                         |      |      |      |      |

# Voltage Ratings

In this chapter the absolute maximum ratings of supply voltages, ground and input voltages are specified.

**Note:** Reference ground potential: VSSA = VSS\_OSC = 0V, with VSSA = external AFE ground supply pin and VSS\_OSC = external oscillator ground supply pin. VSSA and VSS\_OSC are the analog ground system.

The below table applies to the following conditions:

- Ambient temperature range:
- Junction temperature range:
- Reference ground potential:

Ta =  $-40 \sim 85^{\circ}$ C. see parameter M1.1. VSSA = VSS\_OSC = 0V



| ID   | Parameter                                                                            | Symbol              | Conditions (Cond.) /<br>Comments (Cmt.) | MIN. | TYP. | MAX.                                       | Unit |
|------|--------------------------------------------------------------------------------------|---------------------|-----------------------------------------|------|------|--------------------------------------------|------|
| M2   | Analog supply (ASUPP                                                                 | LY) voltage ratings | I                                       |      |      | I                                          |      |
| M2.1 | External 5V AFE supply voltage                                                       | VDDA_5              |                                         | -0.3 |      | 5.5                                        | V    |
| M2.2 | External 3.3V AFE supply voltage                                                     | VDDA_3V3            |                                         | -0.3 |      | 4.2                                        | V    |
| М3   | Digital supply (DSUPPL                                                               | Y) voltage ratings  | I                                       |      |      | 1                                          |      |
| M3.1 | External 3.3V digital supply                                                         | VDDD_3V3            |                                         | -0.3 |      | 4.2                                        | V    |
| M3.2 | External 3.3V digital supply (RL78)                                                  | RVDD                |                                         | -0.3 |      | 6.5                                        | V    |
| M4   | Ground ratings                                                                       | L                   |                                         | I    |      |                                            |      |
| M4.1 | External digital ground<br>supply / External PLL<br>ground supply (Kelvin<br>ground) | VSS / VSS_PLL       | Cmt.: Digital ground system             | -0.3 |      | 0.3                                        | V    |
| М5   | Regulator input voltage                                                              | ratings             | I                                       | 1    |      |                                            | _    |
| M5.1 | Regulator capacitance<br>pin                                                         | RREGC               |                                         | -0.3 |      | 2.8 and<br>RVDD +<br>0.3 <sup>Note 1</sup> | V    |
| M6   | Input voltage ratings                                                                |                     | <u> </u>                                |      |      | I                                          |      |
| M6.1 | DMT IO pins: AFE_P,<br>AFE_N                                                         | VI_AFE              |                                         | -0.3 |      | MIN(5.5;<br>VDDA_5v0<br>+ 0.3)             | v    |
| M6.2 | External oscillator pins:<br>X1, X2                                                  | VI_OSC              |                                         | -0.3 |      | 2.8                                        | V    |
| M6.3 | Digital pin group 0:<br>P2_1, P0_[15:00]                                             | VI_DG0              |                                         | -0.3 |      | MIN(5.5;<br>VDDD_3v3<br>+ 3.6)             | V    |
| M6.4 | Digital pin group 1:<br>P1_[06:00]                                                   | VI_DG1              |                                         | -0.3 |      | MIN(5.5;<br>VDDD_3v3<br>+ 3.6)             | V    |
| M6.5 | Digital pin group 2<br>(JTAG):<br>JTDI, JTDO, JTCK,<br>JTMS, JTRSTn                  | VI_DG2              |                                         | -0.3 |      | MIN(5.5;<br>VDDD_3v3<br>+ 3.6)             | v    |



#### ASI4U-V5 Datasheet

| ID        | Parameter                                                     | Symbol | Conditions (Cond.) /<br>Comments (Cmt.)     | MIN.        | TYP.      | MAX.                            | Unit |
|-----------|---------------------------------------------------------------|--------|---------------------------------------------|-------------|-----------|---------------------------------|------|
| M6.6      | Digital pin group 3<br>(RL78):<br>RESETn, RP4_0,<br>RP7_[2:0] | VI_DG3 |                                             | -0.3        |           | RVDD +<br>0.3 <sup>Note 2</sup> | v    |
| Table No  | otes:                                                         | 1      |                                             | L           | 1         | 1                               |      |
|           | Connect the REGC pin to<br>of the REGC pin. Do not u          |        | (0.47 to 1uF). This value ge applied to it. | regulates t | the absol | ute maximum ra                  | ting |
| Note 2: N | lust be 6.5 V or lower.                                       |        |                                             |             |           |                                 |      |



#### **Current Ratings**

In this chapter the absolute maximum ratings of supply currents and output peak currents are specified.

The below table applies to the following conditions:

- Ambient temperature range:
- Junction temperature range:

Ta =  $-40 \sim 85^{\circ}$ C. see parameter M1.1.

| Parameter                                                | Symbol                                                                                                                                                                                                                                                                                                                                                                              | Conditions (Cond.) /<br>Comments (Cmt.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MIN.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TYP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MAX.                                                                                                                                | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog supply (ASUPP                                     | LY) current ratings                                                                                                                                                                                                                                                                                                                                                                 | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Max. input current 5V<br>AFE voltage regulator           | IIVDDA_5                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 50                                                                                                                                  | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Max. input current 3.3V<br>AFE voltage regulator         | IIVDDA_3V3                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 25                                                                                                                                  | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Max. output current of 2.5V AFE voltage regulator        | IOVDDA_2V5                                                                                                                                                                                                                                                                                                                                                                          | Cmt.: Connected to<br>external smoothing<br>capacitor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                   | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Digital supply (DSUPPL                                   | Y) current ratings                                                                                                                                                                                                                                                                                                                                                                  | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Max. input current 3.3V digital voltage regulator        | IIVDDD_3V3                                                                                                                                                                                                                                                                                                                                                                          | Cmt.: 1 supply pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 150                                                                                                                                 | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Max. output current<br>2.5V PLL voltage<br>regulator     | IIVDD_PLL_<br>2V5                                                                                                                                                                                                                                                                                                                                                                   | Cmt.: Connected to<br>external smoothing<br>capacitor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                   | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Max. output current of<br>1.1V core voltage<br>regulator | IOVDDD_1V1                                                                                                                                                                                                                                                                                                                                                                          | Cmt.: Connected to<br>external smoothing<br>capacitor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                   | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                          | Analog supply (ASUPP<br>Max. input current 5V<br>AFE voltage regulator<br>Max. input current 3.3V<br>AFE voltage regulator<br>Max. output current of<br>2.5V AFE voltage<br>regulator<br>Digital supply (DSUPPL<br>Max. input current 3.3V<br>digital voltage regulator<br>Max. output current<br>2.5V PLL voltage<br>regulator<br>Max. output current of<br>Max. output current of | Analog supply (ASUPPLY) current ratingsMax. input current 5V<br>AFE voltage regulatorIIVDDA_5Max. input current 3.3V<br>AFE voltage regulatorIIVDDA_3V3Max. output current of<br>2.5V AFE voltage<br>regulatorIOVDDA_2V5Digital supply (DSUPPLY) current ratingsMax. input current 3.3V<br>digital voltage regulatorIIVDDD_3V3Max. output current 3.3V<br>cligital voltage regulatorIIVDDD_3V3Max. output current 2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Max. output current of<br>2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5 | ParameterSymbolComments (Cmt.)Analog supply (ASUPPLY) current ratingsMax. input current 5V<br>AFE voltage regulatorIIVDDA_5Max. input current 3.3V<br>AFE voltage regulatorIIVDDA_3V3Max. output current of<br>2.5V AFE voltage<br>regulatorIOVDDA_2V5Max. input current of<br>2.5V AFE voltage<br>regulatorIOVDDA_2V5Max. input current 3.3V<br>digital voltage regulatorIIVDD_3V3Max. output current 3.3V<br>digital voltage regulatorIIVDD_3V3Max. output current 2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Max. output current<br>2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Max. output current<br>2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Max. output current<br>2.5V PLL voltage<br>regulatorIIVDD_PLL<br>2V5 | ParameterSymbolComments (Cmt.)MIN.Analog supply (ASUPPLY) current ratingsMax. input current 5V<br>AFE voltage regulatorIIVDDA_5IMax. input current 3.3V<br>AFE voltage regulatorIIVDDA_3V3IMax. output current of<br>2.5V AFE voltage<br>regulatorIOVDDA_2V5Cmt.: Connected to<br>external smoothing<br>capacitorDigital supply (DSUPPLY) current ratingsIIVDDD_3V3Cmt.: 1 supply pinMax. output current 3.3V<br>digital voltage regulatorIIVDDD_3V3Cmt.: 1 supply pinMax. output current 2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Cmt.: Connected to<br>external smoothing<br>capacitorMax. output current<br>2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Cmt.: Connected to<br>external smoothing<br>capacitorMax. output current<br>2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Cmt.: Connected to<br>external smoothing<br>capacitorMax. output current<br>2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Cmt.: Connected to<br>external smoothing<br>capacitor | ParameterSymbolComments (Cmt.)MIN.TYP.Analog supply (ASUPPLY) current ratingsMax. input current 5V<br>AFE voltage regulatorIIVDDA_5 | ParameterSymbolComments (Cmt.)MIN.TYP.MAX.Analog supply (ASUPPLY) current ratingsMax. input current 5V<br>AFE voltage regulatorIIVDDA_550Max. input current 3.3V<br>AFE voltage regulatorIIVDDA_3V31625Max. output current of<br>2.5V AFE voltage<br>regulatorIOVDDA_2V5Cmt.: Connected to<br>external smoothing<br>capacitor160Digital supply (DSUPPLY) current ratingsIIVDDD_3V3Cmt.: 1 supply pin90150Max. output current 2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Cmt.: Connected to<br>external smoothing<br>capacitor0Max. output current 2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Cmt.: Connected to<br>external smoothing<br>capacitor90150Max. output current<br>2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Cmt.: Connected to<br>external smoothing<br>capacitor0Max. output current of<br>2.5V PLL voltage<br>regulatorIIVDD_PLL_<br>2V5Cmt.: Connected to<br>external smoothing<br>capacitor0 |



# **General Characteristics**

# External Supply Voltage Characteristics

| ltem                    | Symbol   | Min | Тур | Max | Unit |
|-------------------------|----------|-----|-----|-----|------|
| VDDA_5V0 supply voltage | VDDA_5   | 4,5 | 5   | 5,5 | V    |
| VDDA_3V3 supply voltage | VDDA_3V3 | 3,0 | 3,3 | 3,6 | V    |
| VDDD_3V3 supply voltage | VDDD_3V3 | 3,0 | 3,3 | 3,6 | V    |
| RVDD supply voltage     | RVDD     | 3.0 | 3.3 | 3.6 | V    |

# **Regulator Output Supply Voltage Characteristics**

| Item                       | Symbol      | Min                                            | Тур          | Max           | Unit |  |
|----------------------------|-------------|------------------------------------------------|--------------|---------------|------|--|
| VDDD_1V1 Output voltage    | VDDD_1V1    | 1,1 1,1 1,2 V                                  |              |               |      |  |
| VDD_PLL_2V5 Output voltage | VDD_PLL_2V5 | Only used for smoothing capacitor of           |              |               |      |  |
|                            |             | min. 100 nF ceramic capacitor                  |              |               |      |  |
|                            |             | min. 22 µF electrolyte capacitor               |              |               |      |  |
|                            |             | (don't connect otherwise)                      |              |               |      |  |
| VDDA_2V5 Output voltage    | VDDA_2V5    | Only used for smoothing capacitor of min. 1 µF |              |               |      |  |
|                            |             |                                                | (don't conne | ct otherwise) |      |  |



### **Oscillator Characteristics**

•

•

The below table applies to the following conditions:

- Ambient temperature range: • Junction temperature range:
- Ta = -40 ~ 85°C.
- see parameter M1.1.
- Operating voltage: •
  - VDDA\_3V3 = 3.0 ~ 3.6V VSS = VSS\_PLL = VSS\_OSC = VSSA
- Reference ground potential:

 $VSSA = VSS_OSC = 0V$ 

| ID      | Parameter                             | Symbol | Conditions (Cond.) /<br>Comments (Cmt.)          | MIN. | TYP. | MAX. | Unit |
|---------|---------------------------------------|--------|--------------------------------------------------|------|------|------|------|
| G1      | Oscillator characteristic             | S<br>S |                                                  |      |      |      |      |
| G1.1    | Oscillator frequency                  |        |                                                  |      |      |      |      |
| G1.1.1  | Oscillator frequency for digital core | fOSCD  | Cmt.: Used as PLL input clock                    |      | 30   |      | MHz  |
| G1.1.2  | Oscillator frequency for analog core  | fOSCA  | Cmt.: Used as AFE<br>reference clock<br>(AFECLK) |      | 30   |      | MHz  |
| G1.2    | Oscillator stabilization time         | tOST   |                                                  |      | 10   |      | ms   |
| Table N | otes:                                 | •      |                                                  | 1    | -    |      |      |
| None.   |                                       |        |                                                  |      |      |      |      |

The ASI4U-V5 device has been evaluated with the Daishinku Quartz oscillator type "DSX321G 30MHz". For Quartz parameters please refer to the corresponding data sheet.



#### **PLL Characteristics**

•

The below table applies to the following conditions:

- Ambient temperature range:
- Junction temperature range:
- Ta = -40 ~ 85°C. see parameter M1.1.
- Operating voltage:
- VSS = VSS\_PLL = VSS\_OSC = VSS\_
- Reference ground potential:

 $VSSA = VSS_OSC = 0V$ 

| ID     | Parameter                   | Symbol  | Conditions (Cond.) /<br>Comments (Cmt.) | MIN. | TYP. | MAX. | Unit |
|--------|-----------------------------|---------|-----------------------------------------|------|------|------|------|
| G2     | PLL characteristics, No     | ote (a) |                                         |      |      |      | 1    |
| G2.1   | PLL jitter                  |         |                                         |      |      |      |      |
| G2.1.1 | PLL output period jitter    | tPJ     |                                         |      | 330  |      | ps   |
| G2.1.2 | PLL output long term jitter | tLTJ    |                                         |      | 0.33 |      | ns   |
| G2.2   | PLL lock-up time            | tLKP    |                                         |      | 2    | 50   | μS   |



### **Operating Conditions**

The below table applies to the following conditions:

- Ambient temperature range:
- Ta = -40 ~ 85°C.
- Junction temperature range:
- see parameter M1.1.
- Operating digital IO supply voltage: VDDD\_3V3 = 3.0 ~ 3.6V
- Operating analog IO supply voltage: VDDA\_5 = 4.5 ~ 5.5V
- VSS = VSS\_PLL = VSS\_OSC = VSSA
- Reference ground potential: VSSA = VSS\_OSC = 0V

| ID     | Parameter                                           | Symbol              | Conditions (Cond.) /<br>Comments (Cmt.) | MIN. | TYP. | MAX. | Unit |
|--------|-----------------------------------------------------|---------------------|-----------------------------------------|------|------|------|------|
| G3     | Operating IO output cu                              | irrents             |                                         |      |      |      |      |
| G3.1   | Continuous output of a                              | analog pins         |                                         |      |      |      |      |
| G3.1.1 | AFE_P, AFE_N                                        | IOAFE               |                                         | -50  |      | 50   | mA   |
| G3.2   | Continuous output cur                               | rent of digital pir | ns, Note (a)                            |      |      |      |      |
| G3.2.1 | Digital pin group 0<br>(DG0)                        | IODG0               |                                         | -2   |      | 2    | mA   |
| G3.2.2 | Digital pin group 1a<br>(DG1a)                      | IODG1a              |                                         | -4   |      | 4    | mA   |
| G3.2.3 | Digital pin group 1b<br>(DG1b)                      | IODG1b              |                                         | -2   |      | 2    | mA   |
| G3.2.4 | Digital pin group 2a<br>(DG1a)                      | IODG2a              |                                         | -4   |      | 4    | mA   |
| G3.2.5 | Digital pin group 2b<br>(DG2b)                      | IODG2b              |                                         | -2   |      | 2    | mA   |
| G3.2.6 | Total pin current                                   |                     | All pins                                | -40  |      | 40   | mA   |
| G4     | Operating frequencies                               |                     |                                         |      |      |      |      |
| G4.1   | Digital core system<br>clock operating<br>frequency | fSYSCLK             | Cmt.: CPU and peripheral                |      | 120  |      | MHz  |
| G4.2   | Trace clock operating<br>frequency                  | fATCLK              |                                         |      | 120  |      | MHz  |
| G4.3   | Debug system clock operating frequency              | fDSYSCLK            |                                         |      | 120  |      | MHz  |
|        |                                                     | fSMPCLK             |                                         |      | 30   |      | MHz  |



### **IO Capacitances**

The below table applies to the following conditions:

- Ambient temperature range:
- Junction temperature range:

Ta =  $-40 \sim 85^{\circ}$ C. see parameter M1.1

| ID      | Parameter                                                                    | Symbol | Conditions (Cond.) /<br>Comments (Cmt.)    | MIN. | TYP. | MAX. | Unit |
|---------|------------------------------------------------------------------------------|--------|--------------------------------------------|------|------|------|------|
| G5      | IO capacitances                                                              |        |                                            | 1    |      | 1    |      |
| G5.1    | Input capacitance of<br>P2_1, P0_[15:00],<br>P1_[06:00] and all<br>JTAG pins | CID    | Cond.: fC = 1MHz, 0V<br>at unmeasured pins |      |      | 10   | pF   |
| G5.2    | Input capacitance of oscillator pin X1                                       | CIX1   |                                            |      |      | 10   | pF   |
| Table N | lotes:                                                                       |        |                                            |      |      |      |      |
| None.   |                                                                              |        |                                            |      |      |      |      |



# **Electrical Characteristics**

•

•

#### Leakage Current Characteristics

The below table applies to the following conditions:

- Ambient temperature range: •
  - Junction temperature range:

Ta = -40 ~ 85°C.

see parameter M1.1.

- Operating digital IO supply voltage: VDDD\_3V3 = RVDD = 3.0 ~ 3.6V •
- Operating analog IO supply voltage: VDDA\_5 = 4.5 ~ 5.5V •
  - VSS = RVSS = VSS\_PLL = VSS\_OSC = VSSA
- Reference ground potential:  $VSSA = VSS_OSC = 0V$ •

| ID     | Parameter                                          | Symbol                   | Conditions (Cond.) /<br>Comments (Cmt.)           | MIN. | TYP. | MAX. | Unit |
|--------|----------------------------------------------------|--------------------------|---------------------------------------------------|------|------|------|------|
| E1.1   | Leakage current char                               | acteristics              |                                                   |      |      |      |      |
| E1.1.1 | Leakage Current of<br>Analog pins:<br>AFE_P, AFE_N | ILAFE                    |                                                   | -300 |      | 350  | μA   |
| E1.2   | Leakage current of di<br>sub-pin group DG1a ar     |                          |                                                   | 1    | I    |      |      |
| E1.2.1 | Input level high                                   | ILIH1                    | Cond.: Pull-up resistor<br>disabled;<br>VI = 3.3V |      |      | 10   | μA   |
| E1.2.2 | Input level low                                    | ILIL1                    | Cond.: Pull-up resistor<br>disabled;<br>VI = 0V   | -10  |      |      | μΑ   |
| E1.3   | Leakage current of di<br>sub-pin groups DG0, D     |                          | ndard drive strength:                             | 1    |      |      |      |
| E1.3.1 | Input level high                                   | ILIH2                    | Cond.: Pull-up resistor<br>disabled;<br>VI = 3.3V |      |      | 10   | μA   |
| E1.3.2 | Input level low                                    | ILIL2                    | Cond.: Pull-up resistor<br>disabled;<br>VI = 0V   | -10  |      |      | μΑ   |
| E1.4   | Leakage current of di<br>sub-pin groups JTAG       | gital pins <u>w/ sta</u> | ndard drive strength:                             |      |      |      |      |
| E1.4.1 | Input level high                                   | ILIH3                    |                                                   |      |      | 10   | μΑ   |
| E1.4.2 | Input level low                                    | ILIL3                    |                                                   | -10  |      |      | μΑ   |



| ID          | Parameter                            | Symbol              | Conditions (Cond.) /<br>Comments (Cmt.) | MIN. | TYP. | MAX. | Unit |
|-------------|--------------------------------------|---------------------|-----------------------------------------|------|------|------|------|
| E1.5        | Leakage current of sub-pin group DG3 | digital pins w/stan | dard drive strength:                    |      |      |      |      |
| E1.5.1      | Input level high                     | ILIH4               | VI = RVDD                               |      |      | 1    | μA   |
| E1.5.2      | Input level low                      | ILIL4               | VI = RVSS                               | -1   |      |      | μA   |
| Table Note  | es:                                  | L                   |                                         |      |      |      |      |
| Note (a) Ex | xclude JTDO pin since it is          | s output only.      |                                         |      |      |      |      |

Note (b) Excluding JTDI, JTMS, JTCK and JTRSTn pins, which are input only.



### **DC Characteristics**

•

The below table applies to the following conditions:

- Ambient temperature range:
- Ta = −40 ~ 85°C.
- Junction temperature range:
- see parameter M1.1.
- Operating digital IO supply voltage: VDDD\_3V3 = RVDD = 3.0 ~ 3.6V
- Operating analog IO supply voltage: VDDA\_5 = 4.5 ~ 5.5V
- VSS = RVSS = VSS\_PLL = VSS\_OSC = VSSA
- Reference ground potential: VSSA = VSS\_OSC = 0V

| ID     | Parameter                                                                                                                                    | Symbol               | Conditions (Cond.) /<br>Comments (Cmt.)     | MIN.        | TYP. | MAX.        | Unit |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------|-------------|------|-------------|------|
| E2     | DC characteristics                                                                                                                           | 1                    |                                             |             |      | •           |      |
| E2.1   | Input levels of analog pins:                                                                                                                 |                      |                                             |             |      |             |      |
| E2.1.1 | Input common mode<br>voltage range<br>(for small signal amplitude;<br>signal amplitude will reduce<br>common mode range due<br>to ESD clamp) | AFE_P,<br>AFE_N      |                                             | 0.0         |      | 5.0         | V    |
| E2.2   | Input voltage high level (VIH)                                                                                                               | of digital IO pins   | (DGn, n = 02, DGSiP), No                    | ote (c)     |      |             |      |
| E2.2.1 | Schmitt                                                                                                                                      | VIH                  | Cnd.:<br>VDDD_3v3=3.0~3.6V<br>Schmitt input | 2.0         |      | 5.5         | V    |
| E2.3   | Input voltage low level (VIL) of                                                                                                             | f digital IO pins (I | DGn, n = 02, DGSiP), No                     | te (c)      | 1    | 1           | 1    |
| E2.3.1 | Schmitt                                                                                                                                      | VIL                  | Cnd.:<br>VDDD_3v3=3.0~3.6V<br>Schmitt input | 0           |      | 0.8         | V    |
| E2.4   | Input voltage high level (VIH)                                                                                                               | of digital IO pins   | (DG3)                                       | 1           |      |             | 1    |
| E2.4.1 |                                                                                                                                              | VIH                  |                                             | 0.8<br>RVDD |      | RVDD        | V    |
| E2.5   | Input voltage low level (VIL) of                                                                                                             | f digital IO pins (I | DG3)                                        |             | -    | •           |      |
| E2.5.1 |                                                                                                                                              | VIL                  |                                             | 0           |      | 0.2<br>RVDD | V    |
| E2.6   | Output levels of analog pins:                                                                                                                |                      |                                             |             | 1    | 1           | 1    |
| E2.6.1 | Output common mode voltage range                                                                                                             | AFE_P,<br>AFE_N      |                                             | 0.0         |      | 5.0         | V    |
| E2.7   | Output high voltage level (VO                                                                                                                | H) of digital IO pi  | ns, Note (d)                                |             | 1    | 1           | 1    |



| ID       | Parameter                                                                                  | Symbol             | Conditions (Cond.) /<br>Comments (Cmt.) | MIN. | TYP. | MAX. | Unit |
|----------|--------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|------|------|------|------|
| E2.7.1   | Digital pins w/ high drive<br>strength:<br>sub-pin groups DG1a and<br>DG2a                 | VOH1               | Cond.:<br>Iload=-4mA                    | 2.4  |      |      | V    |
| E2.7.2   | <b>Digital pins w/ standard drive strength:</b> sub-pin groups DG0, DG1b, DG2b and DGSiP   | VOH2               | Cond.:<br>Iload=-2mA                    | 2.4  |      |      | V    |
| E2.8     | Output high current (IOH) of                                                               | digital IO pins (t | est condition), Note (d)                |      | 1    |      | 1    |
| E2.8.1   | <b>Digital pins w/ high drive</b><br><b>strength:</b><br>sub-pin groups DG1a and<br>DG2a   | IOH1               | Cond.:<br>@VOH,min                      |      |      | -4.0 | mA   |
| E2.8.2   | Digital pins w/ standard<br>drive strength:<br>sub-pin groups DG0, DG1b,<br>DG2b and DGSiP | IOH2               | Cond.:<br>@VOH,min                      |      |      | -2.0 | mA   |
| E2.9     | Output low voltage level (VO                                                               | L) of digital IO p | ins, Note (d)                           |      |      |      | 1    |
| E2.9.1   | Digital pins w/ high drive<br>strength:<br>sub-pin groups DG1a and<br>DG2a                 | VOL1               | Cond.:<br>Iload=4mA                     |      |      | 0.4  | V    |
| E2.9.2   | Digital pins w/ standard<br>drive strength:<br>sub-pin groups DG0, DG1b,<br>DG2b and DGSiP | VOL2               | Cond.:<br>Iload=2mA                     |      |      | 0.4  | V    |
| E2.10    | Output current level (IOL) of                                                              | digital IO pins (t | test condition), Note (d)               |      |      |      | 1    |
| E2.10.1  | Digital pins w/ high drive<br>strength:<br>sub-pin groups DG1a and<br>DG2a                 | IOL1               | Cond.:<br>@VOL,max                      | 4.0  |      |      | mA   |
| E2.10.2  | Digital pins w/ standard<br>drive strength:<br>sub-pin groups DG0, DG1b,<br>DG2b and DGSiP | IOL2               | Cond.:<br>@VOL,max                      | 2.0  |      |      | mA   |
| Table No | ites:                                                                                      |                    |                                         | 1    |      | 1    | 1    |
| Note (c) | Excluding JTDO pin, which is out                                                           | put only.          |                                         |      |      |      |      |
| Note (d) | Excluding JTDI, JTMS, JTCK and                                                             | d JTRSTn pins, v   | vhich are input only.                   |      |      |      |      |



#### **AC Characteristics**

### **AC Test Conditions**

#### (1) General Conditions

Below conditions are valid for all subsequent AC timing specifications - if not noted otherwise:

- Ambient temperature range:
- Junction temperature range:
- Operating digital IO supply voltage:
- Operating core supply voltage:
- Operating analog IO supply voltage:
- VSS = VSS\_PLL = VSS\_OSC = VSSA
- Reference ground potential:
  - Output buffer drive strength of digital IOs:
- Capacitive load connected to output pins is Cload = 20pF, see also definition below (AC Load Definition)

#### (2) Input and Output Measurement Points

If not stated otherwise, the below given AC timing specification is based on the measurements points as follows:



#### (3) AC Load Definition



**Note:** If not otherwise stated in the conditions preceding to below AC timing specifications the following capacitive load condition is valid: Cload = 20pF.

tations - if not noted otherw  $Ta = -40 \sim 85^{\circ}C.$ see parameter M1.1. VDDD\_3V3 = 3.0 ~ 3.6V VDDD\_1V1 = 1.1 ~ 1.2V VDDA\_5 = 4.5 ~ 5.5V

VSS = VSS PLL = 0V.

standard.

### **Noise Filter Timing**

**Note:** Conditions for below table: see (1) General Conditions.

| ID      | Parameter                              | Symbol            | Conditions (Cond.) /<br>Comments (Cmt.) | MIN. | TYP. | MAX.     | Unit |
|---------|----------------------------------------|-------------------|-----------------------------------------|------|------|----------|------|
| E3      | Interrupt input noise filt             | er timing, pin IN | TP0 (pin P2_1)                          |      | •    | -        |      |
| E3.1    | INTP0 input high level width           | tWITH             |                                         |      | 67   |          | ns   |
| E3.2    | INTP0 input low level width            | tWITL             |                                         |      | 67   |          | ns   |
| E3.3    | INTP0 pulse rejection width            | tWITR             |                                         |      | 66   |          | ns   |
| E4      | UART input noise filter                | timing, pins P0_  | 15, P1_06                               |      |      |          |      |
| E4.1    | P0_15, P1_06 input<br>high level width | tWUTH             |                                         |      | 500  |          | ns   |
| E4.2    | P0_15, P1_06 input low level width     | tWUTL             |                                         |      | 500  |          | ns   |
| E4.3    | P0_15, P1_06 pulse<br>rejection width  | tWUTR             |                                         |      | 467  |          | ns   |
| E5      | Reset input noise filter               | timing, pin RESE  | ETn                                     |      |      |          |      |
| E5.1    | RESETn<br>input high level width       | tWSRTH            |                                         |      | 67   |          | ns   |
| E5.2    | RESETn<br>input low level width        | tWSRTL            |                                         |      | 67   |          | ns   |
| E5.3    | RESETn<br>pulse rejection width        | tWSRTR            |                                         |      | 66   |          | ns   |
| Table N | lotes:                                 | 1                 |                                         | 1    |      | <u> </u> |      |
| None.   |                                        |                   |                                         |      |      |          |      |





#### **EXCLK** Timing

**Notes:** (1) Following device pin can be used as external clock output (available as alternate pin function):

P0\_05: EXCLK

(2) Conditions for below table: see (1) General Conditions

| ID      | Parameter              | Symbol  | Conditions (Cond.) /<br>Comments (Cmt.) | MIN. | TYP.      | MAX. | Unit |
|---------|------------------------|---------|-----------------------------------------|------|-----------|------|------|
| E6      | EXCLK timing, pin P0_0 | 5       |                                         |      |           |      |      |
| E6.1    | EXCLK period time      | tCLKOUT |                                         | 1    |           |      | μS   |
| E6.2    | EXCLK high-level width | tWCOH   |                                         |      | tCLKOUT/2 |      | ns   |
| E6.3    | EXCLK low-level width  | tWCOL   |                                         |      | tCLKOUT/2 |      | ns   |
| Table N | otes:                  | 1       | 1                                       | 1    |           |      | 1    |
| None.   |                        |         |                                         |      |           |      |      |





### **UARTn Timing**

**Notes:** (1) Following device pins can be used as UARTn, n = 0..1 interface (available as alternate pin function):

P1\_05: UART0\_TXD P1\_05: UART0\_RXD P0\_14: UART1\_TXD P0\_15: UART1\_RXD

(2) Conditions for below table: see (1) General Conditions

The below table applies to the following conditions:

- Ambient temperature range:  $Ta = -40 \sim 85^{\circ}C.$
- Junction temperature range: see parameter M1.1.
- Operating digital IO supply voltage: VDDD\_3V3 = 3.0 ~ 3.6V
- VSS = VSS\_PLL = VSS\_OSC = VSSA
- Reference ground potential: VSSA = VSS\_OSC = 0V.

| ID       | Parameter     | Symbol | Conditions (Cond.) /<br>Comments (Cmt.) | MIN.  | TYP. | MAX. | Unit   |
|----------|---------------|--------|-----------------------------------------|-------|------|------|--------|
| E7       | UARTn Timing  |        |                                         |       |      |      |        |
| E7.1     | Transfer rate | RRLurt |                                         | 0.028 |      | 625  | Kbit/s |
| Table No | otes:         |        |                                         |       | •    |      | •      |
| None.    |               |        |                                         |       |      |      |        |



#### **USPI** Timing

#### (1) Master Mode

**Notes:** (1) Following device pins can be used as USPI interface in master mode (available as alternate pin function):

P1\_01: USPI\_CLKO

P1\_02: USPI\_MOSI

P1\_03: USPI\_MISO

P1\_04: USPI\_CSO

(2) Basic conditions for below tables: see (1) General Conditions. However, in the below given tables some of these conditions are overruled!

The below table applies to the following conditions:

- Ambient temperature range:  $Ta = -40 \sim 85^{\circ}C$ .
  - Junction temperature range: see parameter M1.1.
- Operating digital IO supply voltage: VDDD\_3V3 = 3.0 ~ 3.6V
- VSS = VSS\_PLL = VSS\_OSC = VSSA
- Reference ground potential: VSSA = VSS\_OSC = 0V

| ID   | Parameter                             | Symbol | Conditions (Cond.) /<br>Comments (Cmt.)               | MIN. | TYP. | MAX. | Unit |
|------|---------------------------------------|--------|-------------------------------------------------------|------|------|------|------|
| E8   | USPI Master Mode Timing               |        |                                                       |      |      |      |      |
| E8.1 | SPI macro cycle time                  | tKCY   | Cond.: Note (e)                                       | 8.33 |      |      | ns   |
| E8.2 | USPI_CLKO cycle time                  | tKCYM  | CYM Cond.: Note (e) 50                                |      |      | ns   |      |
| E8.3 | USPI_CLKO high level width            | tKWHM  | Cond.: Note (e)                                       | 5    |      |      | ns   |
| E8.4 | USPI_CLKO low level width             | tKWLM  | Cond.: Note (e)                                       | 5    |      |      | ns   |
| E8.5 | USPI_MISO setup time<br>vs. USPI_CLKO | tSMI   | Cond.: Note (e), based<br>on 40%-60% signal<br>levels | 17   |      |      | ns   |
| E8.6 | USPI_MISO hold time<br>vs. USPI_CLKO  | tHMI   | Cond.: Note (e), based<br>on 40%-60% signal<br>levels | 0    |      |      | ns   |
| E8.7 | USPI_MOSI output<br>delay time        | tDMO   | Cond.: Note (e), based<br>on 50%-50% signal<br>levels | 10   |      | 10   | ns   |
| E8.8 | USPI_CSO output delay time            | tDCSO  | Cond.: Note (e), based<br>on 50%-50% signal<br>levels |      |      | 10   | ns   |

Table Notes:

Note (e) Maximum external load capacitance at output pins: CL = 40pF.



USPI Master Mode Timing:



USPI Master Mode Timing (Inverted Clock):





#### (2) Slave Mode (25Mbit/s)

**Notes:** (1) Following device pins can be used as USPI interface in slave mode (available as alternate pin function):

P1\_01: USPI\_CLKI P1\_02: USPI\_MOSI P1\_03: USPI\_MISO P1\_04: USPI\_CSI

(2) Basic conditions for below tables: see (1) General Conditions. However, in the below given tables some of these conditions are overruled!

The below table applies to the following conditions:

•

- Ambient temperature range:  $Ta = -40 \sim 85^{\circ}C$ .
  - Junction temperature range: see parameter M1.1.
- Operating digital IO supply voltage: VDDD\_3V3 = 3.0 ~ 3.6V
- VSS = VSS\_PLL = VSS\_OSC = VSSA
- Reference ground potential: VSSA = VSS\_OSC = 0V

| ID      | Parameter                                                              | Symbol | Conditions (Cond.) /<br>Comments (Cmt.)               | MIN.     | TYP. | MAX. | Unit |  |  |
|---------|------------------------------------------------------------------------|--------|-------------------------------------------------------|----------|------|------|------|--|--|
| E9      | USPI Slave Mode Timing                                                 |        |                                                       |          |      |      |      |  |  |
| E9.1    | SPI macro cycle time         tKCY         Cond.: Note (e)         8.33 |        | 8.33                                                  |          |      | ns   |      |  |  |
| E9.2    | USPI_CLKI cycle time                                                   | tKCYS  | Cond.: Note (e)                                       | 40       |      |      | ns   |  |  |
| E9.3    | USPI_CLKI high level width                                             | tKWHS  | Cond.: Note (e)                                       | 16       |      |      | ns   |  |  |
| E9.4    | USPI_CLKI low level width                                              | tKWLS  | Cond.: Note (e)                                       | 16       |      |      | ns   |  |  |
| E9.5    | USPI_MOSI setup time<br>vs. USPI_CLKI                                  | tSSI   | Cond.: Note (e), based<br>on 40%-60% signal<br>levels | 1        |      |      | ns   |  |  |
| E9.6    | USPI_MOSI hold time<br>vs. USPI_CLKI                                   | tHSI   | Cond.: Note (e), based<br>on 40%-60% signal<br>levels | 7        |      |      | ns   |  |  |
| E9.7    | USPI_MISO output<br>delay time                                         | tDSO   | Cond.: Note (e), based<br>on 50%-50% signal<br>levels |          |      | 8    | ns   |  |  |
| E9.8    | USPI_CSI setup time<br>vs. USPI_CLKI                                   | tSCSI  | Cond.: Note (e), based<br>on 50%-50% signal<br>levels | 1        |      |      | ns   |  |  |
| Table N | Notes:                                                                 | I      |                                                       | <u>I</u> |      | 1    | 1    |  |  |
|         |                                                                        |        |                                                       |          |      |      |      |  |  |

Note (a) Maximum external load capacitance at output pins: CL = 40pF.

USPI Slave Mode Timing:



USPI Slave Mode Timing (Inverted Clock):





### **RESET** Timing

•

•

The below table applies to the following conditions:

- Ambient temperature range:
- Ta = −40 ~ 85°C.
- Junction temperature range: see parameter M1.1.
- Operating digital IO supply voltage: RVDD = 3.0 ~ 3.6V
- VSS = RVSS = VSS\_PLL = VSS\_OSC = VSSA

| ID           | Parameter                | Symbol | Conditions (Cond.) /<br>Comments (Cmt.) | MIN. | ТҮР. | MAX. | Unit |
|--------------|--------------------------|--------|-----------------------------------------|------|------|------|------|
| E10          | RESET timing, pin RESETn |        |                                         |      |      |      |      |
| E10.1        | RESETn low-level width   | tRSL   |                                         | 10   |      |      | μs   |
| Table Notes: |                          |        |                                         |      |      |      |      |
| None.        | е.                       |        |                                         |      |      |      |      |

AC Timing Test Points



**RESETn Input Timing** 





# **RL78 Programming**

For RL78 flash memory programming the E1 emulator in conjunction with the Renesas Flash Programmer V3 shall be used. Please follow the instructions in the appropriate manuals as listed below.

- **Renesas E1 emulator:** Please download document "E1/E20/E2 Emulator, E2 Emulator Lite" (Doc Number R20UT2937EJ0300) from the Renesas internet.
- **Renesas Flash Programmer:** Please download document "Renesas Flash Programmer V3.05" (Doc Number R20UT4307EJ0200) from the Renesas internet.



# **Package Dimensions**

The ASI4U-V5 device features a 64-pin Quad Flat No-lead (QFN) package. The ball pitch is 0.5 mm. The housing outside dimensions is to 9 X 9 mm.





| * | CONTROLLING | DIMENSION | ; | MM |
|---|-------------|-----------|---|----|
|---|-------------|-----------|---|----|

| SYMBOL                          | MILLIMETER |       |      | INCH       |       |       |  |
|---------------------------------|------------|-------|------|------------|-------|-------|--|
|                                 | MIN.       | NOM.  | MAX. | MIN.       | NOM.  | MAX.  |  |
| Α                               |            |       | 0.90 |            |       | 0.035 |  |
| A1                              |            |       | 0.05 |            |       | 0.002 |  |
| A2                              |            | 0.65  | 0.70 |            | 0.026 | 0.028 |  |
| A3                              | 0.200 REF. |       |      | 0.008 REF. |       |       |  |
| b                               | 0.18       | 0.25  | 0.30 | 0.007      | 0.012 |       |  |
| D                               | 9.00 bsc   |       |      | 0.354 bsc  |       |       |  |
| D2                              | 5.90       | 6.00  | 6.10 | 0.232      | 0.236 | 0.240 |  |
| Е                               | 9.00 bsc   |       |      | 0.354 bsc  |       |       |  |
| E2                              | 5.90       | 6.00  | 6.10 | 0.232      | 0.236 | 0.240 |  |
| L                               | 0.35       | 0.40  | 0.45 | 0.014      | 0.016 | 0.018 |  |
| е                               | C          | .50 b | sc   | 0.020 bsc  |       |       |  |
| R                               | 0.09       |       |      | 0.004      |       |       |  |
| TOLERANCES OF FORM AND POSITION |            |       |      |            |       |       |  |
| aaa                             | 0.10       |       |      | 0.004      |       |       |  |
| bbb                             |            | 0.10  | )    | 0.004      |       |       |  |
| ccc                             | 0.05       |       |      | 0.002      |       |       |  |
|                                 |            |       |      |            |       |       |  |

SIDE VIEW

NOTES :

ALL DIVENSIONS ARE IN MILLIMETERS. 2.DIE THICKNESS ALLOWABLE IS 0.305 mm MAXIMUM(.012 INCHES MAXIMUM) 3.DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. -1994.

4.THE PIN #1 IDENTIFIER MUST BE PLACED ON THE TOP SURFACE OF THE

PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY. 5.EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL 6.PACKAGE WARPAGE MAX 0.08 mm.

7.APPLIED FOR EXPOSED AND TERMINALS. EXCLUDE EMBEDDING PART OF EXPOSED PAD FROM MEASURING. 8.APPLIED ONLY TO TERMINALS.

# **Recommended Soldering Conditions**

Although QFN package products have a thermal resistance of 260°C (maximum) to support lead-free solders as stipulated in JEDEC J-STD 020D, individual products may have a different thermal resistance temperature. Contact your Renesas sales representative for details on individual products.





# **Revision History**

|      |               |          | Description                                                            |  |  |  |
|------|---------------|----------|------------------------------------------------------------------------|--|--|--|
| Rev. | Date          | Page     | Summary                                                                |  |  |  |
| 0.01 | Dec. 18, 2019 | -        | First Edition issued                                                   |  |  |  |
| 0.02 | Jan. 23, 2020 | 2        | Pin Arrangement revised                                                |  |  |  |
|      |               | 3 to 4   | Pin Description revised                                                |  |  |  |
| 1.00 | Dec. 03, 2020 | 5        | Picture in Start-Up Procedure revised                                  |  |  |  |
|      |               | 5        | Description of power on behaviour revised                              |  |  |  |
|      |               | 6        | RL78 relationship added in table                                       |  |  |  |
|      |               | 6        | RL78 Related Pins Note revised                                         |  |  |  |
|      |               | 7        | Added a DG3 sub-pin group 3 definition                                 |  |  |  |
|      |               | 9        | Added voltage ratings for RVDD (M3.2)                                  |  |  |  |
|      |               | 9        | Added voltage ratings for RREGC (M5.1)                                 |  |  |  |
|      |               | 10       | Added voltage ratings for VI_DG3 (M6.6)                                |  |  |  |
|      |               | 12       | Added supply voltage RVDD                                              |  |  |  |
|      |               | 17 to 18 | Modified Leakage Current Characteristics (Add leakage current for DF3) |  |  |  |
|      |               | 19       | Modified DC Characteristics (add VIH and VIL for DG3)                  |  |  |  |
|      |               | 29       | Added RESET timing                                                     |  |  |  |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a systemevaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any
- and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
  Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas
- Electronics products. (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

# Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>.