

## AT25SL0641C / AT25QL0641C

64-Mbit, 1.65 V – 1.95 V SPI Serial Flash Memory with Dual I/O, Quad I/O, and QPI Support

### Features

- Single 1.65 V 1.95 V supply
- Serial Peripheral Interface (SPI) and Quad Peripheral Interface (QPI) compatible support
  - Supports SPI Modes 0 and 3
  - Supports SPI dual output operations (1-1-2)
  - Supports Quad output operations (1-1-4)
  - Supports Quad I/O / XiP operations (1-4-4, 0-4-4)
  - Supports QPI I/O operations (4-4-4)
- Read Operations
  - Fast Read up to 133 MHz with 30 pF load
  - Clock-to-Output 7 ns
  - Up to 266 Mb/s continuous data transfer rate (Dual I/O)
  - Up to 532 Mb/s continuous data transfer rate (Quad I/O and QPI)
  - XiP (eXecute in Place) operation: continuous read with 8/16/32/64-byte wrap
- Full Chip Erase
- Flexible Erase Architecture and Time
  - 18 ms Typical 4-kByte Block Erase Time (Typical)
  - 65 ms Typical 32-kByte Block Erase Time (Typical)
  - 160 ms Typical 64-kByte Block Erase Time (Typical)
- Flexible Programming and Time
  - Byte/Page Program (1 to 256 Bytes)
  - Dual or Quad Input Byte/Page Program (1 to 256 Bytes)
- Erase/Program Suspend and Resume
- JEDEC Standard Manufacturer and Device ID
- Memory Protection Support
  - User-Definable Protected Area at Start or End of Memory Array
  - Enable/Disable Protection with  $\overline{\text{WP}}$  Pin
- 3 x 1024-Byte One-Time Programmable (OTP) Security Registers
- Serial Flash Discoverable Parameters (SFDP) Register
- Low Power Dissipation
  - 0.7 µA Deep Power-Down Current (Typical)
  - 7 µA Standby current (Typical)
  - 2 mA Active Read Current (Typical)
- Endurance: 100,000 program/erase cycles (4-kB, 32-kB or 64-kB blocks)
- Data Retention: 20 Years
- Temperature Range: -40 °C to +85 °C (Industrial)
- Industry Standard Green (Pb/Halide-free/RoHS Compliant) Package Options
  - 8-pad DFN (4 x 4 x 0.5 mm)
  - 8-pad DFN (4 x 3 x 0.6 mm)
  - 8-pad DFN (5 x 6 x 0.8 mm)
  - 8-Lead 208-mil SOIC
  - 8-ball WLCSP



# Contents

| Figures                                              | 4          |
|------------------------------------------------------|------------|
| Tables                                               | 6          |
| 1. Product Overview                                  | 7          |
| 2. Pinouts and Pin Descriptions                      | 8          |
|                                                      | 40         |
| 3. BIOCK Diagram                                     | .10        |
| 4. Memory Array                                      | .11        |
| 5. Device Operation                                  | 12         |
| 5.1 Standard SPI Operation                           | . 12       |
| 5.2 Dual SPI Operation                               | . 12       |
| 5.3 Quad SPI Operation                               | . 12       |
| 5.4 QPI Operation (4-4-4).                           | . 12       |
| 5.5 Switching Between SPI and QPI Operations         | 13         |
| 6. Operation Features                                | 14         |
| 6.1 Supply Voltage                                   | . 14       |
| 6.2 Software Reset                                   | . 15       |
| 6.3 Hardware Reset (HOLD Pin)                        | 15         |
| 6.4 Write Protection                                 | 15         |
| 7. Status Registers                                  | 17         |
| 8. Array Memory Protection                           | 20         |
| 9. Device Identification                             | 22         |
| 10. Commands                                         | 22         |
| 10.1 Command Set Tables                              | 24         |
| 10.2 Write Enable (06h)                              | 28         |
| 10.3 Write Enable for Volatile Status Register (50h) | . 29       |
| 10.4 Write Disable (04h)                             | . 30       |
| 10.5 Read Status Register (05h or 35h or 15h)        | . 31       |
| 10.6 Write Status Register (01h or 31h or 11h)       | . 32       |
| 10.7 Enable QPI (38h)                                | . 34       |
| 10.8 Disable QPI (FFh)                               | . 34       |
| 10.9 Enable Reset (66h) and Reset (99h)              | . 35       |
| 10.10 Read Data (03h)                                | . 36       |
| 10.11 Fast Read (0Bh)                                | . 37       |
| 10.12 Fast Read Dual Output (3Bh)                    | 38         |
| 10.13 Fast Read Quad Output (6Bh)                    | 39         |
| 10.14 Fast Read Dual I/O (BBh).                      | 40         |
| 10.15 Fast Read Quad I/O (EBh)                       | 42         |
| 10.16 Word Read Quad I/O (E/n)                       | 45         |
| 10.17 Set Durst With Wrap (771)                      | 4/<br>10   |
| 10.10 Set Read with Wrap (0Ch)                       | . 4ŏ<br>⊿o |
| 10.19 Duist Read With Widp (UCH)                     | 49<br>50   |
| 10.20 Nead Manufacturer / Device ID Qual I/O (92b)   | 52         |
| 10.22 Read Manufacturer / Device ID Quad I/O (92h)   | 53         |
| 10.23 JEDEC ID (9Fh)                                 | . 54       |
| · · · · · · · · · · · · · · · · · · ·                |            |



|       | 10.24 Read Unique ID Number (4Bh)                 | 55  |
|-------|---------------------------------------------------|-----|
|       | 10.25 Deep Power-Down (B9h)                       | 56  |
|       | 10.26 Release Deep Power-Down / Device ID (ABh)   | 57  |
|       | 10.27 Read Security Register (48h)                | 59  |
|       | 10.28 Erase Security Register (44h)               | 60  |
|       | 10.29 Program Security Register (42h)             | 62  |
|       | 10.30 Read Serial Flash Discovery Parameter (5Ah) | 63  |
|       | 10.31 Page Program (02h)                          | 64  |
|       | 10.32 Quad Page Program (32h)                     | 66  |
|       | 10.33 4-kByte Block Erase (20h)                   | 67  |
|       | 10.34 32-kByte Block Erase (52h)                  | 68  |
|       | 10.35 64-kByte Block Erase (D8h)                  | 69  |
|       | 10.36 Chip Erase (C7h / 60h)                      | 70  |
|       | 10.37 Erase / Program Suspend (75h)               | 71  |
|       | 10.38 Erase / Program Resume (7Ah)                | 73  |
| 11.   | Electrical Characteristics                        | .74 |
|       | 11.1 Absolute Maximum Ratings                     | 74  |
|       | 11.2 Operating Ranges                             | 74  |
|       | 11.3 Latch-up Characteristics                     | 74  |
|       | 11.4 Power-Up Timing and Write Inhibit Threshold  | 75  |
|       | 11.5 DC Electrical Characteristics                | 76  |
|       | 11.6 AC Measurement Conditions                    | 77  |
|       | 11.7 AC Electrical Characteristics                | 78  |
|       | 11.8 Input Timing                                 | 79  |
|       | 11.9 Output Timing                                | 79  |
|       | 11.10 Hold Timing                                 | 80  |
|       | 11.11 WP Timing                                   | 80  |
| 12. ( | Ordering Information                              | .81 |
| 13.   | Packaging Information                             | .82 |
|       | 13.1 8-Pad, 4 x 4 x 0.5 mm DFN                    | 82  |
|       | 13.2 8-Pad, 5 x 6 x 0.8 mm DFN                    | 83  |
|       | 13.3 8-Lead, 208-mil EIAJ SOIC                    | 84  |
|       | 13.4 8-Ball WLCSP                                 | 85  |
|       | 13.5 8-Pad 3 x 4 x 0.6 mm DFN                     | 86  |
| 14.   | Errata                                            | .87 |
| 15.   | Revision History                                  | .88 |
|       | ······································            |     |



# Figures

| Figure 1. 8-DFN (Top View)                                                                              | 8                |
|---------------------------------------------------------------------------------------------------------|------------------|
| Figure 2. 8-WLCSP (Bottom, Ball Side View)                                                              | 8                |
| Figure 3. 8-WSOIC (Top View)                                                                            | 8                |
| Figure 4. AT25SL0641C/AT25QL0641C Block Diagram                                                         | .10              |
| Figure 5. Memory Architecture Diagram                                                                   | .11              |
| Figure 6. Switching Between SPI and QPI Operations                                                      | .13              |
| Figure 7. Hold Condition Activation                                                                     | .15              |
| Figure 8. Write Enable Command for SPI Mode (left) and QPI Mode (right)                                 | .28              |
| Figure 9. Write Enable for Volatile Status Register Command for SPI Mode (left) and QPI Mode (right)    | .29              |
| Figure 10. Write Disable Command for SPI Mode (left) and QPI Mode (right)                               | .30              |
| Figure 11. Read Status Register Command (SPI Mode)                                                      | .31              |
| Figure 12. Read Status Register Command (QPI Mode).                                                     | .31              |
| Figure 13. Write Status Register Command (SPI Mode)                                                     | .32              |
| Figure 14. Write Status Register Sequence Diagram - 01h 2-byte (QPI Mode).                              | .33              |
| Figure 15. Write Status Register Diagram - 01h/31h/11h 1-byte (SPI Mode)                                | .33              |
| Figure 16. Write Status Register Diagram - 01h/31h/11h 1-byte (QPI Mode)                                | .33              |
| Figure 17. Enable QPI Command (SPI Mode only)                                                           | .34              |
| Figure 18. Disable QPI Command for QPI Mode                                                             | .34              |
| Figure 19 Enable Reset and Reset Command (SPI Mode)                                                     | .04              |
| Figure 20. Enable Reset and Reset Command (OPI Mode)                                                    | .00              |
| Figure 21. Read Data Command                                                                            | 36               |
| Figure 22 Fast Read Command (SPI Mode)                                                                  | .50              |
| Figure 22. Fast Read Command (OPI Mode)                                                                 | .57              |
| Figure 23. Fast Read Command (QFI Mode)                                                                 | .37              |
| Figure 24. Fast Read Dual Output Command (SPI Mode)                                                     | .30              |
| Figure 26. Fast Read Quad Output Command (SFI Mode)                                                     | .39              |
| 1 0)                                                                                                    | 10<br>40         |
| Figure 27 East Read Dual I/O Sequence Diagram (previous $M5-4 = 1.0$ ) SPI Mode Only                    | .40              |
| Figure 28. East Read Ouad I/O Command (first time or after previous command has mode bits M5-4 not equa | . <del>.</del> . |
| 1,0; SPI Mode)                                                                                          | .42              |
| Figure 29. Fast Read Quad I/O Command (initial command or previous M5-4 = 1,0; SPI mode)                | .42              |
| Figure 30. Fast Read Quad I/O Command (first time or after previous command has mode bits M5-4 not equa | l to             |
| 1,0; QPI mode)                                                                                          | .43              |
| Figure 31. Fast Read Quad I/O Command (Initial command or previous M5-4 = 1,0; QPI mode                 | .44              |
| Figure 32. Word Read Quad I/O Command (Initial command or previous set M5-4 ≠ 1,0; SPI Mode)            | .45              |
| Figure 33. Word Read Quad I/O Command (Previous command set M5-4 = 1,0; SPI Mode)                       | .45              |
| Figure 34. Set Burst with Wrap Command Sequence, SPI Only                                               | .47              |
| Figure 35. Set Read Parameters Command (QPI Mode)                                                       | .49              |
| Figure 36. Burst Read with Wrap Command (QPI Mode)                                                      | .49              |
| Figure 37. Read Manufacturer/ Device ID Command (SPI Mode)                                              | .50              |
| Figure 38. Read Manufacturer/ Device ID Command (QPI Mode).                                             | .51              |
| Figure 39. Read Dual Manufacturer/ Device ID Dual I/O Command (SPI Mode)                                | .52              |
| Figure 40. Read Quad Manufacturer/ Device ID Quad I/O Command (SPI Mode)                                | .53              |
| Figure 41. Read JEDEC ID Command (SPI Mode)                                                             | .54              |
| Figure 42. Read JEDEC ID Command (QPI Mode)                                                             | .55              |
| Figure 43. Read Unique ID Sequence (SPI Mode only).                                                     | .55              |
| Figure 44. Deep Power-Down Command (SPI Mode).                                                          | .56              |
| Figure 45. Deep Power-Down Command (QPI Mode).                                                          | .56              |
|                                                                                                         |                  |

| Figure 46. Release Power-Down Command (SPI Mode).                      | 57 |
|------------------------------------------------------------------------|----|
| Figure 47. Release Power-Down Command (QPI Mode)                       | 57 |
| Figure 48. Release Power-Down / Device ID Command (SPI Mode)           | 58 |
| Figure 49. Release Power-Down / Device ID Command (QPI Mode)           | 58 |
| Figure 50. Read Security Register, SPI Mode                            | 59 |
| Figure 51. Read Security Register, QPI Mode                            | 59 |
| Figure 52. Erase Security Register SPI Mode                            | 60 |
| Figure 53. Erase Security Register QPI Mode                            | 61 |
| Figure 54. Program Security Register SPI Mode                          | 62 |
| Figure 55. Program Security Register QPI Mode                          | 62 |
| Figure 56. Read SFDP Register Command SPI Mode                         | 63 |
| Figure 57. Read SFDP Register Command QPI Mode                         | 63 |
| Figure 58. Page Program Command (SPI Mode)                             | 64 |
| Figure 59. Page Program Command (QPI Mode)                             | 65 |
| Figure 60. Quad Page Program Command (SPI mode)                        | 66 |
| Figure 61. 4-kByte Block Erase Command (SPI Mode)                      | 67 |
| Figure 62. 4-kByte Block Erase Command (QPI Mode).                     | 67 |
| Figure 63. 32-kByte Block Erase Command (SPI Mode)                     | 68 |
| Figure 64. 32-kByte Block Erase Command (QPI Mode)                     | 68 |
| Figure 65. 64-kByte Block Erase Command (SPI Mode)                     | 69 |
| Figure 66. 64-kByte Block Erase Command (QPI Mode)                     | 69 |
| Figure 67. Chip Erase Command for SPI Mode (left) and QPI Mode (right) | 70 |
| Figure 68. Erase Suspend Command (SPI Mode)                            | 72 |
| Figure 69. Erase Suspend Command (QPI Mode)                            | 73 |
| Figure 70. Erase / Program Resume Command (SPI Mode)                   | 73 |
| Figure 71. Power-up Timing and Voltage Levels                          | 75 |
| Figure 72. Power-up Timing After Brown-Out                             | 75 |
| Figure 73. AC Measurement I/O Waveform                                 | 77 |



## Tables

| Table 1. Pin Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | .8 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Table 2. Status Register 1 Format    Image: Comparison of the state of the | 17 |
| Table 3. Status Register 2 Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 17 |
| Table 4. Status Register 3 Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 18 |
| Table 5. Status Register Protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 19 |
| Table 6. Dummy Configuration Matrix                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 19 |
| Table 7. Status Register Protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 19 |
| Table 8. Status Register Memory Protection (CMP = 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 20 |
| Table 9. Status Register Memory Protection (CMP = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 21 |
| Table 10. ID Definition Table for the AT25SL0641C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 22 |
| Table 11. ID Definition Table for the AT25QL0641C         ID Definition Table for the AT25QL0641C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 22 |
| Table 12. Command Set Table 1 (Standard/Dual/Quad SPI Commands) 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 24 |
| Table 13. Command Set Table 2 (Standard/Dual/Quad SPI Commands) 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 25 |
| Table 14. Command Set Table 3 (QPI Commands)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 25 |
| Table 15. Commands that must send Write Enable/Write Enable for the Volatile Status Register Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 27 |
| Table 16. Encoding of W6 - W4 Wrap Bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 47 |
| Table 17. Commands that Configure Number of Dummy Clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 48 |
| Table 18. Encoding of the P[5:4] Bits    Image: Control of the P[5:4] Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 48 |
| Table 19. Encoding of the P[1:0] Bits    Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 48 |
| Table 20. Security Register Structure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 59 |
| Table 21. Security Register Structure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 60 |
| Table 22. Security Register Structure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 62 |
| Table 23. Readable Area of Memory While a Program Operation is Suspended                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 71 |
| Table 24. Readable or Programmable Area of Memory While an Erase Operation is Suspended                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 71 |
| Table 25. Acceptable Commands During Program Erase Suspend after tPSL/tESL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 71 |
| Table 26. Acceptable Commands During Suspend (tPSL/tESL not required)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 72 |
| Table 27. Absolute Maximum Ratings 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 74 |
| Table 28. Device Operating Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 74 |
| Table 29. Latch-up Characteristics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 74 |
| Table 30. Power-up Timing and Write Inhibit Threshold Parameters.         Inhibit Threshold Parameters.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 75 |
| Table 31. DC Electrical Characteristics for -40 °C to +85 °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 76 |
| Table 32. AC Measurement Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 77 |
| Table 33. AC Electrical Characteristics for -40 °C to +85 °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 78 |



# 1. Product Overview

The AT25SL0641C/AT25QL0641C is a 64-Mbit Serial Peripheral Interface (SPI) Flash memory device designed for use in a wide variety of high-volume industrial, consumer, and connected applications.

It can be used for storing program memory that is copied from Flash memory into embedded or external RAM during system boot; it also can be used for directly executing program code from Flash memory (Execute in Place [XiP]).

- XiP is specifically supported by features which enhance read speed:
- Quad-SPI, which allows reading four bits in one clock cycle.
- Continuous read mode (0-4-4 command format), which removes the need to send a command opcode.
- High SPI clock frequency.

These features allow fast response from the Flash memory whenever the host must fetch commands or data from it.



## 2. Pinouts and Pin Descriptions

The following figures show the pinout of each available package type.



During all operations,  $V_{CC}$  must be held stable and within the specified valid range:  $V_{CC}$  (min) to  $V_{CC}$  (max).

All of the input and output signals must be held high or low (according to voltages of  $V_{IH}$ ,  $V_{OH}$ ,  $V_{IL}$  or  $V_{OL}$ ).

#### Table 1. Pin Descriptions

| Symbol                 | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Asserted<br>State | Туре         |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|
| CS                     | <ul> <li>CHIP SELECT</li> <li>When this input signal is high, the device is deselected and serial data output pins are at high impedance. Unless an internal program, erase, or write status register cycle is in progress, the device is in the standby power mode (this is not the deep power-down mode). Driving Chip Select (CS) low enables the device, placing it in the active power mode. After power-up, a falling edge on Chip Select (CS) is required before the start of any command.</li> <li>To ensure correct power-up sequencing, it is recommended to add a 10k Ohm pull-up resistor from CS to VCC. This ensures CS ramps together with V<sub>CC</sub> during power-up.</li> </ul>                                                                                                                                             | Low               | Input        |
| SCK                    | <b>SERIAL CLOCK</b><br>This input signal provides the timing for the serial interface. Commands, addresses, or data present at serial data input are latched on the rising edge of Serial Clock (SCK). Data are shifted out on the falling edge of the Serial Clock (SCK).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                 | Input        |
| SI (I/O <sub>0</sub> ) | <b>SERIAL INPUT</b><br>The SI pin is used to shift data into the device. The SI pin is used for all data input including command and address sequences. Data on the SI pin is always latched in on the rising edge of SCK.<br>With the Dual-Output and Quad-Output Read commands, the SI Pin becomes an output pin (I/O <sub>0</sub> ) in conjunction with other pins to allow two or four bits of data on (I/O <sub>3</sub> .<br><sub>0</sub> ) to be clocked in on every falling edge of SCK<br>To maintain consistency with the SPI nomenclature, the SI (I/O <sub>0</sub> ) pin is referenced as the SI pin unless specifically addressing the Dual-I/O and Quad-I/O modes in which case it is referenced as I/O <sub>0</sub> .<br>Data present on the SI pin is ignored whenever the device is deselected ( $\overline{CS}$ is deasserted). | -                 | Input/Output |



| Symbol                            | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Asserted<br>State | Туре         |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|
| SO (I/O <sub>1</sub> )            | <b>SERIAL OUTPUT</b><br>The SO pin is used to shift data out from the device. Data on the SO pin is always clocked out on the falling edge of SCK.<br>With the Dual-Output Read commands, the SO Pin remains an output pin (I/O0) in conjunction with other pins to allow two bits of data on (I/O <sub>1-0</sub> ) to be clocked in on every falling edge of SCK.<br>To maintain consistency with the SPI nomenclature, the SO (I/O <sub>1</sub> ) pin is referenced as the SO pin unless specifically addressing the Dual-I/O modes in which case it is referenced as I/O <sub>1</sub> . The SO pin is in a high-impedance state whenever the device is deselected ( $\overline{CS}$ is deasserted).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                 | Input/Output |
| WP (I/O <sub>2</sub> )            | <ul> <li>WRITE PROTECT</li> <li>This pin is used either for write-protection, in which case it is referred to as WP, or as one of the quad-SPI I/O pins, in which case it is referred to as IO<sub>2</sub>.</li> <li>When the Quad Enable (QE) bit of Status Register 2 is 0, and the SRP1 and SRP0 bits are 0 and 1, respectively, the pin can be used for write-protection. It then can be asserted (driven low) to protect the Status Registers from modification.</li> <li>When the QE bit of Status Register 2 is 1, quad-SPI communication is enabled, and the pin is used as I/O pin IO<sub>2</sub> in any command that makes use of quad-SPI. In this setting, do not use the pin for write-protection.</li> <li>The WP pin does not have an internal pull-up; thus, it must either be driven or, if not used, pulled up with an external resistor to V<sub>CC</sub>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -                 | Input/Output |
| HOLD /<br>RESET(IO <sub>3</sub> ) | <ul> <li>HOLD / RESET / IO<sub>3</sub></li> <li>This pin is used either for pausing communication (in which case it is referred to as HOLD), as a hardware reset pin (in which case it is referred to as RESET), or as one of the quad-SPI I/O pins (in which case it is referred to as IO<sub>3</sub>).</li> <li>When the Quad Enable (QE) bit of Status Register 2 is 0 and the HOLD/RST bit in Status Register 3 is 0, this pin is used as a HOLD pin. When the Quad Enable (QE) bit of Status Register 2 is 0 and the HOLD/RST bit in Status Register 2 is 0 and the HOLD/RST bit in Status Register 2 is 0 and the HOLD/RST bit in Status Register 3 is 1, this pin is used as a RESET pin. When the QE bit of Status Register 2 is 1, quad-SPI communication is enabled, and the pin is used as the IO3 pin in any command that makes use of quad-SPI. In this setting, do not use the pin for pausing communication or for reset.</li> <li>The HOLD pin is used to pause a SPI sequence without resetting the clocking sequence. To enable the HOLD mode, the CS must be low. The HOLD mode effect is on with the falling edge of the HOLD signal with SCK being low.</li> <li>If not used, the HOLD pin is internally pulled-high and can be left floating.</li> <li>Note: When using the device in a 16-pin SOIC package, use the dedicated RESET (pin3) for a hardware reset.</li> </ul> | -                 | Input/Output |
| V <sub>CC</sub>                   | <b>DEVICE POWER SUPPLY:</b> $V_{CC}$ is the supply voltage. It is the single voltage used for all device functions including read, program, and erase. The $V_{CC}$ pin is used to supply the source voltage to the device. Operations at invalid $V_{CC}$ voltages may produce spurious results; do not attempt them.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                 | Power        |
| GND                               | <b>GROUND:</b> GND is the reference for the $V_{CC}$ supply voltage. The ground reference for the power supply. Connect GND to the system ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -                 | Power        |

#### Table 1. Pin Descriptions (Continued)



## 3. Block Diagram

Figure 4 shows a block diagram of the AT25SL0641C/AT25QL0641C serial Flash.



Note: I/O<sub>3-0</sub> pin naming convention is used for Dual-I/O and Quad-I/O commands.

#### Figure 4. AT25SL0641C/AT25QL0641C Block Diagram



## 4. Memory Array

To provide the greatest flexibility, the memory array of the AT25SL0641C/AT25QL0641C can be erased in four levels of granularity including a full chip erase. The size of the erase blocks is optimized for both code and data storage applications, allowing both code and data segments to reside in their own erase regions. The Memory Architecture Diagram shows of each erase level.

| 64 kbyte Block Erase (D8h) | 32 kbyte Block Erase (52h) | 4 kbyte Block Erase (20h) | Block Address Range |
|----------------------------|----------------------------|---------------------------|---------------------|
|                            |                            | 4 kbytes (Block2047)      | 7FF000h - 7FFFFFh   |
|                            |                            | 4 kbytes (B2046)          | 7FE000h - 7FEFFFh   |
|                            |                            | 4 kbytes (B2045)          | 7FD000h - 7FDFFFh   |
|                            | 32 kbytes                  | 4 kbytes (B2044)          | 7FC000h - 7FCFFFh   |
|                            | (block 255)                | 4 kbytes (B2043)          | 7FB000h - 7FBFFFh   |
|                            |                            | 4 kbytes (B2042)          | 7FA000h - 7FAFFFh   |
|                            |                            | 4 kbytes (B2041)          | 7F9000h - 7F9FFFh   |
| 64 kbytes                  |                            | 4 kbytes (B2040)          | 7F8000h - 7F8FFFh   |
| (block 127)                |                            | 4 kbytes (B2039)          | 7F7000h - 7F7FFFh   |
|                            |                            | 4 kbytes (B2038)          | 7F6000h - 7F6FFFh   |
|                            |                            | 4 kbytes (B2037)          | 7F5000h - 7F5FFFh   |
|                            | 32 kbytes                  | 4 kbytes (B2036)          | 7F4000h - 7F4FFFh   |
|                            | (block 254)                | 4 kbytes (B2035)          | 7F3000h - 7F3FFFh   |
|                            |                            | 4 kbytes (B2034)          | 7F2000h - 7F2FFFh   |
|                            |                            | 4 kbytes (B2033)          | 7F1000h - 7F1FFFh   |
|                            |                            | 4 kbytes (B2032)          | 7F0000h - 7F0FFFh   |
| 64 kbytes (block 126)      | 32 kbytes (block 253)      | 4 kbytes (B2031)          | 7EF000h - 7EFFFh    |
| to                         | to                         | to                        | to                  |
| 64 kbytes (block 1)        | 32 kbytes (block 2)        | 4 kbytes (B16)            | 010000h - 010FFFh   |
|                            |                            | 4 kbytes (B15)            | 00F000h - 00FFFFh   |
|                            |                            | 4 kbytes (B14)            | 00E000h - 00EFFFh   |
|                            |                            | 4 kbytes (B13)            | 00D000h - 00DFFFh   |
|                            | 32 kbytes                  | 4 kbytes (B12)            | 00C000h - 00CFFFh   |
|                            | (block 1)                  | 4 kbytes (B11)            | 00B000h - 00BFFFh   |
|                            |                            | 4 kbytes (B10)            | 00A000h - 00AFFFh   |
|                            |                            | 4 kbytes (B9)             | 009000h - 009FFFh   |
| 64 kbytes                  |                            | 4 kbytes (B8)             | 008000h - 008FFFh   |
| (block 0)                  |                            | 4 kbytes (B7)             | 007000h - 007FFFh   |
|                            |                            | 4 kbytes (B6)             | 006000h - 006FFFh   |
|                            |                            | 4 kbytes (B5)             | 005000h - 005FFFh   |
|                            | 32 kbytes                  | 4 kbytes (B4)             | 004000h - 004FFFh   |
|                            | (block 0)                  | 4 kbytes (B3)             | 003000h - 003FFFh   |
|                            |                            | 4 kbytes (B2)             | 002000h - 002FFFh   |
|                            |                            | 4 kbytes (B1)             | 001000h - 001FFFh   |
|                            |                            | 4 kbytes (B0)             | 000000h - 000FFFh   |

Figure 5. Memory Architecture Diagram



# 5. Device Operation

Standard/Dual/Quad SPI mode, and QPI mode are exclusive; only one of these two modes can be active at any given time.

## 5.1 Standard SPI Operation

The AT25SL0641C/AT25QL0641C features a serial peripheral interface on four signals: Serial Clock (SCK). Chip Select  $(\overline{CS})$ , Serial Data Input (SI) and Serial Data Output (SO). Standard SPI commands use the SI input pin to serially write commands, addresses or data to the device on the rising edge of SCK. The SO output pin is used to read data or status from the device on the falling edge of SCK.

SPI bus operation Modes 0 and 3 are supported. The primary difference between Mode 0 and Mode 3 concerns the normal state of the SCK signal when the SPI bus master is in standby and data is not being transferred to the Serial Flash. For Mode 0 the SCK signal is normally low on the falling and rising edges of  $\overline{CS}$ . For Mode 3 the SCK signal is normally and rising edges of  $\overline{CS}$ .

## 5.2 Dual SPI Operation

The AT25SL0641C/AT25QL0641C supports Dual SPI operation. This command allows data to be transferred to or from the device at two times the rate of the standard SPI. The Dual Read command is ideal for quickly downloading code to RAM upon power-up (code-shadowing) or for executing non-speed- critical code directly from the SPI bus (XiP). When using Dual SPI commands the SI and SO pins become bidirectional I/0 pins;  $IO_0$  and  $IO_1$ .

## 5.3 Quad SPI Operation

The AT25SL0641C/AT25QL0641C supports Quad SPI operation. This command allows data to be transferred to or from the device at four times the rate of the standard SPI. The Quad Read command offers a significant improvement in continuous and random access transfer rates allowing fast code- shadowing to RAM or execution directly from the SPI bus (XiP). When using Quad SPI command the SI and SO pins become bidirectional IO<sub>0</sub> and IO<sub>1</sub>, and the  $\overline{WP}$  and  $\overline{HOLD}$  pins become IO<sub>2</sub> and IO<sub>3</sub> respectively. Quad SPI commands require the non-volatile Quad Enable bit (QE) in Status Register-2 to be set.

## 5.4 QPI Operation (4-4-4)

The AT25SL0641C/AT25QL0641C supports Quad Peripheral Interface (QPI) operation when the device is switched from Standard/Dual/Quad SPI mode to QPI mode using the Enable QPI (38h) command. Before QPI mode can be enabled, the Quad Enable bit (QE) in Status Register-2 must be set. When using QPI commands, the SI and SO pins become bidirectional  $IO_0$  and  $IO_1$ , and the WP and HOLD pins become  $IO_2$  and  $IO_3$ , respectively.

The typical SPI protocol requires the byte-long command code to be shifted into the device only through the SI pin in eight serial clocks. The QPI mode uses all four I/O pins to input the command code; thus, only two serial clocks are required to send it. This can significantly reduce the SPI command overhead and improve system performance in an XiP environment. Address and data, if present in a command, are also sent over all four I/O pins; hence, QPI mode is also known as "4-4-4."

Standard/Dual/Quad SPI mode and QPI mode are exclusive. Only one of the two modes can be active at any given time. The enable QPI (38h) and Disable QPI (FFh) commands are used to switch between these two modes. On power-up, or after a software or hardware reset, the default state of the device is Standard/Dual/Quad SPI mode.



## 5.5 Switching Between SPI and QPI Operations

Figure 6 illustrates the process for switching between SPI and QPI operations.



Figure 6. Switching Between SPI and QPI Operations



# 6. Operation Features

### 6.1 Supply Voltage

### 6.1.1 Operating Supply Voltage

A valid and stable V<sub>CC</sub> voltage within the specified [V<sub>CC(min)</sub>, V<sub>CC(max)</sub>] range must be applied before selecting the memory and issuing commands to it. To secure a stable DC supply voltage, decouple the V<sub>CC</sub> line with a 100 nF to 1  $\mu$ F low ESR/ESL capacitor placed close to the V<sub>CC</sub>/GND package pins. This voltage must remain stable and valid until the end of the transmission of the command and, for a Write command, until the completion of the internal write cycle (t<sub>W</sub>).

### 6.1.2 Power-up Conditions

When the power supply is turned on,  $V_{CC}$  rises continuously from GND to  $V_{CC}$ . During this time, the Chip Select  $(\overline{CS})$  line is not allowed to float but should follow the  $V_{CC}$  voltage; thus, it is recommended to connect the  $\overline{CS}$  line to  $V_{CC}$  via a suitable pull-up resistor.

Also, the  $\overline{CS}$  input offers a built-in safety feature: the  $\overline{CS}$  input is edge-sensitive and level-sensitive. After powerup, the device does not become selected until a falling edge has first been detected on  $\overline{CS}$ . This ensures that  $\overline{CS}$ must have been high before going low to start the first operation.

### 6.1.3 Device Reset

To prevent inadvertent Write operations during power-up (continuous rise of  $V_{CC}$ ), a power-on reset (POR) circuit is included. At power-up, the device does not respond to any command until  $V_{CC}$  has reached the power-on reset threshold voltage (this threshold is lower than the minimum  $V_{CC}$  operating voltage defined in the power-up timing).

When  $V_{CC}$  is lower than  $V_{WI}$ , the device is reset.

### 6.1.4 Power-Down

At power-down (continuous decrease in  $V_{CC}$ ), as soon as  $V_{CC}$  drops from the normal operating voltage to below the power-on reset threshold voltage (Vwi), the device stops responding to any command sent to it. During powerdown, the device must be deselected ( $\overline{CS}$  must be allowed to follow the voltage applied on  $V_{CC}$ ) and in Standby Power mode (no internal Write cycle is in progress).

### 6.1.5 Active Power and Standby Power Modes

When  $\overline{\text{CS}}$  is low, the device is selected and in the Active Power mode. The device consumes I<sub>CC</sub>.

When  $\overline{CS}$  is high, the device is deselected. If a write cycle is not currently in progress, the device goes into Standby Power mode, and the device consumption drops to  $I_{CC1}$ .

### 6.1.6 Hold Condition

When QE=0 and HOLD/RST=0, the HOLD signal is used to pause any serial communications with the device without resetting the clocking sequence. During the Hold condition, the Serial Data Output (SO) is high impedance, and Serial Data Input (SI) and Serial Clock (SCK) are Don't Care. To enter the Hold condition, the device must be selected, with  $\overline{CS}$  Low. Normally, the device is kept selected for the duration of the Hold condition. Deselecting the device while it is in the Hold condition has the effect of resetting the state of the device. This mechanism can be used if it is required to reset any processes that had been in progress.

The Hold condition starts when the HOLD signal is driven low at the same time as SCK is already low (see Figure 7). The Hold condition ends when the HOLD signal is driven high at the same time as SCK is already low. Figure 7 also shows what happens if the rising and falling edges are not timed to coincide with SCK being low.



Figure 7. Hold Condition Activation

## 6.2 Software Reset

The AT25SL0641C/AT25QL0641C can be reset to the initial power-on state by a software reset sequence. This sequence must include two consecutive commands: Enable Reset (66h) and Reset (99h). If the command sequence is successfully accepted, the device takes approximately  $t_{RST}$  to reset. No command is accepted during the reset period.

## 6.3 Hardware Reset (HOLD Pin)

The AT25SL0641C/AT25QL0641C can also be configured to use the hardware  $\overrightarrow{RESET}$  pin. The HOLD/RST bit in Status Register 3 is the configuration bit for the  $\overrightarrow{HOLD}$  pin function or the  $\overrightarrow{RESET}$  pin function. When HOLD/RST=0 (factory default), the pin acts as a HOLD pin, as described above; when HOLD/RST=1, the pin acts as a RESET pin. Driving the RESET pin low for a minimum period of ~1 µs (t<sub>RESET</sub>) resets the device to its initial power-on state. Any on-going Program/Erase operation is interrupted, and data corruption can happen. While RESET is low, the device does not accept any command input.

If QE bit is set to 1, the HOLD or RESET function are disabled, and the pin becomes one of the four data I/O pins.

The hardware  $\overrightarrow{\text{RESET}}$  pin has the highest priority among all the input signals. Driving  $\overrightarrow{\text{RESET}}$  low for a minimum period of ~1 µs (t<sub>RESET</sub>) interrupts any on-going external/internal operations, regardless the status of other SPI signals ( $\overrightarrow{\text{CS}}$ , SCK, IOs,  $\overrightarrow{\text{WP}}$ , and  $\overrightarrow{\text{HOLD}}$ ). Note that while a faster  $\overrightarrow{\text{RESET}}$  pulse (as short as a few hundred nanoseconds) often resets the device, a 1 µs minimum pulse is recommended to ensure reliable operation.

## 6.4 Write Protection

To protect inadvertent writes by the possible noise, several means of protection are applied to the Flash memory. Write protection features include:

- During power-on reset, all operations are disabled, and no command is recognized.
- An internal time delay of t<sub>PUW</sub> can protect the data against inadvertent changes while the power supply is outside the operating specification. This includes the Write Enable, Page program, Block Erase, Chip Erase, Write Security Register. and Write Status Register commands.
- For data changes, Write Enable command must be issued to set the Write Enable Latch (WEL) bit to 0. Power-up, Completion of Write Disable, Write Status Register, Page program, Block Erase, and Chip Erase are subject to this condition.
- Using the Status Register protect (SRP) and Block protect (SEC, TB, BP4 BP0) bits, a portion of memory can be configured as read only (this is called software protection).
- Write Protect (WP) pin can control to change the Status Register under hardware control.
- The Deep Power-Down mode provides extra protection from unexpected data changes as all commands are ignored under this status except for Release Deep Power-Down command.
- Device resets when V<sub>CC</sub> is below threshold: At power-up or power-down, the AT25SL0641C/AT25QL0641C maintains a reset condition while V<sub>CC</sub> is below the threshold value of V<sub>WI</sub>. While reset, all operations are disabled, and no commands are recognized.



- Write Enable: The Write Enable command is set with the Write Enable Latch bit. The WEL bit returns to reset in the following situations:
  - Power-up
  - Write Disable
  - Write Status Register (Whether the SR is protected, WEL returns to reset)
  - Page Program (Whether the program area is protected, WEL returns to reset)
  - Block Erase/Chip Erase (Whether the erase area is protected, WEL returns to reset)
  - Software Reset
  - Hardware Reset
- One Time Program (OTP) write protection for array and Security Registers using the Status Register.



# 7. Status Registers

| Bit # | Acronym | Name                            | Туре | Default | Volatile/<br>Non-Volatile | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|---------|---------------------------------|------|---------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | SRP0    | Status<br>Register<br>Protect 0 | R/W  | 0       | Non-Volatile              | The Status Register Protect 0 bit is a non-volatile bit that, along with the SRP1, controls the method of status register write protection: software protection, hardware protection, power supply lock-down, or one time programmable protection. See Table 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6:2   | BP4-BP0 | Block<br>Protect Size           | R/W  | 0       | Non-Volatile              | The Block Protect (BP4, BP3, BP2, BP1, BP0) bits are non-<br>volatile. They define the size of the area to be software<br>protected against Program and Erase commands. These bits<br>are written with the Write Status Register command. When<br>WPS=0, and the Block Protect (BP4, BP3, BP2, BP1, BP0) bits<br>are set to 1, the relevant memory area (see Table 8 and<br>Table 9) is protected against Page Program, and Block Erase<br>commands. The Block Protect bits can be written if the<br>Hardware Protected mode has not been set. The Chip Erase<br>command is executed if the Block Protect (BP2, BP1, BP0) bits<br>are 0 and CMP=0, or the Block Protect (BP2, BP1, BP0) bits are<br>1 and CMP=1.<br>The factory default setting for the Block Protection Bits is 0; |
| 1     | WEL     | Write<br>Enable                 | R    | 0       | Volatile                  | Write Enable Latch (WEL) is a read only bit in the status register<br>that is set to a 1 after executing a Write Enable command. The<br>WEL status bit is cleared to a 0 when device is write disabled. A<br>write disable state occurs upon power-up or after any of the<br>following commands: Write Disable, Page Program, Erase and<br>Write Status Register.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0     | RDY/BSY | Ready/Busy                      | R    | 0       | Volatile                  | RDY/BSY is a read only bit in the status register that is set to a 1 state when the device is executing a Page Program, Erase, Write Status Register or Write Security Register command. During this time, the device ignores further commands except for the Read Status Register and Erase / Program Suspend command (see $t_W$ , $t_{PP}$ , $t_{BE1}$ , $t_{BE2}$ and $t_{CE}$ in AC Characteristics). When the Program, Erase, Write Status Register or Write Security Register command has completed, the RDY/BSY bit is cleared to a 0 state indicating the device is ready for further commands.                                                                                                                                                                             |

#### Table 2. Status Register 1 Format

#### Table 3. Status Register 2 Format

| Bit # | Acronym | Name                  | Туре | Default | Volatile/<br>Non-Volatile | Description                                                                                                                                                                                                                                                                  |
|-------|---------|-----------------------|------|---------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | SUS1    | Suspend<br>Status     | R    | 0       | Volatile                  | The Suspend Status bit 1 is a read only bit in the Status Register that is set to 1 after executing a Suspend (75h) command during an erase operation. This bit is cleared to 0 after resuming an erase operation using the Resume (7Ah) command, as well as after power-up. |
| 6     | CMP     | Complement<br>Protect | R/W  | 0       | Non-Volatile              | The Complement Protect bit (CMP) is a non-volatile read/write<br>bit in the status register. It is used in conjunction with BP4 – BP0<br>bits to provide more flexibility for the array protection. See<br>Table 8 and Table 9 for details. The default setting is CMP = 0.  |

| 5:3 | LB3-LB1 | Write-Protect<br>and Control<br>Status | R/W | 0 | Non-Volatile | The Security Register Lock (LB3/LB2/LB1) bits are non-volatile,<br>One Time Program (OTP) bits that provide the write protect<br>control and status to the Security Registers. Their default state is<br>0 (the security registers are unlocked). They can be set to 1<br>individually using the Write Register command. These bits are                                                                                                                                                                                                           |
|-----|---------|----------------------------------------|-----|---|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |         |                                        |     |   |              | Registers become read-only permanently.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2   | SUS2    | Suspend<br>Status                      | R   | 0 | Volatile     | The Suspend Status bit 2 is a read only bit in the Status Register<br>that is set to 1 after executing a Suspend (75h) command during<br>a program operation. This bit is cleared to 0 after resuming a<br>program operation using the Resume (7Ah) command, as well<br>as after power-up.                                                                                                                                                                                                                                                        |
| 1   | QE      | Quad Enable                            | R/W | 0 | Non-Volatile | The Quad Enable (QE) bit is a non-volatile read/write bit in<br>the status register that allows Quad SPI operations (including<br>QPI). When the QE bit is set to 0 (factory default for the<br>AT25SL0641C) the WP pin and HOLD are enabled. When the<br>QE pin is set to 1 (factory default for the AT25QL0641C), the<br>Quad IO <sub>2</sub> and IO <sub>3</sub> pins are enabled instead and Quad SPI<br>commands are available.<br>WARNING: Do not enable Quad SPI if the WP or HOLD pins are<br>tied directly to the power supply or ground |
| 0   | SRP1    | Status<br>Register<br>Protect 1        | R/W | 0 | Non-Volatile | The Status Register Protect 1 bit is a non-volatile bit that, along with the SRP0, controls the method of status register write protection: software protection, hardware protection, power supply lock-down, or one time programmable protection. See Table 5.                                                                                                                                                                                                                                                                                   |

#### Table 3. Status Register 2 Format

#### Table 4. Status Register 3 Format

| Bit # | Acronym  | Name                        | Туре | Default | Volatile/<br>Non-Volatile | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|----------|-----------------------------|------|---------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | HOLD/RST | HOLD/RESET pin function     | R/W  | 0       | Non-Volatile              | The HOLD or RESET Pin Function bit (HOLD/RST) is used to determine if a HOLD or RESET function is to be implemented on the hardware pin. When HOLD/RST=0 (factory default), the pin acts as HOLD; when HOLD/RST=1, the pin acts as RESET. The HOLD or RESET functions are only available when QE=0. If QE is set to 1, the HOLD and RESET functions are disabled, and the pin acts as a dedicated data pin (IO <sub>3</sub> ).                          |
| 6     | DRV1     | Output Driver<br>Strength 1 | R/W  | 1       | Non-Volatile              | The Output Driver Strength (DRV1/DRV0) bits determine the                                                                                                                                                                                                                                                                                                                                                                                               |
| 5     | DRV0     | Output Driver<br>Strength 0 | R/W  | 0       | Non-Volatile              | (see Table 7).                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4:2   | Reserved |                             | R    | n/a     | n/a                       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1     | DC1      | Dummy<br>Configuration 1    | R/W  | 0       | Non-Volatile              | The Dummy Configuration (DC) bits are non-volatile bits which select the number of dummy cycles between the end of address                                                                                                                                                                                                                                                                                                                              |
| 0     | DC0      | Dummy<br>Configuration 0    | R/W  | 0       | Non-Volatile              | and the start of read data output. Dummy cycles provide<br>additional latency that is needed to complete the initial read<br>access of the flash array before data can be transmitted to the<br>host system. Some read commands require additional dummy<br>cycles as the SPI clock frequency (SCK) increases.<br>Table 6 provides the decoding of the DC0/DC1 bits, and the<br>number of required dummy cycles for different SPI clock<br>frequencies. |



| SRP1 | SRP0 | WP | Status<br>Register            | Description                                                                                                                          |  |  |  |  |  |
|------|------|----|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0    | 0    | х  | Software Protected            | WP pin no control. The register can be written to after a Write Enable command, WEL = 1 (factory default).                           |  |  |  |  |  |
| 0    | 1    | 0  | Hardware Protected            | Protected When WP pin is low the Status Register locked and can not be written to                                                    |  |  |  |  |  |
| 0    | 1    | 1  | Hardware<br>Unprotected       | When $\overline{\text{WP}}$ pin is high the Status register is unlocked and can be written to after a Write Enable command, WEL = 1. |  |  |  |  |  |
| 1    | 0    | х  | Power Supply<br>Lock-Down     | Status Register is protected and cannot be written to again until the next power-down, power-up cycle. <sup>1</sup>                  |  |  |  |  |  |
| 1    | 1    | Х  | One Time Program <sup>2</sup> | Status Register is permanently protected and cannot be written to.                                                                   |  |  |  |  |  |

#### **Table 5. Status Register Protection**

1. When SRP1, SRP0 = (1,0), a power-down, power-up cycle changes SRP1, SRP0 to the (0,0) state.

2. OTP is available upon special order. Contact Renesas Electronics for details.

#### Table 6. Dummy Configuration Matrix

| Command | DC bits      | No. of Dummy Cycles | Frequency (MHz) |
|---------|--------------|---------------------|-----------------|
|         | 00 (default) | 4                   | 108             |
| PPh     | 01           | 8                   | 133             |
| DDII    | 10           | 4                   | 108             |
|         | 11           | 8                   | 133             |
|         | 00 (default) | 6                   | 108             |
| EPh     | 01           | 8                   | 133             |
| EBh     | 10           | 10                  | 133             |
|         | 11           | 14                  | 133             |

#### Table 7. Status Register Protection

| DRV1, DRV0   | Driver Strength |
|--------------|-----------------|
| 00           | 100%            |
| 01           | 75%             |
| 10 (Default) | 50%             |
| 11           | 25%             |



# 8. Array Memory Protection

 Table 8 and Table 9 detail the protection scheme for the Status Register Memory.

|     | Sta | tus Register | Bits |     | Memory Protection |           |              |  |  |
|-----|-----|--------------|------|-----|-------------------|-----------|--------------|--|--|
| BP4 | BP3 | BP2          | BP1  | BP0 | Addresses         | Density   | Portion      |  |  |
| х   | Х   | 0            | 0    | 0   | NONE              | NONE NONE |              |  |  |
| 0   | 0   | 0            | 0    | 1   | 7E0000h - 7FFFFFh | 128 kB    | Upper 1/64   |  |  |
| 0   | 0   | 0            | 1    | 0   | 7C0000h - 7FFFFFh | 256 kB    | Upper 1/32   |  |  |
| 0   | 0   | 0            | 1    | 1   | 780000h - 7FFFFFh | 512 kB    | Upper 1/16   |  |  |
| 0   | 0   | 1            | 0    | 0   | 700000h - 7FFFFFh | 1 MB      | Upper 1/8    |  |  |
| 0   | 0   | 1            | 0    | 1   | 600000h - 7FFFFFh | 2 MB      | Upper 1/4    |  |  |
| 0   | 0   | 1            | 1    | 0   | 400000h - 7FFFFFh | 4 MB      | Upper 1/2    |  |  |
| 0   | 1   | 0            | 0    | 1   | 000000h - 01FFFFh | 128 kB    | Lower 1/64   |  |  |
| 0   | 1   | 0            | 1    | 0   | 000000h - 03FFFFh | 256 kB    | Lower 1/32   |  |  |
| 0   | 1   | 0            | 1    | 1   | 000000h - 07FFFFh | 512 kB    | Lower 1/16   |  |  |
| 0   | 1   | 1            | 0    | 0   | 000000h - 0FFFFFh | 1 MB      | Lower 1/8    |  |  |
| 0   | 1   | 1            | 0    | 1   | 000000h - 1FFFFFh | 2 MB      | Lower 1/4    |  |  |
| 0   | 1   | 1            | 1    | 0   | 000000h - 3FFFFFh | 4 MB      | Lower 1/2    |  |  |
| Х   | Х   | 1            | 1    | 1   | 000000h - 7FFFFFh | 8 MB      | ALL          |  |  |
| 1   | 0   | 0            | 0    | 1   | 7FF000h - 7FFFFFh | 4 kB      | Upper 1/2048 |  |  |
| 1   | 0   | 0            | 1    | 0   | 7FE000h - 7FFFFFh | 8 kB      | Upper 1/1024 |  |  |
| 1   | 0   | 0            | 1    | 1   | 7FC000h - 7FFFFFh | 16 kB     | Upper 1/512  |  |  |
| 1   | 0   | 1            | 0    | Х   | 7F8000h - 7FFFFFh | 32 kB     | Upper 1/256  |  |  |
| 1   | 0   | 1            | 1    | 0   | 7F8000h - 7FFFFFh | 32 kB     | Upper 1/256  |  |  |
| 1   | 1   | 0            | 0    | 1   | 000000h - 000FFFh | 4 kB      | Lower 1/2048 |  |  |
| 1   | 1   | 0            | 1    | 0   | 000000h - 001FFFh | 8 kB      | Lower 1/1024 |  |  |
| 1   | 1   | 0            | 1    | 1   | 000000h - 003FFFh | 16 kB     | Lower 1/512  |  |  |
| 1   | 1   | 1            | 0    | Х   | 000000h - 007FFFh | 32 kB     | Lower 1/256  |  |  |
| 1   | 1   | 1            | 1    | 0   | 000000h - 007FFFh | 32 kB     | Lower 1/256  |  |  |

#### Table 8. Status Register Memory Protection (CMP = 0)

1. X = Don't care.



|     | Sta | tus Register | Bits |     | Men               | n        |                 |
|-----|-----|--------------|------|-----|-------------------|----------|-----------------|
| SEC | ТВ  | BP2          | BP1  | BP0 | Addresses         | Density  | Portion         |
| Х   | Х   | 0            | 0    | 0   | 000000h - 7FFFFFh | 8 MB     | ALL             |
| 0   | 0   | 0            | 0    | 1   | 000000h – 7DFFFFh | 8,064 kB | Lower 63/64     |
| 0   | 0   | 0            | 1    | 0   | 000000h – 7BFFFFh | 7,936 kB | Lower 31/32     |
| 0   | 0   | 0            | 1    | 1   | 000000h – 77FFFFh | 7,680 kB | Lower 15/16     |
| 0   | 0   | 1            | 0    | 0   | 000000h – 6FFFFh  | 7,168 kB | Lower 7/8       |
| 0   | 0   | 1            | 0    | 1   | 000000h – 5FFFFFh | 6 MB     | Lower 3/4       |
| 0   | 0   | 1            | 1    | 0   | 000000h – 3FFFFFh | 4 MB     | Lower 1/2       |
| 0   | 1   | 0            | 0    | 1   | 020000h - 7FFFFFh | 8,064 kB | Upper 63/64     |
| 0   | 1   | 0            | 1    | 0   | 040000h - 7FFFFFh | 7,936 kB | Upper 31/32     |
| 0   | 1   | 0            | 1    | 1   | 080000h - 7FFFFFh | 7,680 kB | Upper 15/16     |
| 0   | 1   | 1            | 0    | 0   | 100000h - 7FFFFFh | 7,168 kB | Upper 7/8       |
| 0   | 1   | 1            | 0    | 1   | 200000h - 7FFFFFh | 6 MB     | Upper 3/4       |
| 0   | 1   | 1            | 1    | 0   | 400000h - 7FFFFFh | 4 MB     | Upper 1/2       |
| Х   | Х   | 1            | 1    | 1   | NONE              | NONE     | NONE            |
| 1   | 0   | 0            | 0    | 1   | 000000h - 7FEFFFh | 8,188 kB | Lower 2047/2048 |
| 1   | 0   | 0            | 1    | 0   | 000000h - 7FDFFFh | 8,184 kB | Lower 1023/1024 |
| 1   | 0   | 0            | 1    | 1   | 000000h - 7FBFFFh | 8,176 kB | Lower 511/512   |
| 1   | 0   | 1            | 0    | Х   | 000000h - 7F7FFFh | 8,160 kB | Lower 255/256   |
| 1   | 0   | 1            | 1    | 0   | 000000h - 7F7FFFh | 8,160 kB | Lower 255/256   |
| 1   | 1   | 0            | 0    | 1   | 001000h - 7FFFFFh | 8,188 kB | Upper 2047/2048 |
| 1   | 1   | 0            | 1    | 0   | 002000h - 7FFFFFh | 8,184 kB | Upper 1023/1024 |
| 1   | 1   | 0            | 1    | 1   | 004000h - 7FFFFFh | 8,176 kB | Upper 511/512   |
| 1   | 1   | 1            | 0    | Х   | 008000h - 7FFFFFh | 8,160 kB | Upper 255/256   |
| 1   | 1   | 1            | 1    | 0   | 008000h - 7FFFFFh | 8,160 kB | Upper 255/256   |

| Table 9. Status | <b>Register Memor</b> | v Protection | (CMP = 1) |
|-----------------|-----------------------|--------------|-----------|
|                 |                       | ,            | (•···· ·) |

1. X = don't care.



## 9. Device Identification

Three legacy commands are supported to access device identification; these indicate the manufacturer, device type, and capacity (density). The returned data bytes provide the information, as shown in Table 10 and Table 11.

Table 10. ID Definition Table for the AT25SL0641C

| Operation Code | AT25SL0641C   |
|----------------|---------------|
| 9Fh            | 1Fh, 68h, 01h |
| 90h            | 1Fh, 68h      |
| 94h            | 1Fh, 68h      |
| ABh            | 68h           |

#### Table 11. ID Definition Table for the AT25QL0641C

| Operation Code | AT25QL0641C   |
|----------------|---------------|
| 9Fh            | 1Fh, 68h, 81h |
| 90h            | 1Fh, 68h      |
| 94h            | 1Fh, 68h      |
| ABh            | 68h           |



## 10. Commands

All commands, addresses, and data are shifted in and out of the device with the most significant bit on the first rising edge of SCK after  $\overline{CS}$  is driven low. Then, the one byte command code must be shifted in to the device, most significant bit first on SI, each bit being latched on the rising edges of SCK.

Every command sequence starts with a one-byte command code. Depending on the command, this can be followed by address bytes, data bytes, or both, or none.  $\overline{CS}$  must be driven high after the last bit of the command sequence has been shifted in. For the Read, Fast Read, Read Status Register, Release from Deep Power Down, and Read Device ID commands, the shifted-in command sequence is followed by a data out sequence.  $\overline{CS}$  can be driven high after any bit of the data-out sequence is being shifted out.

For the Page Program, Block Erase, Chip Erase, Write Status Register, Write Enable, Write Disable, or Deep Power-Down command,  $\overline{CS}$  must be driven high exactly at a byte boundary; otherwise, the command is not executed. That is,  $\overline{CS}$  must drive high when the number of clock pulses after  $\overline{CS}$  being driven low is an exact multiple of eight. For Page Program, if at any time the input byte is not a full byte, nothing happens, and WEL is not reset.



## 10.1 Command Set Tables

| Command                                     | Byte 1    | Byte 2                     | Byte3     |    | Byte               | e4  | E         | Byte 5          |       | Byte 6                 |
|---------------------------------------------|-----------|----------------------------|-----------|----|--------------------|-----|-----------|-----------------|-------|------------------------|
| Write Enable                                | 06h       |                            | •         |    | •                  |     |           |                 |       |                        |
| Volatile SR Write Enable                    | 50h       |                            |           |    |                    |     |           |                 |       |                        |
| Write Disable                               | 04h       |                            |           |    |                    |     |           |                 |       |                        |
| Read Status Register 1                      | 05h       | (SR1 Bit 7–0) <sup>2</sup> |           |    |                    |     |           |                 |       |                        |
| Write Status Register 1                     | 01h       | (SR1 Bit 7–0) <sup>4</sup> |           |    |                    |     |           |                 |       |                        |
| Read Status Register 2                      | 35h       | (SR2 Bit 7-0) <sup>2</sup> |           |    |                    |     |           |                 |       |                        |
| Write Status Register 2                     | 31h       | (SR2 Bit 7–0)              |           |    |                    |     |           |                 |       |                        |
| Read Status Register 3                      | 15h       | (SR3 Bit 7-0) <sup>2</sup> |           |    |                    |     |           |                 |       |                        |
| Write Status Register 3                     | 11h       | (SR3 Bit 7–0)              |           |    |                    |     |           |                 |       |                        |
| Chip Erase                                  | C7h / 60h |                            |           |    |                    |     |           |                 |       |                        |
| Erase/Program Suspend                       | 75h       |                            |           |    |                    |     |           |                 |       |                        |
| Erase/Program Resume                        | 7Ah       |                            |           |    |                    |     |           |                 |       |                        |
| Power-Down                                  | B9h       |                            |           |    |                    |     |           |                 |       |                        |
| Release Power-Down / ID                     | ABh       | Dummy                      | Dummy     |    | Dum                | my  | (ID       | 7–ID0           | ) 2   |                        |
| Manufacturer / Device ID                    | 90h       | Dummy                      | Dummy     |    | 00                 | h   | (MI       | F7–MF           | -0)   | (ID7–ID0) <sup>2</sup> |
| JEDEC ID                                    | 9Fh       | (MF7–MF0)                  | (ID15–ID8 | 5) | (ID7–II            | D0) | 2         |                 |       |                        |
| Enter QPI Mode                              | 38h       |                            |           |    |                    |     |           |                 |       |                        |
| Enable Reset                                | 66h       |                            |           |    |                    |     |           |                 |       |                        |
| Reset Device                                | 99h       |                            |           |    |                    |     |           |                 |       |                        |
| Read Serial Flash Discoverable<br>Parameter | 5Ah       | A23–A16                    | A15–A8    | A  | A7–A0              | D   | ummy      | (D7             | ′–D0) | Next bytes             |
| Command                                     | Byte 1    | Byte 2                     | Byte 3    |    | Byte 4             |     | Byte      | Byte 5 Byte 6 - |       | 6 – Byte 21            |
| Read Unique ID                              | 4Bh       | Dummy                      | Dummy     |    | Dummy Dummy (UID12 |     | 127–UID0) |                 |       |                        |

Table 12. Command Set Table 1 (Standard/Dual/Quad SPI Commands) <sup>1</sup>



| Command                                | Byte 1 | Byte 2               | Byte 3              | Byte 4             | Byte 5               | Byte 6               | Byte 7                               | Byte 8               | Byte 9                 |  |
|----------------------------------------|--------|----------------------|---------------------|--------------------|----------------------|----------------------|--------------------------------------|----------------------|------------------------|--|
| Page Program                           | 02h    | A23–A16              | A15–A8              | A7–A0              | D7–D0 <sup>3</sup>   |                      | Next bytes                           |                      |                        |  |
| Quad Page Program                      | 32h    | A23–A16              | A15–A8              | A7–A0              | D7–D0 <sup>3,9</sup> |                      | Nex                                  | t bytes              |                        |  |
| Block Erase (4kB)                      | 20h    | A23–A16              | A15–A8              | A7–A0              |                      |                      |                                      |                      |                        |  |
| Block Erase (32kB)                     | 52h    | A23–A16              | A15–A8              | A7–A0              |                      |                      |                                      |                      |                        |  |
| Block Erase (64kB)                     | D8h    | A23–A16              | A15–A8              | A7–A0              |                      |                      |                                      |                      |                        |  |
| Read Data                              | 03h    | A23–A16              | A15–A8              | A7–A0              | (D7–D0)              | (D7–D0)              | Next bytes                           |                      |                        |  |
| Fast Read                              | 0Bh    | A23–A16              | A15–A8              | A7–A0              | Dummy                | (D7–D0)              | Next bytes                           |                      |                        |  |
| Fast Read Dual Output                  | 3Bh    | A23–A16              | A15–A8              | A7–A0              | Dummy                | (D7–D0) <sup>7</sup> | Next bytes                           |                      |                        |  |
| Fast Read Quad Output                  | 6Bh    | A23–A16              | A15–A8              | A7–A0              | Dummy                | (D7–D0) <sup>9</sup> | Next bytes                           |                      |                        |  |
| Erase Security Register <sup>5</sup>   | 44h    | A23–A16              | A15–A8              | A7–A0              |                      |                      |                                      |                      |                        |  |
| Program Security Register <sup>5</sup> | 42h    | A23–A16              | A15–A8              | A7–A0              | D7–D0 <sup>3</sup>   |                      | Nex                                  | t bytes              |                        |  |
| Read Security Register <sup>5</sup>    | 48h    | A23–A16              | A15–A8              | A7–A0              | Dummy                | (D7–D0)              |                                      | Next bytes           | 5                      |  |
| Fast Read Dual I/O                     | BBh    | A23–A16 <sup>6</sup> | A15–A8 <sup>6</sup> | A7–A0 <sup>6</sup> | M7–M0 <sup>6</sup>   | (D7–D0) <sup>7</sup> |                                      |                      |                        |  |
| Mftr./Device ID Dual I/O               | 92h    | A23–A16 <sup>6</sup> | A15–A8 <sup>6</sup> | A7–A0 <sup>6</sup> | M7–M0 <sup>6</sup>   | (M7–M0)              | (D7–D0) <sup>7</sup>                 |                      |                        |  |
| Set Burst With Wrap                    | 77h    | Dummy                | Dummy               | Dummy              | W8–W0                |                      |                                      |                      |                        |  |
| Fast Read Quad I/O <sup>10</sup>       | EBh    | A23–A16 <sup>8</sup> | A15–A8 <sup>3</sup> | A7–A0 <sup>8</sup> | M7–M0 <sup>8</sup>   | Dummy                | Dummy (D7–D0) <sup>9</sup> Next byte |                      |                        |  |
| Word Read Quad I/O <sup>11, 12</sup>   | E7h    | A23–A16 <sup>8</sup> | A15–A8 <sup>3</sup> | A7–A0 <sup>8</sup> | M7–M0 <sup>8</sup>   | Dummy                | (D7–D0) <sup>9</sup> Next bytes      |                      |                        |  |
| Mftr./Device ID Quad I/O               | 94h    | A23–A16 <sup>8</sup> | A15–A8 <sup>3</sup> | A7–A0 <sup>8</sup> | M7–M0 <sup>8</sup>   | Dummy                | Dummy                                | (M7–M0) <sup>9</sup> | (ID7–ID0) <sup>9</sup> |  |

#### Table 13. Command Set Table 2 (Standard/Dual/Quad SPI Commands) <sup>1</sup>

#### Table 14. Command Set Table 3 (QPI Commands)

| Command                              | Byte 1    | Byte 2                     | Byte 3                  | Byte 4                 | Byte 5                 | Byte 6                 |
|--------------------------------------|-----------|----------------------------|-------------------------|------------------------|------------------------|------------------------|
| Write Enable                         | 06h       |                            |                         |                        |                        |                        |
| Volatile SR Write Enable             | 50h       |                            |                         |                        |                        |                        |
| Write Disable                        | 04h       |                            |                         |                        |                        |                        |
| Read Status Register 1               | 05h       | (SR1 Bit 7–0) <sup>2</sup> |                         |                        |                        |                        |
| Write Status Register 1 <sup>4</sup> | 01h       | (SR1 Bit 7–0) <sup>2</sup> |                         |                        |                        |                        |
| Read Status Register 2               | 35h       | (SR2 Bit 7–0) <sup>2</sup> |                         |                        |                        |                        |
| Write Status Register 2              | 31h       | (SR2 Bit 7–0) <sup>2</sup> |                         |                        |                        |                        |
| Read Status Register 3               | 15h       | (SR3 Bit 7–0) <sup>2</sup> |                         |                        |                        |                        |
| Write Status Register 3              | 11h       | (SR3 Bit 7–0) <sup>2</sup> |                         |                        |                        |                        |
| Chip Erase                           | C7h / 60h |                            |                         |                        |                        |                        |
| Erase/Program Suspend                | 75h       |                            |                         |                        |                        |                        |
| Erase/Program Resume                 | 7Ah       |                            |                         |                        |                        |                        |
| Power-Down                           | B9h       |                            |                         |                        |                        |                        |
| Set Read Parameters                  | C0h       | P7–P0                      |                         |                        |                        |                        |
| Release Power-Down / ID              | ABh       | Dummy                      | Dummy                   | Dummy                  | (ID7–ID0) <sup>2</sup> |                        |
| Manufacturer / Device ID             | 90h       | Dummy                      | Dummy                   | 00h                    | (MF7–MF0) <sup>2</sup> | (MF7–MF0) <sup>2</sup> |
| JEDEC ID                             | 9Fh       | (MF7–MF0) <sup>2</sup>     | (ID15–ID8) <sup>2</sup> | (ID7–ID0) <sup>2</sup> |                        |                        |
| Exit QPI Mode                        | FFh       |                            |                         |                        | •                      |                        |
| Enable Reset                         | 66h       |                            |                         |                        |                        |                        |
| Reset Device                         | 99h       |                            |                         |                        |                        |                        |
| Page Program                         | 02h       | A23–A16                    | A15–A8                  | A7–A0                  | D7–D0 <sup>3,9</sup>   | Next bytes             |
| Block Erase (4kB)                    | 20h       | A23–A16                    | A15–A8                  | A7–A0                  |                        |                        |
| Block Erase (32kB)                   | 52h       | A23–A16                    | A15–A8                  | A7–A0                  |                        |                        |



| Command                                     | Byte 1 | Byte 2               | Byte 3               | Byte 4              | Byte 5              | Byte 6    |
|---------------------------------------------|--------|----------------------|----------------------|---------------------|---------------------|-----------|
| Block Erase (64kB)                          | D8h    | A23–A16              | A15–A8               | A7–A0               |                     |           |
| Fast Read                                   | 0Bh    | A23–A16              | A15–A8               | A7–A0               | Dummy <sup>15</sup> | (D7–D0)   |
| Burst Read With Wrap <sup>16</sup>          | 0Ch    | A23–A16              | A15–A8               | A7–A0               | Dummy <sup>15</sup> | (D7–D0)   |
| Fast Read Quad I/O                          | EBh    | A23–A16              | A15–A8               | A7–A0               | M7–M0 <sup>15</sup> | (D7–D0)   |
| Read Serial Flash<br>Discoverable Parameter | 5Ah    | A23–A16              | A15–A8               | A7–A0               | Dummy               | (D7–D0)   |
| Read Security Registers <sup>5</sup>        | 48h    | A23–A16 <sup>8</sup> | A15–A8 <sup>8</sup>  | A7–A0 <sup>8</sup>  | Dummy               | D7–D0     |
| Erase Security Registers                    | 44h    | A31–A24              | A23–A16 <sup>8</sup> | A15–A8 <sup>8</sup> | A7–A0 <sup>8</sup>  |           |
| Program Security Registers                  | 42h    | A23–A16 <sup>8</sup> | A15–A8 <sup>8</sup>  | A7–A0 <sup>8</sup>  | D7-D0               | Next byte |

#### Table 14. Command Set Table 3 (QPI Commands) (Continued)

1. Data bytes are shifted with Most Significant Bit first. Byte fields with data in parenthesis "()" indicate data output from the device on 1, 2, or 4 IO pins.

2. The Status Register contents and Device ID repeats continuously until CS terminates the command.

3. At least one byte of data input is required for Page Program, Quad Page Program, and Program Security Register, up to 256 bytes of data input. If more than 256 bytes of data are sent to the device, the addressing wraps to the beginning of the page and overwrites previously sent data.

4. Write Status Register 1 (01h) also can be used to program Status Registers 1 and 2; see the previous tables.

5. Security Register address:

| Security Register 1 | A23-16 = 00h | A15-8 = 10h | A7-0 = byte address |
|---------------------|--------------|-------------|---------------------|
| Security Register 2 | A23-16 = 00h | A15-8 = 20h | A7-0 = byte address |
| Security Register 3 | A23-16 = 00h | A15-8 = 30h | A7-0 = byte address |

6. Dual SPI address input format:

IO<sub>0</sub> = A22, A20, A18, A16, A14, A12, A10, A8, A6, A4, A2, A0, M6, M4, M2, M0 IO<sub>1</sub> = A23, A21, A19, A17, A15, A13, A11, A9, A7, A5, A3, A1, M7, M5, M3, M1

- 7. Dual SPI data output format:
  - IO<sub>0</sub> = (D6, D4, D2, D0)
  - $IO_1 = (D7, D5, D3, D1)$
- 8. Quad SPI address input format:
  - IO<sub>0</sub> = A20, A16, A12, A8, A4, A0, M4, M0
  - IO<sub>1</sub> = A21, A17, A13, A9, A5, A1, M5, M1
  - IO<sub>2</sub> = A22, A18, A14, A10, A6, A2, M6, M2
  - IO<sub>3</sub> = A23, A19, A15, A11, A7, A3, M7, M3
- 9. Quad SPI data input/output:
  - IO<sub>0</sub> = (D4, D0...)
    - IO<sub>1</sub> = (D5, D1...)
  - IO<sub>2</sub> = (D6, D2...)
  - IO<sub>3</sub> = (D7, D3...)
- 10. Fast Read Quad I/O data output format: IO<sub>0</sub> = (x, x, x, x, D4, D0, D4, D0)
  - IO<sub>1</sub> = (x, x, x, x, D5, D1, D5, D1) IO<sub>2</sub> = (x, x, x, x, D6, D2, D6, D2)
  - $IO_2 = (x, x, x, x, D0, D2, D0, D2)$  $IO_3 = (x, x, x, x, D7, D3, D7, D3)$
- 11. Word Read Quad I/O data output format:
  - IO<sub>0</sub> = (x, x, D4, D0, D4, D0, D4, D0)
  - IO<sub>1</sub> = (x, x, D5, D1, D5, D1, D5, D1) IO<sub>2</sub> = (x, x, D6, D2, D6, D2, D6, D2)
  - $IO_2 = (x, x, D7, D3, D3, D7, D3)$
- 12. For Word Read Quad I/O, the lowest address bit must be 0. (A0 = 0)
- 13. For Octal Word Read Quad I/O, the lowest four address bits must be 0. (A3, A2, A1, A0 = 0)
- 14. QPI command, address, data input/output format:

| SCK#              | 0,1   | 2,3     | 4,5    | 6,7   | 8,9   | 10,11 |
|-------------------|-------|---------|--------|-------|-------|-------|
| IO <sub>0</sub> = | C4,C0 | A20,A16 | A12,A8 | A4,A0 | D4,D0 | D4,D0 |



#### AT25SL0641C/AT25QL0641C Datasheet

| IO <sub>1</sub> = | C5,C1 | A21,A17 | A13,A9  | A5,A1 | D5,D1 | D5,D1 |
|-------------------|-------|---------|---------|-------|-------|-------|
| IO <sub>2</sub> = | C6,C2 | A22,A18 | A14,A10 | A6,A2 | D6,D2 | D6,D2 |
| IO <sub>3</sub> = | C7,C3 | A23,A19 | A15,A11 | A7,A3 | D7,D3 | D7,D3 |

15. The number of dummy clocks for QPI Fast Read, QPI Fast Read Quad I/O, and QPI Burst Read with Wrap is controlled by the read parameter P7-P4.

11. The wrap around length for QPI Burst Read with Wrap is controlled by read parameter P3-P0.

#### Table 15. Commands that must send Write Enable/Write Enable for the Volatile Status Register Command

| Command                   |                 | Write     |
|---------------------------|-----------------|-----------|
| Write Status Register     | 01h / 31h / 11h | 06h / 50h |
| Erase Security Register   | 44h             | 06h       |
| Program Security Register | 42h             | 06h       |
| Page Program              | 02h             | 06h       |
| Quad Page Program         | 32h             | 06h       |
| 4kB Block Erase           | 20h             | 06h       |
| 32kB Block Erase          | 52h             | 06h       |
| 64kB Block Erase          | D8h             | 06h       |
| Chip Erase                | 60h / C7h       | 06h       |



## 10.2 Write Enable (06h)

Write Enable command is for setting the Write Enable Latch (WEL) bit in the Status Register. The WEL bit must be set before every Program, Erase and Write Status Register command. To enter the Write Enable command,  $\overline{CS}$  goes low before the command (06h) being driven onto the SI pin on the rising edge of SCK, and then driving  $\overline{CS}$  high.

Note that the Write Enable command sent is not accepted when the Write Enable for Volatile Status Register command is valid. Thus, if it is not known if the Write Enable for Volatile Status Register command is valid, send the Write Disable command before sending the Write Enable command.



Figure 8. Write Enable Command for SPI Mode (left) and QPI Mode (right)



### 10.3 Write Enable for Volatile Status Register (50h)

The non-volatile Status Register bits can also be written to as volatile bits (DC, HOLD/RST, DRV1, DRV0, CMP, QE, SRP1, SRP0, BP4, BP3, BP2, BP1, BP0). This gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. The Write Enable for Volatile Status Register command does not set the Write Enable Latch bit, it is only valid for the Write Status Registers command to change the volatile Status Register bit values. (After the software/hardware reset or power-down/up, the volatile Status Register bit values are restored to the default value or the value input by the Write Enable command.)

Note that the Write Enable command sent is not accepted when the Write Enable for Volatile Status Register command is valid. Thus, if it is not known if the Write Enable for Volatile Status Register command is valid, send the Write Disable command before sending the Write Enable command.



Figure 9. Write Enable for Volatile Status Register Command for SPI Mode (left) and QPI Mode (right)



### 10.4 Write Disable (04h)

The Write Disable command resets the Write Enable Latch (WEL) bit in the Status Register or invalidate the Write Enable for Volatile Status Register command. To enter the Write Disable command,  $\overline{CS}$  goes low before the command 04h being driven onto the SI pin on the rising edge of SCK, and then driving  $\overline{CS}$  high. The WEL bit is reset by the following condition: power-up and upon completion of the Write Status Register, Page Program, Block Erase and Chip Erase, Program/Erase Security Registers, and Reset commands.



Figure 10. Write Disable Command for SPI Mode (left) and QPI Mode (right)



### 10.5 Read Status Register (05h or 35h or 15h)

The Read Status Register commands 05h, 35h, 15h are used to read Status Registers 1, 2, and 3, respectively. The Read Status Register can be read at any time (even in program/erase/write Status Register and Write Security Register condition). It is recommended to check the RDY/BSY bit before sending a new command. Also, it is possible to read the Status Register continuously. For 05h, the SO outputs bits of Status Register 1; for 35h, the SO outputs Status Register 2; for 15h, the SO outputs Status Register 3.



Figure 11. Read Status Register Command (SPI Mode)



Figure 12. Read Status Register Command (QPI Mode)



### 10.6 Write Status Register (01h or 31h or 11h)

The Write Status Register command allows the Status Registers to be written. Status Register-1 can be written by the Write Status Register 01h command; Status Register-2 can be written by the Write Status Register 01h or 31h command; Status Register-3 can be written by the Write Status Register 11h command. When the Write Status Register command 01h is followed by one byte of data, the data is written to Status Register-1. When the Write Status Register command 01h is followed by two bytes of data, the first byte data is written to Status Register-1, and the second byte data is written to Status Register-2. Write Status Register command 31h or 11h can only be followed by one byte of data; the data is written to Status Register-3, respectively. The writable Status Register bits include: SRP0, BP[4:0] in Status Register-1; CMP, LB[3:1], QE, SRP1 in Status Register-2; DRV1, DRV0, HLD/RST, DC in Status Register-3. All other Status Register bit locations are read-only and are not affected by the Write Status Register command. LB[3:1] are non-volatile OTP bits; once set to 1, they cannot be cleared to 0.

The Write Status Register command allows new values to be written to the Status Register. Before it can be accepted, a Write Enable or Write Enable For Volatile SR command must previously have been executed. After the Write Enable command has been decoded and executed, the device sets the Write Enable Latch (WEL) bit.

The Write Status Register command has no effect on SUS1, SUS2, WEL, and RDY/BSY bits of the Status Register.  $\overline{CS}$  must be driven high after the 8 or 16 bit of the data byte have been latched in. If not, the Write Status Register command is not executed. As soon as  $\overline{CS}$  is driven high, the self-timed Write Status Register cycle (whose duration is  $t_W$ ) is initiated. While the Write Status Register cycle is in progress, the Status Register can be read to check the value of the Ready/Busy (RDY/BSY) bit. The Ready/Busy (RDY/BSY) bit is 1 during the self-timed Write Status Register cycle; it is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset.

The Write Status Register command lets the user change the values of the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits, to define the size of the area. The Write Status Register command also lets the user set or reset the Status Register Protect (SRP1 and SRP0) bits in accordance with the WP signal. The Status Register Protect (SRP1 and SRP0) bits and WP signal allow the device to be put in the Hardware Protected Mode. The Write Status Register command is not executed once the Hardware Protected Mode is entered.

The sequence of issuing a Write Status Register command is:  $\overline{CS}$  goes low $\rightarrow$  send Write Status Register command code $\rightarrow$  Status Register data on SI $\rightarrow$ CS goes high.

The  $\overline{CS}$  must go high exactly at the 8 bits or 16 bits data boundary; otherwise, the command is not executed. The self-timed Write Status Register cycle time (t<sub>W</sub>) is initiated as soon as  $\overline{CS}$  goes high. The Ready/Busy (RDY/BSY) bit still can be checked while the Write Status Register cycle is in progress. The RDY/BSY is set 1 during the t<sub>W</sub> timing; it is set 0 when the Write Status Register cycle is completed and the Write Enable Latch (WEL) bit is reset.



Figure 13. Write Status Register Command (SPI Mode)





Figure 14. Write Status Register Sequence Diagram - 01h 2-byte (QPI Mode)







Figure 16. Write Status Register Diagram - 01h/31h/11h 1-byte (QPI Mode)



## 10.7 Enable QPI (38h)

The AT25SL0641C/AT25QL0641C supports both the Standard/Dual/Quad Serial Peripheral interface (SPI) and Quad Peripheral Interface (QPI). However, SPI mode and QPI mode cannot be used at the same time. The Enable QPI command is used to switch the device from SPI mode to QPI mode.

To switch the device to QPI mode, the Quad Enable (QE) bit in Status Register 2 must be set, followed by an Enable QPI command. If the Quad Enable (QE) bit is 0, the Enable QPI command is ignored and the device remains in SPI mode.

After power-up, the default state of the device is SPI mode. See Table 12 and Table 13 for all the commands supported in SPI mode; see the command Set Table 14 for all the commands supported in QPI mode.

When the device is switched from SPI mode to QPI mode, the existing Write Enable and Program/Erase Suspend status, and the Wrap Length setting remains unchanged.



Figure 17. Enable QPI Command (SPI Mode only)

## 10.8 Disable QPI (FFh)

By issuing a Disable QPI (FFh) command, the device is reset to SPI mode. When the device is switched from QPI mode to SPI mode, the existing Write Enable Latch (WEL) and Program/Erase Suspend status, and the Wrap Length settings remains unchanged.



Figure 18. Disable QPI Command for QPI Mode



### 10.9 Enable Reset (66h) and Reset (99h)

For eight-pin packages, the AT25SL0641C/AT25QL0641C provide a software Reset command (99h) instead of a dedicated RESET pin.

Once the Reset command is accepted, any on-going internal operations are terminated and the device returns to its default power-on state and loses all current volatile settings, such as Volatile Status Register bits, Write Enable Latch (WEL) status, Program/Erase Suspend status, Continuous Read Mode bit setting, Read parameter setting and Wrap bit setting.

The Enable Reset (66h) and Reset (99h) commands can be issued in either SPI mode or QPI mode. To avoid accidental reset, both commands must be issued in sequence. The execution of any command other than Reset (99h) after the Reset Enable (66h) command is executed disables the reset enable state. A new sequence of Enable Reset (66h) and Reset (99h) would then be required to reset the device. Once the Reset command is accepted by the device, it takes approximately  $t_{RST}$  to reset. During this period, no command is accepted.

Data corruption may happen if there is an on-going or suspended internal Erase or Program operation when Reset command sequence is accepted by device. It is recommended to check the RDY/BSY bit and the SUS bit in Status Register before issuing the Reset command sequence.



Figure 19. Enable Reset and Reset Command (SPI Mode)



Figure 20. Enable Reset and Reset Command (QPI Mode)

## 10.10 Read Data (03h)

The Read Data command is used to read data out from the device. The command is initiated by driving the  $\overline{CS}$  pin low and then sending the command code 03h, followed by a 24-bit address (A23- A0), onto the SI pin. After the address is received, the data byte of the addressed memory location is shifted out on the SO pin at the falling edge of SCK with the most significant bit (MSB) first. The address is automatically incremented to the next higher address and the next byte of data is shifted out, allowing for a continuous stream of data. This means that the entire memory can be accessed with a single command as long as the clock continues.

The command is completed by driving  $\overline{CS}$  high. The Read Data command sequence is shown in Figure 21. If a Read Data command is issued while an Erase, Program, or Write Status Register cycle is in process (RDY/BSY = 1) the command is ignored and does not effect the current cycle. The Read Data command allows clock rates from D.C to a maximum of  $f_R$  (see Section 11.7, AC Electrical Characteristics).



Figure 21. Read Data Command


## 10.11 Fast Read (0Bh)

The Fast Read command is a high speed reading mode that can operate at the highest possible frequency of  $F_R$ . The address is latched on the rising edge of the SCK. After the 24-bit address, eight dummy clocks are shifted in (Figure 22). The dummy clocks allow the internal circuits the time required to set up the initial address. During the dummy clocks, the data value on the SO pin is a "don't care". Data of each bit shifts out on the falling edge of SCK.



Figure 22. Fast Read Command (SPI Mode)

#### 10.11.1 Fast Read in QPI Mode

When QPI mode is enabled, the number of dummy clock is configured by the Set Read Parameters (C0h) command to accommodate a wide range applications with different needs for either maximum Fast Read frequency or minimum data access latency. The number of dummy clock cycles can be configured as either 4, 6 or 8 by setting bits P[5:4] in the 8-bit parameter of the Set Read Parameters (C0h) command, as shown in Table 18. The default number of dummy clocks upon power up or after a Reset command is 4. See Figure 23.



\* = "Set Read Parameters" command (C0h) can set the number of dummy clocks

Figure 23. Fast Read Command (QPI Mode)



## 10.12 Fast Read Dual Output (3Bh)

By using two pins ( $IO_0$  and  $IO_1$ , instead of just  $IO_0$ ), the Fast Read Dual Output command allows data to be transferred from the AT25SL0641C/AT25QL0641C at twice the rate of standard SPI devices. The Fast Read Dual Output command is ideal for quickly downloading code from Flash to RAM upon power-up or for application that cache code-segments to RAM for execution.

The Fast Read Dual Output command can operate at the highest possible frequency of  $F_R$  (see Section 11.7, AC Electrical Characteristics). After the 24-bit address, eight dummy clocks are driven on the SI pin, as shown in Figure 24. The dummy clocks allow the internal circuits the time required for setting up the initial address. During the dummy clocks, the data value on the SO pin is a "don't care". However, ensure the IO<sub>0</sub> pin is high-impedance before the falling edge of the first data out clock.



Figure 24. Fast Read Dual Output command (SPI Mode)



#### 10.13 Fast Read Quad Output (6Bh)

By using four pins ( $IO_0$ ,  $IO_1$ ,  $IO_2$ , and  $IO_3$ ), the Fast Read Quad Output command allows data to be transferred from the AT25SL0641C/AT25QL0641C at four times the rate of standard SPI devices. Before executing the 6Bh command, the Quad Enable (QE) bit of Status Register 2 must be set.

The Fast Read Quad Output command can operate at the highest possible frequency of  $F_R$  (see Section 11.7, AC Electrical Characteristics). This is done by adding eight dummy clocks after the 24- bit address, as shown in Figure 25. The dummy clocks allow the internal circuits the time required to set up the initial address. During the dummy clocks, the data value on the SO pin is a "don't care". However, ensure the  $IO_0$  pin is high-impedance before the falling edge of the first data out clock.



Figure 25. Fast Read Quad Output Command (SPI Mode)



## 10.14 Fast Read Dual I/O (BBh)

The Fast Read Dual I/O command reduces cycle overhead by using two IO pins: IO<sub>0</sub> and IO<sub>1</sub> to transfer data.

#### 10.14.1 Continuous Read Mode

The Fast Read Dual I/O command supports a continuous read mode using the Mode bits (M7-0), which are shifted into the device after address bits (A23-0). Bits M5-4 of the Mode bits control whether an opcode is required in a subsequent command. If M5-4 are 1,0 then subsequent Fast Read Dual I/O command does not require an opcode, as shown in Figure 27. In this case the device enters continuous read mode and opcode BBh is implicitly used for the command. This reduces the command sequence by eight clocks and allows the address to be immediately entered after CS is asserted low.

If bits M5-4 of the Mode bits have any value other 1,0, the subsequent command requires an opcode as shown in Figure 26. In case the device is in continuous read mode, it will exit this mode and resume normal operation. At this point any command can be sent to the device.

Note: All Mode bits other than M5-4 are don't care ("X"). However, ensure the I/O pins are high-impedance before the falling edge of the first data out clock.



Figure 26. Fast Read Dual I/O Command (first time or after previous command has Mode bits M5-4 not equal to 1,0)





Figure 27. Fast Read Dual I/O Sequence Diagram (previous M5-4 = 1,0) SPI Mode Only



### 10.15 Fast Read Quad I/O (EBh)

The Quad I/O Fast Read command has the capability to input the 3-byte address (A23-0) and output the data through the  $IO_0$ ,  $IO_1$ ,  $IO_2$ , and  $IO_3$  signals, at four bits per clock cycle. The Quad Enable bit (QE) of the Status Register must be set to enable the Quad I/O Fast read command.

#### 10.15.1 Continuous Read Mode

The Fast Read Quad I/O command supports a continuous read mode using the Mode bits (M7-0), which are shifted into the device after address bits (A23-0). Bits M5-4 of the Mode bits control whether an opcode is required in a subsequent command. If M5-4 are 1,0 then subsequent Fast Read Quad I/O command does not require an opcode, as shown in Figure 29. In this case the device enters continuous read mode and opcode EBh is implicitly used for the command. This reduces the command sequence by eight clocks and allows the address to be immediately entered after  $\overline{CS}$  is asserted low.

If bits M5-4 of the Mode bits have any value other 1,0, the subsequent command requires an opcode as shown in Figure 28. In case the device is in continuous read mode, it will exit this mode and resume normal operation. At this point any command can be sent to the device.

Note: All Mode bits other than M5-4 are don't care ("X"). However, ensure the I/O pins are high-impedance before the falling edge of the first data out clock.



Figure 28. Fast Read Quad I/O Command (first time or after previous command has mode bits M5-4 not equal to 1,0; SPI Mode)



Figure 29. Fast Read Quad I/O Command (initial command or previous M5-4 = 1,0; SPI mode)

#### 10.15.2 Quad I/O Fast Read with 8/16/32/64-Byte Wrap Around

The Quad I/O Fast Read command also can be used to access a specific portion within a page by issuing a Set Burst with Wrap (77h) command before EBh. The Set Burst with Wrap (77h) command can either enable or disable the Wrap Around feature for the following EBh commands. When Wrap Around is enabled, the data accessed can be limited to either an 8-, 16-, 32-, or 64-byte section of a 256-byte page. The output data starts at the initial address specified in the command. Once it reaches the ending boundary of the 8/16/32/64-byte section, the output wraps around to the beginning boundary automatically until  $\overline{CS}$  is pulled high to terminate the command.

The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (8/16/32/64-byte) of data without issuing multiple read commands. (See Section 10.17, Set Burst with Wrap (77h).)

The Set Burst with Wrap command allows three Wrap Bits, W6-4, to be set. The W4 bit is used to enable or disable the "Wrap Around" operation while W6-5 are used to specify the length of the wrap around section within a page.

#### 10.15.3 Fast Read Quad I/O in QPI Mode

When QPI mode in enabled, the number of dummy clocks is configured by the Set Read Parameters (C0h) command to accommodate a wide range applications with different needs for either maximum fast read frequency or minimum data access latency. The number of dummy clock cycles can be configured as either 4, 6, or 8 by setting bits P[5:4] in the 8-bit parameter of the Set Read Parameters (C0h) command, as shown in Table 18. The default number of dummy clocks upon power up or after a Reset (99h) command is four.

The Continuous Read Mode feature is also available in QPI mode for Fast Read Quad I/O command. In QPI mode, the Continuous Read Mode bits M7-M0 are also considered as dummy clocks.

The Wrap Around feature is not available in QPI mode for Fast Read Quad I/O command. To perform a read operation with fixed data length wrap around in QPI mode, a Burst Read with Wrap (0Ch) command must be used. See Section 10.19, Burst Read with Wrap (0Ch).



Figure 30. Fast Read Quad I/O Command (first time or after previous command has mode bits M5-4 not equal to 1,0; QPI mode)





Figure 31. Fast Read Quad I/O Command (Initial command or previous M5-4 = 1,0; QPI mode



### 10.16 Word Read Quad I/O (E7h)

The Quad I/O significantly reduces command overhead, allowing faster random access for code execution (XiP) directly from the Quad SPI. The Quad Enable bit (QE) of Status Register-2 must be set to enable the Word Read Quad I/O command. The lowest Address bit (A0) must equal 0 and only two dummy clocks are required before the data output.

#### 10.16.1 Continuous Read Mode

The Word Read Quad I/O command can further reduce command overhead through setting the Continuous Read Mode bits (M7-0) after the input Address bits (A23-0), as shown in Figure 32. If the "Continuous Read Mode" bits M[7-4] = Ah, then the next Fast Read Quad I/O command (after  $\overline{CS}$  is raised and then lowered) does not require the E7h command code, as shown in Figure 33. This reduces the command sequence by eight clocks and allows the Read address to be immediately entered after  $\overline{CS}$  is asserted low. If the Continuous Read Mode bits M[5:4] do not equal to (1,0), the next command (after  $\overline{CS}$  is raised and then lowered) requires the first E7h command code; thus, returning to normal operation.



Figure 32. Word Read Quad I/O Command (Initial command or previous set M5-4 ≠ 1,0; SPI Mode)



Figure 33. Word Read Quad I/O Command (Previous command set M5-4 = 1,0; SPI Mode)

#### 10.16.2 8/16/32/64-Byte Wrap Around in SPI mode

The Word Read Quad I/O command can also be used to access a specific portion within a page by issuing a Set Burst with Wrap (77h) command before E7h. The Set Burst with Wrap command can either enable or disable the Wrap Around feature for the following E7h commands. When Wrap Around is enabled, the output data starts at the initial address specified in the command, once it reaches the ending boundary of the 8/16/32/64-byte section, the output wraps around to the beginning boundary automatically until  $\overline{CS}$  is pulled high to terminate the command.

The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (8/16/32/64-byte) of data without issuing read commands.

The Set Burst with Wrap command allows three wrap bits, W6-4, to be set. The W4 bit is used to enable or disable the Wrap Around operation, while W6-5 is used to specify the length of the wrap around section within a page.



## 10.17 Set Burst with Wrap (77h)

The Set Burst with Wrap command is used in conjunction with the EBh, E7h commands to access a fixed 8/16/32/64-byte section within a 256-byte page, in standard SPI mode.

The Set Burst with Wrap command sequence is:  $\overline{CS}$  goes low  $\rightarrow$  Send Set Burst with Wrap command  $\rightarrow$  Send 24 Dummy bits  $\rightarrow$  Send 8 wrap bits"  $\rightarrow \overline{CS}$  goes high.

If W6-4 is set by a Set Burst with Wrap command, all the following EBH, E7H commands use the W6-4 setting to access the 8/16/32/64-byte section within any page. To exit the Wrap Around function and return to normal read operation, another Set Burst with Wrap command must be issued to set W4=1. The default value of W4 at power on is 1.

| W6, W5 | W4 = 0      |             | W4 = 1(Default) |             |
|--------|-------------|-------------|-----------------|-------------|
|        | Wrap Around | Wrap Length | Wrap Around     | Wrap Length |
| 0 0    | Yes         | 8-byte      | No              | N/A         |
| 0 1    | Yes         | 16-byte     | No              | N/A         |
| 10     | Yes         | 32-byte     | No              | N/A         |
| 11     | Yes         | 64-byte     | No              | N/A         |

#### Table 16. Encoding of W6 - W4 Wrap Bits



Figure 34. Set Burst with Wrap Command Sequence, SPI Only



## 10.18 Set Read Parameters (C0h)

In QPI mode, to accommodate a wide range of applications with different needs for either maximum read frequency or minimum data access latency, the Set Read Parameters (C0h) command can be used to configure the number of dummy clocks for the Fast Read (0Bh), Fast Read Quad I/O (EBh), and Burst Read with Wrap (0Ch) commands, and to configure the number of bytes of wrap length for the Burst Read with Wrap (0Ch) command.

| Mode                                     | Command                 |     |
|------------------------------------------|-------------------------|-----|
|                                          | Fast Read               | 0Bh |
| QPI                                      | Fast Read Quad I/O      | EBh |
|                                          | Burst Read with Wrap    | 0Ch |
|                                          | Read Security Registers | 48h |
| Read Serial Flash Discoverable Parameter |                         | 5Ah |

Table 17. Commands that Configure Number of Dummy Clocks

In Standard SPI mode, the Set Read Parameters (C0h) command is not accepted. The dummy clocks for various Fast Read commands in Standard/Dual/Quad SPI mode are fixed. The wrap length is set by the W5-W4 bits in the Set Burst with Wrap (77h) command. This setting remains unchanged when the device is switched from Standard SPI mode to QPI mode.

The default wrap length after a power up or a Reset command is 8 bytes, and the default number of dummy clocks is 4. The number of dummy clocks is only programmable for 0BH, EBH, 0CH, 48H, and 5AH commands in the QPI mode. Whenever the device is switched from SPI mode to QPI mode, the number of dummy clocks must be set again, prior to any 0BH, EBH, 0CH, 48H, and 5AH commands.

#### Table 18. Encoding of the P[5:4] Bits

| P5, P4 | Dummy Clocks | Maximum Read Frequency |
|--------|--------------|------------------------|
| 00     | 4            | 80 MHz                 |
| 01     | 6            | 108 MHz                |
| 10     | 8            | 133 MHz                |
| 11     | 10           | 133 MHz                |

#### Table 19. Encoding of the P[1:0] Bits

| P1, P0 | Wrap Length |
|--------|-------------|
| 0 0    | 8-byte      |
| 0 1    | 16-byte     |
| 1 0    | 32-byte     |
| 11     | 64-byte     |





Figure 35. Set Read Parameters Command (QPI Mode)

## 10.19 Burst Read with Wrap (0Ch)

The Burst Read with Wrap (0Ch) command provides an alternative way to perform the read operation with Wrap Around in QPI mode. The command is similar to the Fast Read (0Bh) command in QPI mode, except the addressing of the read operation wraps around to the beginning boundary of the wrap length once the ending boundary is reached.

The wrap length and number of dummy clocks can be configured by the Set Read Parameters (C0h) command.



\* "Set Read Parameters" command (C0h) can set the number of dummy clocks





## 10.20 Read Manufacturer / Device ID (90h)

The Read Manufacturer/ Device ID command provides both the JEDEC assigned manufacturer ID and the specific device ID. It is an alternative to the Release from Power-Down/Device ID command. This command can be issued in both SPI mode and QPI mode.

The command is started by driving the CS pin low and shifting the opcode 90h, followed by a 24-bit address (A23-A0) of 000000h. If the 24-bit address is initially set to 000001h, the Device ID is read first.

Figure 37 shows the 90h command as executed in SPI mode. In this mode the command and address are driven on the SI pin.

Figure 38 shows the 90h command as executed in QPI mode. In this mode the command and address are driven on all four I/O pins.



Figure 37. Read Manufacturer/ Device ID Command (SPI Mode)





Figure 38. Read Manufacturer/ Device ID Command (QPI Mode)



### 10.21 Read Manufacturer / Device ID Dual I/O (92h)

The Read Manufacturer/ Device ID Dual I/O command provides both the JEDEC assigned manufacturer ID and the specific device ID. It is an alternative to the Release from Power-Down/Device ID command that provides both the JEDEC-assigned Manufacturer ID and the specific Device ID by Dual I/O.

The command is initiated by driving the  $\overline{CS}$  pin low and shifting the command code 92h followed by a 24-bit address (A23-A0) of 000000h. The Manufacturer ID for Renesas Electronics (1Fh) and the Device ID(17h) are shifted out on the falling edge of SCK with most significant bit (MSB) first, as shown in Figure 39. If the 24-bit address is initially set to 000001h, the Device ID is read first and then followed by the Manufacturer ID. The Manufacturer and Device ID can be read continuously, alternating from one to the other. The command is completed by driving  $\overline{CS}$  high.



Figure 39. Read Dual Manufacturer/ Device ID Dual I/O Command (SPI Mode)



# 10.22 Read Manufacturer / Device ID Quad I/O (94h)

The Read Manufacturer/ Device ID Quad I/O command provides both the JEDEC assigned manufacturer ID and the specific device ID. It is an alternative to the Release from Power-Down/Device ID command that provides both the JEDEC-assigned Manufacturer ID and the specific Device ID by quad I/O. The Quad Enable bit (QE) of the Status Register must be set to enabled.

The command is initiated by driving the  $\overline{CS}$  pin low and shifting the command code 94h followed by a 24-bit address (A23-A0) of 000000h and six dummy clocks. If the 24-bit address is initially set to 000001h, the Device ID is read first, followed by the Manufacturer ID. The Manufacturer and Device ID can be read continuously, alternating from one to the other. The command is completed by driving  $\overline{CS}$  high.



Figure 40. Read Quad Manufacturer/ Device ID Quad I/O Command (SPI Mode)



## 10.23 JEDEC ID (9Fh)

The JEDEC ID command allows the 8-bit manufacturer ID to be read, followed by two bytes of device ID. The device ID indicates the memory type in the first byte, and the memory capacity of the device in the second byte. The JEDEC ID command is not decoded while an Erase or Program cycle is in progress; it has no effect on the cycle that is in progress. Do not issue the JEDEC ID command while the device is in Deep Power-Down Mode.

As shown in Figure 41 and Figure 42, the device is first selected by driving  $\overline{CS}$  low. Then, the 8-bit command code for the command is shifted in. This is followed by the 24-bit device ID, stored in the memory, being shifted out on Serial Data Output, each bit being shifted out during the falling edge of SCK. The JEDEC ID command is terminated by driving  $\overline{CS}$  high at any time during data output. When  $\overline{CS}$  is driven high, the device is put in Standby Mode. Once in the Standby Mode, the device waits to be selected, so that it can receive, decode, and execute commands.



Figure 41. Read JEDEC ID Command (SPI Mode)





Figure 42. Read JEDEC ID Command (QPI Mode)

## 10.24 Read Unique ID Number (4Bh)

The Read Unique ID Number command accesses a factory-set, read-only 128-bit number that is unique to each AT25SL0641C/AT25QL0641C device. The ID number can be used in conjunction with user software methods to help prevent copying or cloning of a system. The Read Unique ID command is started by driving the  $\overline{CS}$  pin low and shifting the command code 4Bh, followed by four or five bytes of dummy clocks in SPI mode.



Figure 43. Read Unique ID Sequence (SPI Mode only)

#### 10.25 Deep Power-Down (B9h)

Executing the Deep Power-Down command is the best way to put the device in the lowest power consumption. The Deep Power-Down command reduces the standby current (from  $I_{CC1}$  to  $I_{CC2}$  as specified in Section 11.7). The command is entered by driving the  $\overline{CS}$  pin low following execution of the B9h command. (See Figure 44 and Figure 45.)

The  $\overline{CS}$  pin must go high exactly at the byte boundary (the latest eighth bit of command code been latchedin); otherwise, the Deep Power-Down command is not executed. After  $\overline{CS}$  goes high, it requires a delay of  $t_{DP}$  and the Deep Power-Down mode is entered. While in the Deep Power-Down mode, the Release Deep Power-Down / Device ID command is used to restore the device to normal operation. All other commands are ignored, including the Read Status Register command, which is always available during normal operation. The device always powers-up in the normal operation with the standby current of  $I_{CC1}$ .



Figure 44. Deep Power-Down Command (SPI Mode)



Figure 45. Deep Power-Down Command (QPI Mode)



### 10.26 Release Deep Power-Down / Device ID (ABh)

The Release Deep Power-Down / Device ID command is a multi-purpose command. It can be used to release the device from the Deep Power-Down state or obtain the device identification (ID).

The command is issued by driving the  $\overline{CS}$  pin low and driving a value of ABh onto the bus, then driving  $\overline{CS}$  high, as shown in Figure 46 and Figure 47. The Release from Deep Power-Down command requires the time duration of  $t_{RES1}$  (see Section 11.7, AC Electrical Characteristics) before accepting other commands. The  $\overline{CS}$  pin must keep high during the  $t_{RES1}$  time.

The Device ID can be read during SPI mode only. In other words, the Device ID feature is not available in QPI mode for the Release Deep Power-Down/Device ID command. To obtain the Device ID in SPI mode, the command is initiated by driving the  $\overline{CS}$  pin low and sending the command code ABh followed by 3-dummy bytes. The Device ID bits are then shifted on the falling edge of SCK with most significant bit (MSB) first, as shown in Figure 48. After  $\overline{CS}$  is driven high it must keep high for a time duration of t<sub>RES2</sub> (see Section 11.7, AC Electrical Characteristics). The Device ID can be read continuously. The command is completed by driving  $\overline{CS}$  high.

If the Release from Deep Power-Down /Device ID command is issued while an Erase, Program, or Write cycle is in process (when RDY/BSY equals 1), the command is ignored and does not have any effect on the current cycle.



Figure 47. Release Power-Down Command (QPI Mode)

Power-Down Current Stand-ByCurrent



#### AT25SL0641C/AT25QL0641C Datasheet



Figure 48. Release Power-Down / Device ID Command (SPI Mode)



Figure 49. Release Power-Down / Device ID Command (QPI Mode)



### 10.27 Read Security Register (48h)

This command is followed by a 3-byte address (A23-A0) and a dummy byte. In QPI mode, the number of dummy cycles can be configured by the C0h command. Each bit is latched in during the rising edge of SCK. Then the memory content, at that address, is shifted out on SO, each bit being shifted out, at a Max frequency  $f_C$ , during the falling edge of SCK. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. Once the A9-A0 address reaches the last byte of the register (byte 3FFH), it resets to 000H. The command is completed by driving  $\overline{CS}$  high.

| Address             | A23-A16 | A15-A12 | A11-A10 | A9-A0        |
|---------------------|---------|---------|---------|--------------|
| Security Register 1 | 00h     | 0001    | 0 0     | Byte Address |
| Security Register 2 | 00h     | 0010    | 0 0     | Byte Address |
| Security Register 3 | 00h     | 0011    | 0 0     | Byte Address |





Figure 50. Read Security Register, SPI Mode





#### Figure 51. Read Security Register, QPI Mode

## 10.28 Erase Security Register (44h)

The AT25SL0641C/AT25QL0641C provides three 1024-byte Security Registers that can be erased and programmed individually. These registers can be used by the system manufacturers to store security and other important information separately from the main memory array.

The Erase Security Registers command is similar to the Block Erase command. A Write Enable command must previously have been executed to set the Write Enable Latch bit.

The Erase Security Registers command sequence is:  $\overline{CS}$  goes low, sending Erase Security Registers command; then,  $\overline{CS}$  goes high.  $\overline{CS}$  must be driven high after the eighth bit of the command code has been latched in; otherwise, the Erase Security Registers command is not executed. As soon as  $\overline{CS}$  is driven high, the self-timed Erase Security Registers cycle (with a duration of  $t_{BE}$ ) is initiated. While the Erase Security Registers cycle is in progress, the Status Register can be read to check the value of the Ready/Busy (RDY/BSY) bit. The Ready/Busy (RDY/BSY) bit is 1 during the self-timed Erase Security Registers cycle; it is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch bit is reset. The Security Registers Lock Bit (LB) in the Status Register can be used to OTP protect the Security Registers. Once the LB bit is set to 1, the Security Registers are permanently locked; the Erase Security Registers command is ignored.

| Address             | A23-A16 | A15-A12 | A11-A10 | A9-A0        |
|---------------------|---------|---------|---------|--------------|
| Security Register 1 | 00h     | 0001    | 0 0     | Byte Address |
| Security Register 2 | 00h     | 0010    | 0 0     | Byte Address |
| Security Register 3 | 00h     | 0011    | 0 0     | Byte Address |
|                     |         |         |         |              |





Figure 52. Erase Security Register SPI Mode





Figure 53. Erase Security Register QPI Mode



## 10.29 Program Security Register (42h)

The Program Security Registers command is similar to the Page Program command. It allows from one byte to 1024 bytes of Security Register data to be programmed by four times (one time program 256 bytes). A Write Enable command must previously have been executed to set the Write Enable Latch bit before sending the Program Security Registers command. The Program Security Registers command is entered by driving  $\overline{CS}$  low, followed by the command code 42h, a 3-byte address, and at least one data byte on SI. As soon as  $\overline{CS}$  is driven high, the self-timed Program Security Registers cycle (with a duration of  $t_{PP}$ ) is started. While the Program Security Registers cycle is in progress, the Status Register can be read to check the value of the Ready/Busy (RDY/BSY) bit. The Ready/Busy (RDY/BSY) bit is 1 during the self-timed Program Security Registers cycle; it is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch bit is reset.

If the Security Registers Lock Bit (LB3/LB2/LB1) is set to 1, the Security Registers are permanently locked; the Program Security Registers command is ignored.

| Address             | A23-A16 | A15-A12 | A11-A10 | A9-A0        |
|---------------------|---------|---------|---------|--------------|
| Security Register 1 | 00h     | 0001    | 0 0     | Byte Address |
| Security Register 2 | 00h     | 0010    | 0 0     | Byte Address |
| Security Register 3 | 00h     | 0011    | 0 0     | Byte Address |

| Table 22. | Security | Register | Structure |
|-----------|----------|----------|-----------|
|-----------|----------|----------|-----------|



Figure 54. Program Security Register SPI Mode



Figure 55. Program Security Register QPI Mode

### 10.30 Read Serial Flash Discovery Parameter (5Ah)

The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing the functional and feature capabilities of serial flash devices in a standard set of internal parameter tables. These parameter tables can be interrogated by host system software to enable adjustments needed to accommodate divergent features from multiple vendors. The concept is similar to the one found in the Introduction of JEDEC Standard JESD68 on CFI. SFDP is a standard of JEDEC Standard No.216.

The Read SFDP command is initiated by driving the  $\overline{CS}$  pin low and shifting the command code 5Ah, followed by a 24-bit address (A23-A0), into the SI pin, regardless of the 3-byte or 4-byte Address Mode. Eight dummy clocks are also required in SPI mode. In QPI mode, the number of dummy clocks can be configured by the Set Read Parameters (C0h) command.









### 10.31 Page Program (02h)

The Page Program command is for programming the memory. A Write Enable command must previously have been executed to set the Write Enable Latch bit before sending the Page Program command.

The Page Program command is entered by driving  $\overline{CS}$  low, followed by the command code, 3-byte address, and at least one data byte on SI. If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data that goes beyond the end of the current page are programmed from the start address of the same page (from the address whose 8 least significant bits (A7-A0) are all zero).  $\overline{CS}$  must be driven low for the duration of the sequence. The Page Program command sequence is:  $\overline{CS}$  goes low  $\rightarrow$  send Page Program command  $\rightarrow$  3-byte address on SI  $\rightarrow$  at least 1 byte data on SI  $\rightarrow \overline{CS}$  goes high.

If more than 256 bytes are sent to the device, previously latched data are discarded, and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page. CS must be driven high after the eighth bit of the last data byte has been latched in; otherwise, the Page Program command is not executed.

As soon as  $\overline{\text{CS}}$  is driven high, the self-timed Page Program cycle (whose duration is  $t_{\text{PP}}$ ) is initiated. While the Page Program cycle is in progress, the Status Register can be read to check the value of the Ready/Busy (RDY/BSY) bit. The Ready/Busy (RDY/BSY) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch bit is reset.

A Page Program command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) bits are not executed.



Figure 58. Page Program Command (SPI Mode)





DS-AT25SL/QL0641C-204 Rev. E Jun 11, 2025



### 10.32 Quad Page Program (32h)

The Quad Page Program command is for programming the memory using four pins:  $IO_0$ ,  $IO_1$ ,  $IO_2$ , and  $IO_3$ . To use Quad Page Program, the Quad enable in Status Register QE bit must be 1). A Write Enable command must previously have been executed to set the Write Enable Latch bit before sending the Page Program command. The Quad Page Program command is entered by driving  $\overline{CS}$  Low, followed by the command code (32h), three address bytes, and at least one data byte on the I/O pins. The QE bit must be set to enable.

If more than 256 bytes are sent to the device, previously latched data are discarded, and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 data bytes are sent to the device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page.  $\overline{\text{CS}}$  must be driven high after the eighth bit of the last data byte has been latched in; otherwise, the Quad Page Program command is not executed.

As soon as  $\overline{\text{CS}}$  is driven high, the self-timed Quad Page Program cycle (with a duration of  $t_{\text{PP}}$ ) is initiated. While the Quad Page Program cycle is in progress, the Status Register can be read to check the value of the Ready/Busy (RDY/BSY) bit. The Ready/Busy (RDY/BSY) bit is 1 during the self-timed Quad Page Program cycle; it is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch bit is reset. A Quad Page Program command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) bits is not executed.



Figure 60. Quad Page Program Command (SPI mode)

### 10.33 4-kByte Block Erase (20h)

The Block Erase command is for erasing the all data of the chosen block. A Write Enable command must previously have been executed to set the Write Enable Latch bit. The Block Erase command is entered by driving CS low, followed by the command code and 3-address bytes on SI. Any address inside the block is a valid address for the Block Erase command. CS must be driven low for the duration of the sequence.

The Block Erase command sequence is:  $\overline{CS}$  goes low  $\rightarrow$  sending Block Erase instruction  $\rightarrow$  3-byte address on SI  $\rightarrow \overline{CS}$  goes high.  $\overline{CS}$  must be driven high after the eighth bit of the last address byte has been latched in; otherwise, the Block Erase command is not executed. As soon as  $\overline{CS}$  is driven high, the self-timed Block Erase cycle (with a duration of t<sub>BE</sub>) is initiated. While the Block Erase cycle is in progress, the Status Register can be read to check the value of the Ready/Busy (RDY/BSY) bit. The Ready/Busy (RDY/BSY) bit is 1 during the self-timed Block Erase cycle; it is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch bit is reset. A Block Erase command applied to a block that is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) bits is not executed.



Figure 61. 4-kByte Block Erase Command (SPI Mode)



Figure 62. 4-kByte Block Erase Command (QPI Mode)



#### 10.34 32-kByte Block Erase (52h)

The 32kB Block Erase command is for erasing the all data of the chosen block. A Write Enable command must previously have been executed to set the Write Enable Latch bit. The 32kB Block Erase command is entered by driving  $\overline{CS}$  low, followed by the command code and a 3-byte address on SI. Any address inside the block is a valid address for the 32kB Block Erase command.  $\overline{CS}$  must be driven low for the duration of the sequence.

The 32kB Block Erase command sequence is:  $\overline{CS}$  goes low  $\rightarrow$  sending 32kB Block Erase instruction  $\rightarrow$  3-byte address on SI  $\rightarrow \overline{CS}$  goes high.  $\overline{CS}$  must be driven high after the eighth bit of the last address byte has been latched in; otherwise, the 32kB Block Erase command is not executed. As soon as  $\overline{CS}$  is driven high, the self-timed Block Erase cycle (with a duration of t<sub>BE</sub>) is initiated. While the Block Erase cycle is in progress, the Status Register can be read to check the value of the Ready/Busy (RDY/BSY) bit. The Ready/Busy (RDY/BSY) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch bit is reset. A 32kB Block Erase command applied to a block that is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) bits is not executed.



Figure 63. 32-kByte Block Erase Command (SPI Mode)



Figure 64. 32-kByte Block Erase Command (QPI Mode)



#### 10.35 64-kByte Block Erase (D8h)

The 64kB Block Erase command is for erasing the all data of the chosen block. A Write Enable command must previously have been executed to set the Write Enable Latch bit. The 64kB Block Erase command is entered by driving  $\overline{CS}$  low, followed by the command code and a 3-byte address on SI. Any address inside the block is a valid address for the 64kB Block Erase command.  $\overline{CS}$  must be driven low for the entire duration of the sequence.

The 64kB Block Erase command sequence is:  $\overline{CS}$  goes low, sending 64kB Block Erase command and a 3-byte address on SI;  $\overline{CS}$  goes high.  $\overline{CS}$  must be driven high after the eighth bit of the last address byte has been latched in; otherwise, the 64kB Block Erase command is not executed. As soon as  $\overline{CS}$  is driven high, the self-timed Block Erase cycle (whose duration is t<sub>BE</sub>) is initiated. While the Block Erase cycle is in progress, the Status Register can be read to check the value of the Ready/Busy (RDY/BSY) bit. The Ready/Busy (RDY/BSY) bit is 1 during the self-timed Block Erase cycle; it is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch bit is reset. A 64kB Block Erase command applied to a block that is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) bits (see Table 6-Table 7) is not executed.



Figure 65. 64-kByte Block Erase Command (SPI Mode)



Figure 66. 64-kByte Block Erase Command (QPI Mode)



### 10.36 Chip Erase (C7h / 60h)

The Chip Erase command clears all bits in the device to FFh (all 1s). Before the Chip Erase Command, a Write Enable command must be issued. The command is initiated by driving the  $\overline{CS}$  pin low and shifting the command code C7h or 60h. See Figure 67.

The  $\overline{CS}$  pin must go high after the eighth bit of the last byte has been latched in; otherwise, the Chip Erase command is not executed. After  $\overline{CS}$  is driven high, the self-timed Chip Erase command commences for a duration of t<sub>CF</sub>. See Section 11.7, AC Electrical Characteristics.

While the Chip Erase cycle is in progress, the Read Status Register command can be accessed to check the status of the RDY/BSY bit.

The RDY/BSY bit is a 1 during the Chip Erase cycle and becomes a 0 when finished and the device is ready to accept other commands again. After the Chip Erase cycle has finished, the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Chip Erase command is executed only if all Block Protect (BP2, BP1, and BP0) bits are 0; it is ignored if one or more blocks are protected.



Figure 67. Chip Erase Command for SPI Mode (left) and QPI Mode (right)



## 10.37 Erase / Program Suspend (75h)

The Program/Erase Suspend command instructs the system to interrupt a Page Program or a Block Erase operation. (The time between the Program/Erase command and the Program/Erase Suspend command is  $t_{PS}/t_{ES}$ ). After the program operation has entered the suspended state, the memory array can be read except for the page being programmed. After the erase operation has entered the suspended state, the memory array can be read or programed, except for the 4kB/32kB/64kB block being erased. A Write Status Register operation cannot be suspended.

| Suspended Operation | Readable Region of Memory Array   |
|---------------------|-----------------------------------|
| Page Program        | All but the Page being programmed |
| Quad Page Program   | All but the Page being programmed |

Table 23. Readable Area of Memory While a Program Operation is Suspended

#### Table 24. Readable or Programmable Area of Memory While an Erase Operation is Suspended

| Suspended Operation | Readable or Programmable Region of Memory Array |
|---------------------|-------------------------------------------------|
| Erase (4 kB)        | All but the Block being erased                  |
| 32 kB Block Erase   | All but the 32 kB Block being erased            |
| 64 kB Block Erase   | All but the 64 kB Block being erased            |

When the AT25SL0641C/AT25QL0641C receives the Suspend command, there is a latency of  $t_{PSL}$  or  $t_{ESL}$  before the Write Enable Latch (WEL) bit clears to 0 and the SUS2 or SUS1 sets to 1; after which, the device is ready to accept one of the commands listed in Table 25. See Section 11.7 for  $t_{PSL}$  and  $t_{ESL}$  timings. Table 25 lists the commands for which the  $t_{PSL}$  and  $t_{ESL}$  latencies do not apply. For example, "05h", "66h" and "99h" can be issued at any time after the Suspend command.

Status Register bit 15 (SUS2) and bit 10 (SUS1) can be read to check the suspend status. The SUS2 (Program Suspend Bit) sets to 1 when a program command is suspended. The SUS1 (Erase Suspend Bit) sets to 1 when an erase operation is suspended. The SUS2 or SUS1 clears to 0 when the program or erase command is resumed.

#### Table 25. Acceptable Commands During Program Erase Suspend after tPSL/tESL

| Command Name                 | Command Code | Suspend Type |       |
|------------------------------|--------------|--------------|-------|
|                              |              | Program      | Erase |
| Write Enable                 | 06h          | *            | *     |
| Write Disable                | 04h          | *            | *     |
| Read Data                    | 03h          | *            | *     |
| Fast Read                    | 0Bh          | *            | *     |
| Dual Output Fast Read        | 3Bh          | *            | *     |
| Quad Output Fast Read        | 6Bh          | *            | *     |
| Dual I/O Fast Read           | BBh          | *            | *     |
| Quad I/O Fast Read           | EBh          | *            | *     |
| Quad I/O Word Fast Read      | E7h          | *            | *     |
| Set Burst with Wrap          | 77h          | *            | *     |
| Read Mftr/Device ID          | 90h          | *            | *     |
| Dual I/O Read Mftr/Device ID | 92h          | *            | *     |
| Quad I/O Read Mftr/Device ID | 94h          | *            | *     |



#### Table 25. Acceptable Commands During Program Erase Suspend after tPSL/tESL (Continued)

| Read JEDEC ID                | 9Fh | * | * |
|------------------------------|-----|---|---|
| Read Unique ID Number        | 4Bh | * | * |
| Release Power-Down/Device ID | ABh | * | * |
| Read Security Registers      | 48h | * | * |
| Read SFDP                    | 5Ah | * | * |
| Page Program                 | 02h |   | * |
| Quad Page Program            | 32h |   | * |
| Program/Erase Resume         | 7Ah | * | * |

#### Table 26. Acceptable Commands During Suspend (tPSL/tESL not required)

| Command Name           | Command Code | Suspend Type |       |
|------------------------|--------------|--------------|-------|
|                        |              | Program      | Erase |
| Read Status Register 1 | 05h          | *            | *     |
| Read Status Register 2 | 35h          | *            | *     |
| Read Status Register 3 | 15h          | *            | *     |
| Enable Reset           | 66h          | *            | *     |
| Reset Device           | 99h          | *            | *     |



Figure 68. Erase Suspend Command (SPI Mode)




Figure 69. Erase Suspend Command (QPI Mode)

### 10.38 Erase / Program Resume (7Ah)

The Erase/Program Resume command 7Ah is used to restart the Block Erase operation or the Page Program operation after an Erase/Program Suspend (75h). The Resume command 7Ah is accepted by the device only if the SUS bit in the Status Register is set and the RDY/BSY bit is cleared.

After the 7Ah command is issued, hardware clears the SUS bit immediately and sets the RDY/BSY bit within 200 ns. The block completes the erase operation or the page completes the program operation. If either the SUS bit is cleared or the RDY/BSY bit is set, the Resume command 7Ah is ignored by the device.

The Resume command cannot be accepted if the previous Erase/Program Suspend operation was interrupted by unexpected power-off. It is also required that a subsequent Erase/Program Suspend command not be issued before a minimum time of  $t_{ERS}$  or  $t_{PRS}$  (for Erase or Program respectively) has elapsed since the previous Resume command (See Figure 70). In other words, if a Erase/Program operation is suspended multiple times, the host is required to resume for a period of at least  $t_{ERS}$  or  $t_{PRS}$  before issuing a subsequent suspend request.



Figure 70. Erase / Program Resume Command (SPI Mode)



## **11. Electrical Characteristics**

## 11.1 Absolute Maximum Ratings

#### Table 27. Absolute Maximum Ratings <sup>1</sup>

| Parameter                       | Symbol            | Conditions                             | Range                            | Unit |
|---------------------------------|-------------------|----------------------------------------|----------------------------------|------|
| Supply Voltage                  | V <sub>CC</sub>   |                                        | -0.6 to V <sub>CC</sub> +0.6     | V    |
| Voltage Applied to Any Pin      | V <sub>IO</sub>   | Relative to Ground                     | -0.6 to V <sub>CC</sub> +0.6     | V    |
| Transient Voltage on any Pin    | V <sub>IOT</sub>  | <20 ns Transient Relative<br>to Ground | -1.0 V to V <sub>CC</sub> +1.0 V | V    |
| Storage Temperature             | T <sub>STG</sub>  |                                        | -65 to +150                      | °C   |
| Lead Temperature                | T <sub>LEAD</sub> |                                        | See Note 2                       | °C   |
| Electrostatic Discharge Voltage | V <sub>ESD</sub>  | Human Body Model <sup>3</sup>          | -2000 to +2000                   | V    |

 Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. The "Absolute Maximum Ratings" are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Voltage extremes referenced in the "Absolute Maximum Ratings" are intended to accommodate short duration undershoot/overshoot conditions and does not imply or guarantee functional device operation at these levels for any extended period of time.

2. Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.

3. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 ohms, R2=500 ohms).

## 11.2 Operating Ranges

#### Table 28. Device Operating Rate

| Parameter                     | Symbol          | Conditions                                                                                 | Min  | Мах  | Unit |
|-------------------------------|-----------------|--------------------------------------------------------------------------------------------|------|------|------|
| Supply Voltage                | V <sub>CC</sub> | f <sub>R</sub> = 133 MHz (Single/Dual/Quad SPI)<br>f <sub>R</sub> = 50 MHz (Read Data 03h) | 1.65 | 1.95 | V    |
| Ambient Operating Temperature | TA              | Industrial                                                                                 | -40  | +85  | °C   |

### 11.3 Latch-up Characteristics

#### Table 29. Latch-up Characteristics

| Parameter                                     | Min  | Мах                   | Unit |
|-----------------------------------------------|------|-----------------------|------|
| Input Voltage with respect to GND on I/O Pins | -1.0 | V <sub>CC</sub> + 1.0 | V    |
| V <sub>CC</sub> Current                       | -100 | +100                  | mA   |



## 11.4 Power-Up Timing and Write Inhibit Threshold

Table 30. Power-up Timing and Write Inhibit Threshold Parameters

| Parameter                                                                           | Symbol              | Min | Мах  | Unit |
|-------------------------------------------------------------------------------------|---------------------|-----|------|------|
| $V_{CC}$ (min) to $\overline{CS}$ Low.                                              | t <sub>VSL</sub>    | 1   |      | ms   |
| Write Inhibit Threshold Voltage.                                                    | V <sub>WI</sub>     | 1.0 | 1.4  | V    |
| $V_{CC}$ Rise Time (from 0 to $V_{CC}$ min).                                        | t <sub>VR</sub>     |     | 6000 | μs/V |
| V <sub>CC</sub> Minimum time duration below V <sub>PWDMAX</sub> to guarantee reset. | t <sub>PWD</sub>    | 300 |      | μs   |
| V <sub>CC</sub> level below which a reset is guaranteed.                            | V <sub>PWDMAX</sub> |     | 0.2  | V    |



Figure 71. Power-up Timing and Voltage Levels







## 11.5 DC Electrical Characteristics

| Parameter                               | Symbol           | Condition                                                                                           | Min                   | Typ <sup>1</sup> | Max                   | Unit |
|-----------------------------------------|------------------|-----------------------------------------------------------------------------------------------------|-----------------------|------------------|-----------------------|------|
| Input Leakage                           | I <sub>LI</sub>  |                                                                                                     |                       |                  | ±2                    | μA   |
| I/O Leakage                             | I <sub>LO</sub>  |                                                                                                     |                       |                  | ±2                    | μA   |
| Standby Current                         | I <sub>CC1</sub> | $\overline{\text{CS}} = \text{V}_{\text{CC}},$ $\text{V}_{\text{IN}} = \text{GND or V}_{\text{CC}}$ |                       | 7                | 30                    | μA   |
| Deep Power-Down Current                 | I <sub>CC2</sub> | $\overline{\text{CS}} = \text{V}_{\text{CC}},$<br>V <sub>IN</sub> = GND or V <sub>CC</sub>          |                       | 0.7              | 6                     | μΑ   |
| Current Read Data/<br>Dual/Quad 80 MHz  |                  | C = 0.1 V <sub>CC</sub> / 0.9 V <sub>CC</sub><br>IO = Open (*1, *2, *4 IO)                          |                       | 2                | 4                     | mA   |
| Current Read Data/<br>Dual/Quad 133 MHz | ICC3             | C = 0.1 V <sub>CC</sub> / 0.9 V <sub>CC</sub><br>IO = Open (*1, *2, *4 IO)                          |                       | 3                | 5                     | mA   |
| Current Page Program                    | I <sub>CC4</sub> | $\overline{\text{CS}} = \text{V}_{\text{CC}}$                                                       |                       | 3                | 6                     | mA   |
| Current Write Status Register           | I <sub>CC5</sub> | $\overline{\text{CS}} = \text{V}_{\text{CC}}$                                                       |                       | 3                | 6                     | mA   |
| Current Block Erase (4 kB)              | I <sub>CC6</sub> | $\overline{\text{CS}} = \text{V}_{\text{CC}}$                                                       |                       | 3                | 6.5                   | mA   |
| Current Block Erase (32/64 kB)          | I <sub>CC7</sub> | $\overline{\text{CS}} = \text{V}_{\text{CC}}$                                                       |                       | 3                | 6.5                   | mA   |
| Current Chip Erase                      | I <sub>CC8</sub> | $\overline{\text{CS}} = \text{V}_{\text{CC}}$                                                       |                       | 3                | 6.5                   | mA   |
| Input Low Voltage                       | V <sub>IL</sub>  |                                                                                                     | -0.5                  |                  | V <sub>CC</sub> x 0.2 | V    |
| Input High Voltage                      | V <sub>IH</sub>  |                                                                                                     | V <sub>CC</sub> x 0.8 |                  | V <sub>CC</sub> + 0.4 | V    |
| Output Low Voltage                      | V <sub>OL</sub>  | I <sub>OL</sub> = 100 μA                                                                            |                       |                  | 0.2                   | V    |
| Output High Voltage                     | V <sub>OH</sub>  | I <sub>OH</sub> = -100 μA                                                                           | V <sub>CC</sub> - 0.2 |                  |                       | V    |

Table 31. DC Electrical Characteristics for -40 °C to +85 °C

1. Typical Values measured at 1.8 V @ 25  $^\circ\text{C}$ 



### 11.6 AC Measurement Conditions

| Parameter                                                   | Symbol                 | Min                 | Max | Unit |
|-------------------------------------------------------------|------------------------|---------------------|-----|------|
| Load Capacitance                                            | ance C <sub>L</sub> 30 |                     |     | pF   |
| Input Rise and Fall Times T <sub>R</sub> , T <sub>F</sub> 5 |                        | 5                   | ns  |      |
| Input Pulse Voltages                                        | V <sub>IN</sub>        | 0.1 V <sub>CC</sub> |     | V    |
| Input Timing Reference Voltages                             | IN                     | 0.5 V <sub>CC</sub> |     | V    |
| Output Timing Reference Voltages                            | OUT                    | 0.5 V <sub>CC</sub> |     | V    |

### Table 32. AC Measurement Conditions

1. Output Hi-Z is defined as the point where data out is no longer driven



### Figure 73. AC Measurement I/O Waveform



### 11.7 AC Electrical Characteristics

Table 33. AC Electrical Characteristics for -40 °C to +85 °C

| Parameter                                                        | Symbol                              | Min                     | Typ <sup>1</sup> | Max | Unit |
|------------------------------------------------------------------|-------------------------------------|-------------------------|------------------|-----|------|
| Clock frequency for all commands, except Read Data command (03h) | Fr                                  | D.C.                    |                  | 133 | MHz  |
| Clock freq. Read Data command in SPI mode (03h)                  | fR                                  | D.C.                    |                  | 100 | MHz  |
| Clock High, Low Time                                             | t <sub>CLH</sub> , t <sub>CLL</sub> | 45% (1/F <sub>C</sub> ) |                  |     | ns   |
| Clock Rise Time peak to peak                                     | t <sub>CLCH</sub> 3                 | 0.2                     |                  |     | V/ns |
| Clock Fall Time peak to peak                                     | t <sub>CHCL</sub> 3                 | 0.2                     |                  |     | V/ns |
| CS Active Setup Time relative to Clock                           | t <sub>SLCH</sub>                   | 5                       |                  |     | ns   |
| CS Active Hold Time relative to Clock                            | t <sub>CHSH</sub>                   | 5                       |                  |     | ns   |
| CS Not Active Setup Time                                         | t <sub>SHCH</sub>                   | 5                       |                  |     | ns   |
| CS Not Active Hold Time                                          | t <sub>CHSL</sub>                   | 5                       |                  |     | ns   |
| CS High Time (read/write)                                        | t <sub>SHSL</sub>                   | 20                      |                  |     | ns   |
| Output Disable Time                                              | t <sub>SHQZ</sub> 3                 |                         |                  | 8   | ns   |
| Output Hold Time                                                 | t <sub>CLQX</sub>                   | 2                       |                  |     | ns   |
| Data In Setup Time                                               | t <sub>DVCH</sub>                   | 2                       |                  |     | ns   |
| Data In Hold Time                                                | t <sub>CHDX</sub>                   | 2                       |                  |     | ns   |
| HOLD Active Setup Time relative to Clock                         | t <sub>HLCH</sub> 3                 | 5                       |                  |     | ns   |
| HOLD Not Active Setup Time relative to Clock                     | t <sub>HHCH</sub> 3                 | 5                       |                  |     | ns   |
| HOLD Not Active Hold Time relative to Clock                      | t <sub>CHHL</sub> 3                 | 5                       |                  |     | ns   |
| HOLD Active Hold Time relative to Clock                          | <sup>t</sup> сннн <sup>3</sup>      | 5                       |                  |     | ns   |
| HOLD Low to High-Z                                               | t <sub>HLQZ</sub> 3                 |                         |                  | 6   | ns   |
| HOLD Low to Low-Z                                                | t <sub>HHQX</sub> 3                 |                         |                  | 6   | ns   |
| Clock Low to Output Valid                                        | t <sub>CLQV</sub>                   |                         |                  | 7   | ns   |
| Write Protect Setup Time Before CS Low                           | t <sub>WHSL</sub>                   | 20                      |                  |     | ns   |
| Write Protect Setup Time After CS High                           | t <sub>SHWL</sub>                   | 100                     |                  |     | ns   |
| CS High to Power-Down Mode                                       | t <sub>DP</sub>                     |                         |                  | 1   | μs   |
| CS High to Standby Mode without<br>Electronic Signature Read     | t <sub>RES1</sub>                   |                         |                  | 20  | μs   |
| CS High to Standby Mode with<br>Electronic Signature Read        | t <sub>RES2</sub>                   |                         |                  | 20  | μs   |
| Erase Suspend Latency                                            | t <sub>ESL</sub>                    |                         |                  | 45  | μs   |
| Program Suspend Latency                                          | t <sub>PSL</sub>                    |                         |                  | 25  | μs   |
| Latency between Program Resume and next Suspend <sup>5</sup>     | t <sub>PRS</sub>                    | 45                      |                  |     | μs   |
| Latency between Erase Resume and next Suspend <sup>6</sup>       | t <sub>ERS</sub>                    | 15000                   |                  |     | μs   |
| CS High to next Command after Reset in standby/read              |                                     |                         |                  | 1   | μs   |
| CS High to next Command after Reset in program/erase/write SR    | t <sub>RST</sub>                    |                         |                  | 35  | μs   |
| CS High to next Command after Reset in Deep Power-Down           |                                     |                         |                  | 25  | μs   |
| Write Status Register Cycle Time                                 | tw                                  |                         | 5                | 30  | ms   |



| Parameter                                            | Symbol           | Min | Typ <sup>1</sup> | Max | Unit |
|------------------------------------------------------|------------------|-----|------------------|-----|------|
| Byte Program Time (first byte) <sup>2</sup>          | t <sub>BP1</sub> |     | 50               | 500 | μs   |
| Byte Program Time (after first byte) <sup>2, 4</sup> | t <sub>BP2</sub> |     | 0.8              | 3.9 | μs   |
| Page Program Time <sup>2</sup>                       | t <sub>PP</sub>  |     | 0.25             | 1.5 | ms   |
| Block Erase Time (4 kB) <sup>2</sup>                 | t <sub>BE</sub>  |     | 18               | 200 | ms   |
| Block Erase Time (32 kB) <sup>2</sup>                | t <sub>BE1</sub> |     | 85               | 350 | ms   |
| Block Erase Time (64 kB) <sup>2</sup>                | t <sub>BE2</sub> |     | 160              | 550 | ms   |
| Chip Erase Time                                      | t <sub>CE</sub>  |     | 20               | 30  | S    |

### Table 33. AC Electrical Characteristics for -40 °C to +85 °C (Continued)

1. Typical value is measured at 1.8 V, 25  $^\circ\text{C}.$ 

2. Unless specified otherwise, maximum is worst case after 100 k cycles.

3. Value guaranteed by design and/or characterization, not 100% tested in production.

4. The time to program N bytes can be calculated as follows:  $t_{BP1}$  + (N-1) \*  $t_{BP2}$ .

5. For t<sub>PRS</sub>, there must be minimum timing before issuing the next program suspend command.

6. For  $t_{\text{ERS}}$ , there must be minimum timing before issuing the next erase suspend command.

### 11.8 Input Timing



### 11.9 Output Timing





## 11.10 Hold Timing



# 11.11 WP Timing





## 12. Ordering Information



| Ordering Code <sup>[1]</sup>             | Package                                                                            | Lead<br>Finish | Operating<br>Voltage | Max.<br>Freq. | Operation<br>Range         |
|------------------------------------------|------------------------------------------------------------------------------------|----------------|----------------------|---------------|----------------------------|
| AT25SL0641C-MCUE-T<br>AT25QL0641C-MCUE-T | 8-pad (4 x 4 x 0.5 mm body), Thermally<br>Enhanced Plastic Dual Flat No-lead (DFN) |                |                      |               |                            |
| AT25SL0641C-MBUE-T<br>AT25QL0641C-MBUE-T | 8-pad (4 x 3 x 0.6 mm body), Thermally<br>Enhanced Plastic Dual Flat No-lead (DFN) |                |                      |               | -40 °C to 85 °C            |
| AT25SL0641C-MUE-T<br>AT25QL0641C-MUE-T   | 8-pad (5 x 6 x 0.8 mm body), Thermally<br>Enhanced Plastic Dual Flat No-lead (DFN) | Sn alloy       | 1.65 V - 1.95 V      | 133 MHz       | (Industrial<br>Temperature |
| AT25SL0641C-SUE-T<br>AT25QL0641C-SUE-T   | 8-lead, 208-mil Wide Plastic Gull Wing<br>Small Outline Package EIAJ SOIC          |                |                      |               | Range)                     |
| AT25SL0641C-UAUE-T<br>AT25QL0641C-UAUE-T | 8-ball, 0.5 mm pitch WLCSP                                                         | SnAgCu         | •                    |               |                            |

1. The shipping carrier option code is not marked on the devices.



## **13.** Packaging Information

### 13.1 8-Pad, 4 x 4 x 0.5 mm DFN











## 13.3 8-Lead, 208-mil EIAJ SOIC





### 13.4 8-Ball WLCSP











## 14. Errata

In QPI mode only, if the following conditions hold for the current command, the following command may not be executed successfully:

- Current QPI command is a read command with one of these opcodes: 0Bh (Fast Read from memory), 48h (Read Security Register), or 5Ah (Read SFDP).
- The two least significant bits of the read address [A1:A0] are 10b.

The issue is observed on some systems, depending on the state of the I/O signals in the system during the first two dummy cycles which follow the address.

There are several workarounds to avoid this issue. Each workaround can be used independently.

- During the dummy cycle period in QPI mode, instead of floating the four I/O signals (IO<sub>0</sub>-IO<sub>3</sub>) drive them all low (0) or all high (1). Alternatively use weak pull-ups on all I/O pins (IO<sub>0</sub>-IO<sub>3</sub>) such that these signals stay high when not driven.
- When using any of the above read commands in QPI mode, read only from 4-byte aligned addresses where the least significant address bits [A1:A0] are 00b.
- For reading the memory array in QPI mode use opcode EBh (Fast Read Quad I/O) instead of opcode 0Bh (Fast Read). The total number of cycles per read operation is the same in both cases, hence there is no performance penalty. The other affected opcodes are rarely used and can be executed in SPI mode.
- Avoid QPI (4-4-4) mode. For reading the memory array in SPI mode use a 0-4-4 format (continuous read mode) which is available for opcode EBh (Fast Read Quad I/O). The total number of cycles per memory read operation is the same for 0-4-4 format and QPI (4-4-4) format, hence there is no performance penalty.



## 15. Revision History

| Revision Level | Date    | Change History                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A              | 7/2024  | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| В              | 10/2024 | Changed 'UDFN' to 'DFN.'<br>Changed 'Write in Progress (WIP)' to 'Ready/Busy (RDY/BSY).'<br>In Table 2 'Status Register-1' changed "Erase or Write in Progress" to "Erase or Program in Progress."<br>Added "(Default)" to 50% value in Driver Strength column of Table 7 'Status Register Protection.'<br>Updated Table 8 'Status Register Memory Protection (CMP = 0).'<br>Updated Table 9 'Status Register Memory Protection (CMP = 1).'<br>Made corrections to Table 11 'Command Set Table 1 (Standard/Dual/Quad SPI Commands).'<br>Made corrections to Table 13 'Command Set Table 3 (QPI Commands).'<br>Updated Section 10.38 'Erase / Program Resume (7Ah).'<br>Removed Section 11.3 'Endurance and Data Retention.'<br>Updated Table 29 'Power-up Timing and Write Inhibit Threshold Parameters.'<br>Updated Figure 71 'Power-up Timing and Voltage Levels.'<br>Added Figure 72 'Power-up Timing After Brown-Out.'<br>Updated footnotes of Table 30 'DC Electrical Characteristics for -40 °C to +85 °C.'<br>Updated footnotes of Table 32 'AC Electrical Characteristics for -40 °C to +85 °C.'<br>Combined 'Ordering Information' and 'Packaging Information' Sections.<br>Added notes regarding the exposed thermal pad to the '8-Pad, 5 x 6 x 0.8 mm DFN' and '8-Pad, 4 x 4 x 0.5 mm DFN' PODs. |
| С              | 12/2024 | Changed instances of "V <sub>SS</sub> " to "GND."<br>Updated Section 6.1.1 'Operating Supply Voltage.'<br>Corrected Table 11 'Command Set Table 1 (Standard/Dual/Quad SPI Commands).'<br>Corrected Table 12 'Command Set Table 2 (Standard/Dual/Quad SPI Commands).'<br>Corrected Table 13 'Command Set Table 3 (QPI Commands).'<br>Corrected t <sub>ERS</sub> min value in Table 32 'AC Electrical Characteristics for -40 °C to +85 °C.'<br>Updated Figure 71 'Power-up Timing and Voltage Levels.'<br>Added AT25SL0641C-MBUE-T to Ordering Codes.<br>Added Section 13 'Packaging Information.'<br>Updated WLCSP POD in Section 12.4 '8-Ball WLCSP.'<br>Added Section 13.5 '8-Pad 3 x 4 x 0.6 mm DFN.'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



### AT25SL0641C/AT25QL0641C Datasheet

| Revision Level | Date    | Change History                                                                                                                                                    |
|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |         | Removed 'Advance' from document header.                                                                                                                           |
|                |         | Corrected Clock to Output time in Features Section.                                                                                                               |
|                |         | Corrected Flexible Erase Architecture and Time values in Features Section.                                                                                        |
|                |         | Updated Section 5.1 'Standard SPI Operation.'                                                                                                                     |
|                |         | Updated Section 6.1.1 'Operating Supply Voltage.'                                                                                                                 |
|                |         | Updated Section 7 'Status Registers.'                                                                                                                             |
|                |         | Clarified status register bit designations in Table 11 'Command Set Table 1 (Standard/Dual/Quad SPI Commands)' and Table 13 'Command Set Table 3 (QPI Commands).' |
|                |         | Updated Section 10.14.1 'Continuous Read Mode.'                                                                                                                   |
| D              | 03/2025 | Updated title and corrected Figure 26 'Fast Read Dual I/O Command (first time or after previous command has Mode bits M5-4 not equal to 1,0).'                    |
|                |         | Corrected Figure 27 'Fast Read Dual I/O Sequence Diagram (previous M5-4 = 1,0) SPI Mode Only.'                                                                    |
|                |         | Updated Section 10.15 'Fast Read Quad I/O (EBh).'                                                                                                                 |
|                |         | Updated Section 10.15.1 'Continuous Read Mode.'                                                                                                                   |
|                |         | Updated title of Figure 28 'Fast Read Quad I/O Command (first time or after previous command has mode bits M5-4 not equal to 1,0; SPI Mode).'                     |
|                |         | Updated title of Figure 30 'Fast Read Quad I/O Command (first time or after previous command has mode bits M5-4 not equal to 1,0; QPI mode).'                     |
|                |         | Corrected values in Table 30 'DC Electrical Characteristics for -40 °C to +85 °C.'                                                                                |
|                |         | Corrected values in Table 32 'AC Electrical Characteristics for -40 °C to +85 °C.'                                                                                |
|                |         | Updated Section 13.4 '8-Ball WLCSP' POD.                                                                                                                          |
|                |         | Added information regarding the AT25QL0641C to datasheet.                                                                                                         |
|                |         | Updated QE bit description in Table 3 'Status Register 2 Format.'                                                                                                 |
|                | 00/2025 | Added Table 11 'ID Definition Table for the AT25QL0641C.'                                                                                                         |
| E              | 00/2025 | Updated Section 12 'Ordering Information.'                                                                                                                        |
|                |         | Added Section 14 'Errata.'                                                                                                                                        |
|                |         | Removed redundant part numbers in Section 12 'Ordering Information.'                                                                                              |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.