## HCS138MS Radiation Hardened Inverting3-to-8 Line Decoder/Demultiplexer FN2473 Rev 3.01 Feb 24, 2022 The <u>HCS138MS</u> is a Radiation Hardened 3-to-8 line Decoder/Demultiplexer. The outputs are active in the low state. Two active low and one active high enables (E1, E2, E3) are provided. If the device is enabled, the binary inputs (A0, A1, A2) determine which one of the eight normally high outputs will go to a low logic level. The HCS138MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of radiation hardened, high-speed, CMOS/SOS Logic Family. The HCS138MS is supplied in a 16 lead Ceramic flatpack (K suffix) or a SBDIP Package (D suffix). ## **Pinouts** 16 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE (SBDIP) MIL-STD-1835 CDIP2-T16 TOP VIEW 16 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE (FLATPACK) MIL-STD-1835 CDFP4-F16 TOP VIEW #### Features - · 3 Micron Radiation Hardened SOS CMOS - · Total Dose 200K RAD (Si) - SEP Effective LET No Upsets: >100 MEV-cm<sup>2</sup>/mg - Single Event Upset (SEU) Immunity < 2 x 10<sup>-9</sup> Errors/Bit-Day (Typ) - · Latch-Up Free Under Any Conditions - Fanout (Over Temperature Range) - Standard Outputs 10 LSTTL Loads - Military Temperature Range: -55°C to +125°C - · Significant Power Reduction Compared to LSTTL ICs - DC Operating Voltage Range: 4.5V to 5.5V - · Input Logic Levels - V<sub>IL</sub> = 0.3 VCC Max - V<sub>IH</sub> = 0.7 VCC Min - Input Current Levels Ii ≤ 5μA at VOL, VOH ## **Ordering Information** | PART NUMBER | TEMP<br>RANGE | SCREENING<br>LEVEL | PACKAGE | |-------------|--------------------|-------------------------------|--------------------------------| | HCS138DMSR | -55°C to<br>+125°C | Renesas Class S<br>Equivalent | 16 Lead<br>SBDIP | | HCS138KMSR | -55°C to<br>+125°C | Renesas Class S<br>Equivalent | 16 Lead<br>Ceramic<br>Flatpack | | HCS138HMSR | +25°C | Die | Die | # Functional Diagram TRUTH TABLE | | | INP | UTS | | | | | | | | | | | |----|--------|-----|-----|------------|---------|----|----|----|-----------|-----------|-----------|----|---------------| | | ENABLE | | | | OUTPUTS | | | | | | | | | | E3 | E2 | E1 | A2 | <b>A</b> 1 | Α0 | Y0 | Y1 | Y2 | <u>Y3</u> | <u>Y4</u> | <u>Y5</u> | Y6 | <del>Y7</del> | | Х | Х | Н | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | | L | Х | Х | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | | Х | Н | Х | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | | Н | L | L | L | Н | L | Н | Н | L | Н | Н | Н | Н | Н | | Н | L | L | L | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | | Н | L | L | Н | L | L | Н | Н | Н | Н | L | Н | Н | Н | | Н | L | L | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | | Н | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | L | Н | | Н | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | H = High Level, L = Low Level, X = Don't Care ## **Absolute Maximum Ratings** | Supply Voltage (VCC) Input Voltage Range, All Inputs DC Input Current, Any One Input DC Drain Current, Any One Output (All Voltage Reference to the VSS Terminal) Storage Temperature Range (TSTG). Lead Temperature (Soldering 10sec). | 0.5V to VCC +0.5V<br>±10mA<br>±25mA<br>65°C to +150°C<br>+265°C | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | Junction Temperature (Soldering 10sec) ESD Classification | +175°C | | | | ## **Reliability Information** | Thermal Resistance | $\theta_{\sf JA}$ | $\theta_{\sf JC}$ | |--------------------------------------------------|-------------------|-------------------| | SBDIP Package | 73°C/W | 24°C/W | | Ceramic Flatpack Package | 114°C/W | 29°C/W | | Maximum Package Power Dissipation at +12 | 5°C Ambien | t | | SBDIP Package | | 0.68W | | Ceramic Flatpack Package | | 0.44W | | If device power exceeds package dissipation | capability, p | rovide heat | | sinking or derate linearly at the following rate | : | | | SBDIP Package | | 13.7mW/°C | | Ceramic Flatpack Package | | | CAUTION: As with all semiconductors, stress listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Performance Characteristics" are the only conditions recommended for satisfactory device operation. ## **Operating Conditions** | Supply Voltage | | |-------------------------------------------------------------|--| | Input Rise and Fall Times at VCC = 4.5V (TR, TF) 500ns Max | | | Operating Temperature Range (T <sub>A</sub> )55°C to +125°C | | ## ## **TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS** | | | (NOTE 1) | GROUP A<br>SUBGRO | | LIM | ITS | | |-----------------------------------|--------|-------------------------------------------------------------|-------------------|----------------------|-------------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | UPS | TEMPERATURE | MIN | MAX | UNITS | | Quiescent Current | ICC | VCC = 5.5V,<br>VIN = VCC or GND | 1 | +25°C | - | 40 | μA | | | | VIIV - VCC OF GND | 2, 3 | +125°C, -55°C | - | 750 | μA | | Output Current (Sink) | IOL | VCC = 4.5V, VIH = 4.5V,<br>VOUT = 0.4V, VIL = 0V | 1 | +25°C | 7.2 | - | mA | | | | VOOT = 0.4V, VIL = 0V | 2, 3 | +125°C, -55°C | 6.0 | - | mA | | Output Current<br>(Source) | IOH | VCC = 4.5V, VIH = 4.5V,<br>VOUT = VCC -0.4V. | 1 | +25°C | -7.2 | - | mA | | (Source) | | VIL = 0V | 2, 3 | +125°C, -55°C | -6.0 | - | mA | | Output Voltage Low | VOL | VCC = 4.5V, VIH = 3.15V,<br>IOL = 50μA, VIL = 1.35V | 1, 2, 3 | +25°C, +125°C, -55°C | - | 0.1 | V | | | | VCC = 5.5V, VIH = 3.85V,<br>IOL = 50μA, VIL = 1.65V | 1, 2, 3 | +25°C, +125°C, -55°C | - | 0.1 | V | | Output Voltage High | VOH | VCC = 4.5V, VIH = 3.15V,<br>IOH = -50μA, VIL = 1.35V | 1, 2, 3 | +25°C, +125°C, -55°C | VCC<br>-0.1 | - | V | | | | VCC = 5.5V, VIH = 3.85V,<br>IOH = -50μA, VIL = 1.65V | 1, 2, 3 | +25°C, +125°C, -55°C | VCC<br>-0.1 | - | V | | Input Leakage<br>Current | IIN | VCC = 5.5V, VIN = VCC or GND | 1 | +25°C | - | ±0.5 | μA | | Current | | GIND | 2, 3 | +125°C, -55°C | - | ±5.0 | μΑ | | Noise Immunity<br>Functional Test | FN | VCC = 4.5V,<br>VIH = 0.70(VCC),<br>VIL = 0.30(VCC) (Note 2) | 7, 8A, 8B | +25°C, +125°C, -55°C | - | - | - | ## NOTES: - 1. All voltages reference to device GND. - 2. For functional tests VO ≥ 4.0V is recognized as a logic "1", and VO ≤ 0.5V is recognized as a logic "0". TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (NOTES 1, 2) | GROUP A<br>SUBGRO | | LIM | IITS | | |-------------------|--------|--------------|-------------------|---------------|-----|------|-------| | PARAMETER | SYMBOL | CONDITIONS | UPS | TEMPERATURE | MIN | MAX | UNITS | | Address to Output | TPLH | VCC = 4.5V | 9 | +25°C | 2 | 28 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 34 | ns | | | TPHL | VCC = 4.5V | 9 | +25°C | 2 | 28 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 34 | ns | | Enable to Output | TPLH | VCC = 4.5V | 9 | +25°C | 2 | 27 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 33 | ns | | | TPHL | VCC = 4.5V | 9 | +25°C | 2 | 27 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 33 | ns | ## NOTES: - 1. All voltages referenced to device GND. - 2. AC measurements assume RL = $500\Omega$ , CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = VCC. **TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS** | | | | | | LIM | ITS | | |-------------------------------|--------------|----------------------|-------|-------------|-----|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | UNITS | | Capacitance Power Dissipation | CPD | VCC = 5.0V, f = 1MHz | 1 | +25°C | - | 78 | pF | | Dissipation | | | 1 | +125°C | - | 113 | pF | | Input Capacitance | CIN | VCC = 5.0V, f = 1MHz | 1 | +25°C | - | 10 | pF | | | | | 1 | +125°C | - | 10 | pF | | Output Transition<br>Time | TTHL<br>TTLH | VCC = 4.5V | 1 | +25°C | - | 15 | ns | | | | | 1 | +125°C | - | 22 | ns | #### NOTE: TABLE 4. DC POST RADIATION ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (NOTES 1, 2) | | | RAD | | |-------------------------|--------|------------------------------------------------|-------|------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | TEMP. | MIN | MAX | UNITS | | Quiescent Current | ICC | VCC = 5.5V, VIN = VCC or GND | +25°C | - | 0.75 | mA | | Output Current (Sink) | IOL | VCC = 4.5V, VIN = VCC or GND, VOUT = 0.4V | +25°C | 6.0 | - | mA | | Output Current (Source) | IOH | VCC = 4.5V, VIN = VCC or GND, VOUT = VCC -0.4V | +25°C | -6.0 | - | mA | <sup>1.</sup> The parameters listed in Table 3 are controlled via design or process parameters. Min and Max Limits are guaranteed but not directly tested. These parameters are characterized upon initial design release and upon design changes which affect these characteristics. TABLE 4. DC POST RADIATION ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) | | | (NOTES 1, 2) | | 200K RAD<br>LIMITS | | | |-----------------------------------|--------|-----------------------------------------------------------------------|-------|--------------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | TEMP. | MIN | MAX | UNITS | | Output Voltage Low | VOL | VCC = 4.5V and 5.5V, VIH = 0.70(VCC),<br>VIL = 0.30(VCC), IOL = 50μA | +25°C | - | 0.1 | V | | Output Voltage High | VOH | VCC = 4.5V and 5.5V, VIH = 0.70(VCC),<br>VIL = 0.30(VCC), IOH = -50μA | +25°C | VCC<br>-0.1 | - | V | | Input Leakage Current | IIN | VCC = 5.5V, VIN = VCC or GND | +25°C | - | ±5 | μΑ | | Noise Immunity<br>Functional Test | FN | VCC = 4.5V, VIH = 0.70(VCC), VIL = 0.30(VCC),<br>(Note 3) | +25°C | - | - | - | | Address to Output | TPLH | VCC = 4.5V | +25°C | 2 | 34 | ns | | | TPHL | VCC = 4.5V | +25°C | 2 | 34 | ns | | Enable to Output | TPLH | VCC = 4.5V | +25°C | 2 | 33 | ns | | | TPHL | VCC = 4.5V | +25°C | 2 | 33 | ns | #### NOTES: - 1. All voltages referenced to device GND. - 2. AC measurements assume RL = $500\Omega$ , CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = VCC. - 3. For functional tests $VO \ge 4.0V$ is recognized as a logic "1", and $VO \le 0.5V$ is recognized as a logic "0". TABLE 5. BURN-IN AND OPERATING LIFE TEST, DELTA PARAMETERS (+25°C) | PARAMETER | GROUP B<br>SUBGROUP | DELTA LIMIT | |-----------|---------------------|----------------| | ICC | 5 | 12µA | | IOL/IOH | 5 | -15% of 0 Hour | **TABLE 6. APPLICABLE SUBGROUPS** | CONFORMANCE GROUPS | | METHOD | GROUP A SUBGROUPS | READ AND RECORD | |--------------------------------|--------------|-------------|---------------------------------------|------------------------------| | Initial Test (Prebu | rn-ln) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | Interim Test I (Pos | stburn-In) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | Interim Test II (Po | estburn-In) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | PDA | | 100%/5004 | 1, 7, 9, Deltas | | | Interim Test III (Postburn-In) | | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | PDA | | 100%/5004 | 1, 7, 9, Deltas | | | Final Test | | 100%/5004 | 2, 3, 8A, 8B, 10, 11 | | | Group A (Note 1) | | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11 | | | Group B | Subgroup B-5 | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11, Deltas | Subgroups 1, 2, 3, 9, 10, 11 | | Subgroup B-6 | | Sample/5005 | 1, 7, 9 | | | Group D | <u>.</u> | Sample/5005 | 1, 7, 9 | | ## NOTE: 1. Alternate group A inspection in accordance with method 5005 of MIL-STD-883 may be exercised. ## **TABLE 7. TOTAL DOSE IRRADIATION** | | | TEST | | READ AND RECORD | | |--------------------|--------|---------|----------|-----------------|------------------| | CONFORMANCE GROUPS | METHOD | PRE RAD | POST RAD | PRE RAD | POST RAD | | Group E Subgroup 2 | 5005 | 1, 7, 9 | Table 4 | 1, 9 | Table 4 (Note 1) | ## NOTE: ## TABLE 8. STATIC AND DYNAMIC BURN-IN TEST CONNECTIONS | | | | | OSCILLATOR | | |---------------------------------------------|----------|---------------------|------------------------------------------|------------|-------| | OPEN | GROUND | 1/2 VCC = 3V ± 0.5V | $\text{VCC} = \text{6V} \pm \text{0.5V}$ | 50kHz | 25kHz | | STATIC BURN-IN I TEST CONNECTIONS (Note 1) | | | | | | | 7, 9 - 15 | 1 - 6, 8 | | 16 | | | | STATIC BURN-IN II TEST CONNECTIONS (Note 1) | | | | | | | 7, 9 - 15 | 8 | - | 1 - 6, 16 | - | - | | DYNAMIC BURN-IN TEST CONNECTIONS (Note 2) | | | | | | | - | 4, 5, 8 | 7, 9 - 15 | 3, 6, 16 | 2 | 1 | #### NOTES: - 1. Each pin except VCC and GND will have a resistor of 10K $\Omega\pm5\%$ for static burn-in - 2. Each pin except VCC and GND will have a resistor of $680\Omega\pm5\%$ for dynamic burn-in TABLE 9. IRRADIATION TEST CONNECTIONS | OPEN | GROUND | VCC = 5V $\pm$ 0.5V | |-----------|--------|---------------------| | 7, 9 - 15 | 8 | 1 - 6, 16 | NOTE: Each pin except VCC and GND will have a resistor of 47K $\Omega$ $\pm$ 5% for irradiation testing. Group E, Subgroup 2, sample size is 4 dice/wafer 0 failures. <sup>1.</sup> Except FN test which will be performed 100% Go/No-Go. ## Space Level Product Flow - 'MS' Wafer Lot Acceptance (All Lots) Method 5007 (Includes SEM) GAMMA Radiation Verification (Each Wafer) Method 1019, 4 Samples/Wafer, 0 Rejects 100% Nondestructive Bond Pull, Method 2023 Sample - Wire Bond Pull Monitor, Method 2011 Sample - Die Shear Monitor, Method 2019 or 2027 100% Internal Visual Inspection, Method 2010, Condition A 100% Temperature Cycle, Method 1010, Condition C, 10 Cycles 100% Constant Acceleration, Method 2001, Condition per Method 5004 100% PIND, Method 2020, Condition A 100% External Visual 100% Serialization 100% Initial Electrical Test (T0) 100% Static Burn-In 1, Condition A or B, 24 hrs. min., +125°C min., Method 1015 100% Interim Electrical Test 1 (T1) 100% Delta Calculation (T0-T1) 100% Static Burn-In 2, Condition A or B, 24 hrs. min., +125°C min., Method 1015 100% Interim Electrical Test 2 (T2) 100% Delta Calculation (T0-T2) 100% PDA 1, Method 5004 (Notes 1and 2) 100% Dynamic Burn-In, Condition D, 240 hrs., +125°C or Equivalent, Method 1015 100% Interim Electrical Test 3 (T3) 100% Delta Calculation (T0-T3) 100% PDA 2, Method 5004 (Note 2) 100% Final Electrical Test 100% Fine/Gross Leak, Method 1014 100% Radiographic, Method 2012 (Note 3) 100% External Visual, Method 2009 Sample - Group A, Method 5005 (Note 4) 100% Data Package Generation (Note 5) #### NOTES: - 1. Failures from Interim electrical test 1 and 2 are combined for determining PDA 1. - 2. Failures from subgroup 1, 7, 9 and deltas are used for calculating PDA. The maximum allowable PDA = 5% with no more than 3% of the failures from subgroup 7. - 3. Radiographic (X-Ray) inspection may be performed at any point after serialization as allowed by Method 5004. - 4. Alternate Group A testing may be performed as allowed by MIL-STD-883, Method 5005. - 5. Data Package Contents: - Cover Sheet (Intersil Name and/or Logo, P.O. Number, Customer Part Number, Lot Date Code, Part Number, Lot Number, Quantity). - · Wafer Lot Acceptance Report (Method 5007). Includes reproductions of SEM photos with percent of step coverage. - GAMMA Radiation Report. Contains Cover page, disposition, Rad Dose, Lot Number, Test Package used, Specification Numbers, Test equipment, etc. Radiation Read and Record data on file at Renesas. - · X-Ray report and film. Includes penetrometer measurements. - Screening, Electrical, and Group A attributes (Screening attributes begin after package seal). - · Lot Serial Number Sheet (Good units serial number and lot number). - Variables Data (All Delta operations). Data is identified by serial number. Data header includes lot number and date of test. - The Certificate of Conformance is a part of the shipping invoice and is not part of the Data Book. The Certificate of Conformance is signed by an authorized Quality Representative. # AC Timing Diagrams ## **AC VOLTAGE LEVELS** | PARAMETER | HCS | UNITS | |-----------|------|-------| | VCC | 4.50 | V | | VIH | 4.50 | V | | VS | 2.25 | V | | VIL | 0 | V | | GND | 0 | V | # **AC Load Circuit** ## Die Characteristics **DIE DIMENSIONS:** 85 x 101 mils **METALLIZATION:** Type: SiAI Metal Thickness: 11kÅ ± 1kÅ ## **GLASSIVATION:** Type: SiO<sub>2</sub> Thickness: 13kÅ ± 2.6kÅ ## **WORST CASE CURRENT DENSITY:** $< 2.0 \times 10^5 \text{A/cm}^2$ ## **BOND PAD SIZE:** 100μm x 100μm 4 x 4 mils ## Metallization Mask Layout ## HCS138MS NOTE: The die diagram is a generic plot from a similar HCS device. It is intended to indicate approximate die size and bond pad location. The mask series for the HCS138 is TA14361A. # **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision. | DATE | REVISION | CHANGE | |--------------|----------|-----------------------------------------------------------------| | Feb 24, 2022 | 3.01 | Updated the Functional Diagram. Added Revision History section. | ## **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ## **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ## **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/