### HIP2100 100V/2A Peak, Low Cost, High Frequency Half Bridge Driver FN4022 Rev.16.00 Aug 8, 2019 The <u>HIP2100</u> is a high frequency, 100V Half Bridge N-Channel power MOSFET driver IC. The low-side and high-side gate drivers are independently controlled and matched to 8ns. This gives the user maximum flexibility in dead-time selection and driver protocol. Undervoltage protection on both the low-side and high-side supplies force the outputs low. An on-chip diode eliminates the discrete diode required with other driver ICs. A new level-shifter topology yields the low-power benefits of pulsed operation with the safety of DC operation. Unlike some competitors, the high-side output returns to its correct state after a momentary undervoltage of the high-side supply. ### **Applications** - · Telecom Half Bridge Power Supplies - · Avionics DC/DC Converters - · Two-Switch Forward Converters - · Active Clamp Forward Converters #### Related Literature For a full list of related documents, visit our website: • HIP2100 device page #### Features - · Drives N-Channel MOSFET Half Bridge - · SOIC, EPSOIC, and QFN Package Options - SOIC and EPSOIC Packages Compliant with 100V Conductor Spacing Guidelines of IPC-2221 - · Pb-Free (RoHS Compliant) - Bootstrap Supply Max Voltage to 114VDC - On-Chip 1Ω Bootstrap Diode - Fast Propagation Times for Multi-MHz Circuits - Drives 1000pF Load with Rise and Fall Times Typ 10ns - CMOS Input Thresholds for Improved Noise Immunity - · Independent Inputs for Non-Half Bridge Topologies - · No Start-Up Problems - Outputs Unaffected by Supply Glitches, HS Ringing Below Ground, or HS Slewing at High dv/dt - · Low Power Consumption - · Wide Supply Range - · Supply Undervoltage Protection - 3Ω Driver Output Resistance - QFN Package: - Compliant to JEDEC PUB95 MO-220 QFN - Quad Flat No Leads - Package Outline - Near Chip Scale Package Footprint, which Improves PCB Efficiency and has a Thinner Profile # **Ordering Information** | PART NUMBER<br>(Notes 2, 3) | PART<br>MARKING | TEMP. RANGE (°C) | TAPE AND REEL<br>(Units) (Note 1) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # | |-----------------------------|------------------|------------------|-----------------------------------|-----------------------------|----------------| | HIP2100IBZ | 2100 IBZ | -40 to +125 | - | 8 Ld SOIC | M8.15 | | HIP2100IBZT | 2100 IBZ | -40 to +125 | 2.5k | 8 Ld SOIC | M8.15 | | HIP2100EIBZ | 2100 EIBZ | -40 to +125 | - | 8 Ld EPSOIC | M8.15C | | HIP2100EIBZT | 2100 EIBZ | -40 to +125 | 2.5k | 8 Ld EPSOIC | M8.15C | | HIP2100IRZ | HIP 2100IRZ | -40 to +125 | - | 16 Ld 5x5 QFN | L16.5x5 | | HIP2100IRZT | HIP 2100IRZ | -40 to +125 | 6k | 16 Ld 5x5 QFN | L16.5x5 | | HIP2100EVAL2 | Evaluation Board | | | , | | #### NOTES: - 1. See <u>TB347</u> for details about reel specifications. - 2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020. - 3. For Moisture Sensitivity Level (MSL), see the HIP2100 device page. For more information about MSL, see TB363. #### **Pinouts** ## Pin Descriptions | SYMBOL | DESCRIPTION | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DD}$ | Positive Supply to lower gate drivers. De-couple this pin to V <sub>SS</sub> . Bootstrap diode connected to HB. | | НВ | High-Side Bootstrap supply. External bootstrap capacitor is required. Connect positive side of bootstrap capacitor to this pin. Bootstrap diode is on-chip. | | НО | High-Side Output. Connect to gate of High-Side power MOSFET. | | HS | High-Side Source connection. Connect to source of High-Side power MOSFET. Connect negative side of bootstrap capacitor to this pin. | | HI | High-Side input. | | LI | Low-Side input. | | V <sub>SS</sub> | Chip negative supply, generally will be ground. | | LO | Low-Side Output. Connect to gate of Low-Side power MOSFET. | | EPAD | Exposed Pad. Connect to ground or float. The EPAD is electrically isolated from all other pins. | # Application Block Diagram # Functional Block Diagram \*EPAD = Exposed Pad. The EPAD is electrically isolated from all other pins. For best thermal performance connect the EPAD to the PCB power ground plane. FIGURE 1. TWO-SWITCH FORWARD CONVERTER FIGURE 2. FORWARD CONVERTER WITH AN ACTIVE CLAMP ### **Absolute Maximum Ratings** | Supply Voltage, V <sub>DD.</sub> V <sub>HB</sub> -V <sub>HS</sub> (Notes 4, 5)0.3V to 1 | 8V | |-----------------------------------------------------------------------------------------|-----| | LI and HI Voltages (Note 5)0.3V to V <sub>DD</sub> +0. | .3V | | Voltage on LO ( <u>Note 4</u> )0.3V to V <sub>DD</sub> +0. | .3V | | Voltage on HO (Note 4) V <sub>HS</sub> -0.3V to V <sub>HB</sub> +0. | 3V | | Voltage on HS (Continuous) (Note 4)1V to 11 | 0V | | Voltage on HB ( <u>Note 4</u> ) +11 | 8V | | Average Current in V <sub>DD</sub> to HB diode100r | mΑ | | ESD Classification Class 1 (1) | κV) | ### **Maximum Recommended Operating Conditions** | Supply Voltage, V <sub>DD</sub> | +9V to 14.0VDC | |-----------------------------------------------------|----------------------------------------------------------| | Voltage on HS | 1V to 100V | | Voltage on HS | .(Repetitive Transient) -5V to 105V | | Voltage on HB V <sub>HS</sub> +8V to V <sub>H</sub> | S+14.0V and V <sub>DD</sub> -1V to V <sub>DD</sub> +100V | | HS Slew Rate | <50V/ns | #### **Thermal Information** | Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | |--------------------------------------------|------------------------|------------------------| | SOIC (Note 6) | 95 | 50 | | EPSOIC (Note 7) | 40 | 3.0 | | QFN (Note 7) | 37 | 6.5 | | Max Power Dissipation at +25°C in Free Air | (SOIC, Note | <u>6</u> ) 1.3W | | Max Power Dissipation at +25°C in Free Air | (EPSOIC, No | <u>ote 7</u> ) 3.1W | | Max Power Dissipation at +25°C in Free Air | (QFN, Note 7 | ) 3.3W | | Storage Temperature Range | <b>65</b> ° | °C to +150°C | | Junction Temperature Range | <b></b> 55' | °C to +150°C | | Pb-Free Reflow Profile | | . see <u>TB493</u> | | | | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 4. The HIP2100 is capable of derated operation at supply voltages exceeding 14V. Figure 16 on page 9 shows the high-side voltage derating curve for this mode of operation. - 5. All voltages referenced to $\ensuremath{V_{SS}}$ unless otherwise specified. - 6. θ<sub>JA</sub> is measured with the component mounted on a high-effective thermal conductivity test board in free air. See TB379 for details. - θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. θ<sub>JC</sub>, the "case temp" is measured at the center of the exposed metal pad on the package underside. See <u>TB379</u> for details. ### **Electrical Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO, unless otherwise specified. | | | | T <sub>J</sub> = +25°C | | T <sub>J</sub> = -40°C | TO +125°C | | | |------------------------------------------|-------------------|------------------------------------------|------------------------|------|------------------------|--------------------------|--------------------------|------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | ТҮР | MAX | MIN<br>( <u>Note 8</u> ) | MAX<br>( <u>Note 8</u> ) | UNIT | | SUPPLY CURRENTS | | | ' | | | | | | | V <sub>DD</sub> Quiescent Current | I <sub>DD</sub> | LI = HI = 0V | - | 0.1 | 0.15 | - | 0.2 | mA | | V <sub>DD</sub> Operating Current | I <sub>DDO</sub> | f = 500kHz | - | 1.5 | 2.5 | - | 3 | mA | | Total HB Quiescent Current | I <sub>HB</sub> | LI = HI = 0V | - | 0.1 | 0.15 | - | 0.2 | mA | | Total HB Operating Current | Інво | f = 500kHz | - | 1.5 | 2.5 | - | 3 | mA | | HB to V <sub>SS</sub> Current, Quiescent | I <sub>HBS</sub> | V <sub>HS</sub> = V <sub>HB</sub> = 114V | - | 0.05 | 1 | - | 10 | μΑ | | HB to V <sub>SS</sub> Current, Operating | I <sub>HBSO</sub> | f = 500kHz | - | 0.7 | - | - | - | mA | | INPUT PINS | • | | <u>'</u> | | | | | | | Low Level Input Voltage Threshold | V <sub>IL</sub> | | 4 | 5.4 | - | 3 | - | V | | High Level Input Voltage Threshold | V <sub>IH</sub> | | - | 5.8 | 7 | - | 8 | V | | Input Voltage Hysteresis | V <sub>IHYS</sub> | | - | 0.4 | - | - | - | V | | Input Pulldown Resistance | R <sub>I</sub> | | - | 200 | - | 100 | 500 | kΩ | | UNDERVOLTAGE PROTECTION | • | | <u>'</u> | | | | | | | V <sub>DD</sub> Rising Threshold | V <sub>DDR</sub> | | 7 | 7.3 | 7.8 | 6.5 | 8 | V | | V <sub>DD</sub> Threshold Hysteresis | $V_{DDH}$ | | - | 0.5 | - | - | - | V | | HB Rising Threshold | V <sub>HBR</sub> | | 6.5 | 6.9 | 7.5 | 6 | 8 | V | | HB Threshold Hysteresis | V <sub>HBH</sub> | | - | 0.4 | - | - | - | V | # Electrical Specifications $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO, unless otherwise specified. (Continued) | | | | T <sub>J</sub> = +25°C | | T <sub>J</sub> = -40°C | TO +125°C | | | |------------------------------|------------------|-------------------------------------------------------------------------------|------------------------|------|------------------------|--------------------------|--------------------------|------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | ТҮР | MAX | MIN<br>( <u>Note 8</u> ) | MAX<br>( <u>Note 8</u> ) | UNIT | | BOOT STRAP DIODE | ' | | <u>'</u> | | I. | | | | | Low-Current Forward Voltage | $V_{DL}$ | I <sub>VDD-HB</sub> = 100μA | - | 0.45 | 0.55 | - | 0.7 | V | | High-Current Forward Voltage | $V_{DH}$ | I <sub>VDD-HB</sub> = 100mA | - | 0.7 | 0.8 | - | 1 | V | | Dynamic Resistance | R <sub>D</sub> | I <sub>VDD-HB</sub> = 100mA | - | 0.8 | 1 | - | 1.5 | Ω | | LO GATE DRIVER | <u>'</u> | | , | | 1 | 1 | | | | Low Level Output Voltage | V <sub>OLL</sub> | I <sub>LO</sub> = 100mA | - | 0.25 | 0.3 | - | 0.4 | V | | High Level Output Voltage | V <sub>OHL</sub> | I <sub>LO</sub> = -100mA, V <sub>OHL</sub> = V <sub>DD</sub> -V <sub>LO</sub> | - | 0.25 | 0.3 | - | 0.4 | V | | Peak Pullup Current | I <sub>OHL</sub> | V <sub>LO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pulldown Current | l <sub>OLL</sub> | V <sub>LO</sub> = 12V | - | 2 | - | - | - | Α | | HO GATE DRIVER | | | " | | I | I . | | | | Low Level Output Voltage | V <sub>OLH</sub> | I <sub>HO</sub> = 100mA | - | 0.25 | 0.3 | - | 0.4 | V | | High Level Output Voltage | V <sub>OHH</sub> | I <sub>HO</sub> = -100mA, V <sub>OHH</sub> = V <sub>HB</sub> -V <sub>HO</sub> | - | 0.25 | 0.3 | - | 0.4 | V | | Peak Pullup Current | Гонн | V <sub>HO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pulldown Current | lolh | V <sub>HO</sub> = 12V | - | 2 | - | - | - | Α | ### $\textbf{Switching Specifications} \quad V_{DD} = V_{HB} = 12 \text{V}, V_{SS} = V_{HS} = 0 \text{V}, \text{No Load on LO or HO, unless otherwise specified.}$ | | | | T <sub>J</sub> = +25°C | | $T_J = -40^{\circ}C \text{ TO } +125^{\circ}C$ | | | | |-------------------------------------------------------------|-----------------------------------|--------------------------|------------------------|-----|------------------------------------------------|--------------------------|--------------------------|------| | PARAMETERS | SYMBOL | TEST<br>CONDITIONS | MIN | TYP | MAX | MIN<br>( <u>Note 8</u> ) | MAX<br>( <u>Note 8</u> ) | UNIT | | Lower Turn-Off Propagation Delay (LI Falling to LO Falling) | t <sub>LPHL</sub> | | - | 20 | 35 | - | 45 | ns | | Upper Turn-Off Propagation Delay (HI Falling to HO Falling) | tHPHL | | - | 20 | 35 | - | 45 | ns | | Lower Turn-On Propagation Delay (LI Rising to LO Rising) | tLPLH | | - | 20 | 35 | - | 45 | ns | | Upper Turn-On Propagation Delay (HI Rising to HO Rising) | t <sub>HPLH</sub> | | - | 20 | 35 | - | 45 | ns | | Delay Matching: Lower Turn-On and Upper Turn-Off | t <sub>MON</sub> | | - | 2 | 8 | - | 10 | ns | | Delay Matching: Lower Turn-Off and Upper Turn-On | t <sub>MOFF</sub> | | - | 2 | 8 | - | 10 | ns | | Either Output Rise/Fall Time | t <sub>RC</sub> , t <sub>FC</sub> | C <sub>L</sub> = 1000pF | - | 10 | - | - | - | ns | | Either Output Rise/Fall Time (3V to 9V) | t <sub>R</sub> , t <sub>F</sub> | C <sub>L</sub> = 0.1µF | - | 0.5 | 0.6 | - | 0.8 | μs | | Either Output Rise Time Driving DMOS | t <sub>RD</sub> | C <sub>L</sub> = IRFR120 | - | 20 | - | - | - | ns | | Either Output Fall Time Driving DMOS | t <sub>FD</sub> | C <sub>L</sub> = IRFR120 | - | 10 | - | - | - | ns | | Minimum Input Pulse Width that Changes the Output | t <sub>PW</sub> | | - | - | - | - | 50 | ns | | Bootstrap Diode Turn-On or Turn-Off Time | t <sub>BS</sub> | | - | 10 | - | - | - | ns | #### NOTE: 8. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. # **Timing Diagrams** HI LO t<sub>MOFF</sub> t FIGURE 4. # **Typical Performance Curves** FIGURE 5. OPERATING CURRENT vs FREQUENCY FIGURE 7. HIGH LEVEL OUTPUT VOLTAGE vs TEMPERATURE FIGURE 6. HB TO $V_{SS}$ OPERATING CURRENT vs FREQUENCY FIGURE 8. LOW LEVEL OUTPUT VOLTAGE vs TEMPERATURE # Typical Performance Curves (Continued) FIGURE 9. UNDERVOLTAGE LOCKOUT THRESHOLD vs TEMPERATURE FIGURE 10. UNDERVOLTAGE LOCKOUT HYSTERESIS vs TEMPERATURE FIGURE 11. PROPAGATION DELAYS vs TEMPERATURE FIGURE 12. PEAK PULLUP CURRENT vs OUTPUT VOLTAGE FIGURE 13. PEAK PULLDOWN CURRENT vs OUTPUT VOLTAGE FIGURE 14. BOOTSTRAP DIODE I-V CHARACTERISTICS # Typical Performance Curves (Continued) FIGURE 15. QUIESCENT CURRENT vs VOLTAGE FIGURE 16. $V_{\mbox{\scriptsize HS}}$ VOLTAGE vs $V_{\mbox{\scriptsize DD}}$ VOLTAGE # **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision. | DATE | REVISION | CHANGE | |--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Aug 8, 2019 | FN4022.16 | Added Related Literature Updated Links throughout. Updated Ordering Information table by removing retired parts, adding tape and reel information, and adding Note 3. Removed all information for DFN package. Removed About Intersil section. Updated disclaimer Updated POD M8.15C to the latest revision changes are as follows: -Updated Millimeter MIN and MAX values for A from: 1.43 MIN and 1.68 MAX to: 1.422 MIN and 1.700 MAX -Updated Inch MAX for A from: 0.066 to: 0.067 -A1 Inches changed MIN from: 0.001 to 0.0, and A1 Millimeters MIN from 0.03 to 0.0 -L Millimeter Min changed from: 0.41 to 0.406 | | Aug 31, 2015 | FN4022.15 | Updated Ordering Information Table on page 2. Added Revision History and About Intersil sections. Updated POD M8.15 from rev 1 to rev 4. Changes since rev 1: Updated to new format by removing table, moving dimensions onto drawing and adding land pattern Typical Recommended Land Pattern, changed the following: 2.41(0.095) to 2.20(0.087) 0.76 (0.030) to 0.60(0.023) 0.200 to 5.20(0.205) Changed Note 1 "1982" to "1994" | ### Package Outline Drawings For the most recent package outline drawing, see M8.15. M8.15 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 4, 1/12 #### NOTES: - 1. Dimensioning and tolerancing per ANSI Y14.5M-1994. - Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - ${\bf 5.} \ \ {\bf Terminal\ numbers\ are\ shown\ for\ reference\ only}.$ - 6. The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - 7. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. - 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C. For the most recent package outline drawing, see M8.15C. M8.15C 8 Lead Narrow Body Small Outline Exposed Pad Plastic Package (EPSOIC) | | Inches | | Millim | | | |--------|-----------|--------|--------|-------|-------| | Symbol | Min | Max | Min | Max | Notes | | Α | 0.056 | 0.067 | 1.422 | 1.700 | - | | A1 | 0.0 | 0.005 | 0.0 | 0.13 | - | | В | 0.0138 | 0.0192 | 0.35 | 0.49 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.189 | 0.196 | 4.80 | 4.98 | 3 | | E | 0.150 | 0.157 | 3.811 | 3.99 | 4 | | е | 0.050 BSC | | 1.27 | BSC | - | | Н | 0.230 | 0.244 | 5.84 | 6.20 | - | | h | 0.010 | 0.016 | 0.25 | 0.41 | 5 | | L | 0.016 | 0.035 | 0.406 | 0.89 | 6 | | N | 8 | 3 | 8 | | 7 | | α | 0° | 8° | 0° | 8° | - | | Р | - | 0.126 | - | 3.200 | 11 | | P1 | - | 0.099 | - | 2.514 | 11 | Rev. 2 5/19 #### Notes: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion, and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - 10. Controlling dimension: Millimeter. Converted inch dimensions are not necessarily exact. - 11. Dimensions "P" and "P1" are thermal and/or electrical enhanced variations. Values shown are maximum size of exposed pad within lead count and body size. For the most recent package outline drawing, see <u>L16.5x5</u>. L16.5x5 16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (QFN) (COMPLIANT TO JEDEC MO-220VHHB ISSUE C) | SYMBOL | MIN | NOMINAL | MAX | NOTES | | |--------|------|----------|------|-------|--| | Α | 0.80 | 0.90 | 1.00 | - | | | A1 | - | - | 0.05 | - | | | A2 | - | - | 1.00 | 9 | | | A3 | | 0.20 REF | | 9 | | | b | 0.28 | 0.33 | 0.40 | 5, 8 | | | D | | 5.00 BSC | | - | | | D1 | | 4.75 BSC | | 9 | | | D2 | 2.55 | 2.70 | 2.85 | 7, 8 | | | E | | 5.00 BSC | | | | | E1 | | 4.75 BSC | | 9 | | | E2 | 2.55 | 2.70 | 2.85 | 7, 8 | | | е | | 0.80 BSC | | - | | | k | 0.25 | - | - | - | | | L | 0.35 | 0.60 | 0.75 | 8 | | | L1 | - | - | 0.15 | 10 | | | N | | 16 | | | | | Nd | | 4 | | | | | Ne | 4 | 4 | | 3 | | | Р | - | - | 0.60 | 9 | | | θ | - | - 12 | | 9 | | Rev. 2 10/02 #### NOTES: - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. Nd and Ne refer to the number of terminals on each D and E. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - Features and dimensions A2, A3, D1, E1, P & θ are present when Anvil singulation method is used and not present for saw singulation. - Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm. #### **Notice** - Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.4.0-1 November 2017) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/