

## General Description

The ICS853S004I is a low skew, high performance 1-to-4, 2.5V/3.3V Differential-to-LVPECL Fanout Buffer. Guaranteed output and part-to-part skew characteristics make the ICS853S004I ideal for those applications demanding well defined performance and repeatability.

## Features

- Four differential LVPECL outputs
- Differential LVPECL clock input pair
- PCLK, nPCLK pair can accept the following differential input levels: LVPECL, LVDS, CML
- Maximum output frequency: 2GHz
- Output skew: 25ps (maximum)
- Part-to-part skew: 100ps (maximum)
- Propagation delay: 500ps (maximum)
- Additive Phase Jitter, RMS: 0.10ps (maximum) @156.25MHz (12kHz - 20MHz)
- Clock enable signal synchronized to eliminate runt clock pulses
- LVPECL mode operating voltage supply range:  $V_{CC} = 2.375V$  to  $3.8V$ ,  $V_{EE} = 0V$
- $-40^{\circ}C$  to  $85^{\circ}C$  ambient operating temperature

## Block Diagram



## Pin Assignment



**ICS853S004I**  
16-Lead VFQFN  
Top View

**Table 1. Pin Descriptions**

| Number | Name     | Type   | Description                                        |                                                                                                                                                                                  |
|--------|----------|--------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2   | Q1, nQ1  | Output | Differential output pair. LVPECL interface levels. |                                                                                                                                                                                  |
| 3, 4   | Q2, nQ2  | Output | Differential output pair. LVPECL interface levels. |                                                                                                                                                                                  |
| 5, 6   | Q3, nQ3  | Output | Differential output pair. LVPECL interface levels. |                                                                                                                                                                                  |
| 7      | $V_{EE}$ | Power  | Negative supply pin.                               |                                                                                                                                                                                  |
| 8      | nc       | Unused | No connect.                                        |                                                                                                                                                                                  |
| 9      | PCLK     | Input  | Pulldown                                           | Non-inverting differential LVPECL clock input.                                                                                                                                   |
| 10     | nPCLK    | Input  | Pullup/<br>Pulldown                                | Inverting differential LVPECL clock input. $V_{CC}/2$ default when left floating.                                                                                                |
| 11     | $V_{BB}$ | Output | Bias voltage.                                      |                                                                                                                                                                                  |
| 12, 14 | $V_{CC}$ | Power  | Power supply pins.                                 |                                                                                                                                                                                  |
| 13     | nEN      | Input  | Pulldown                                           | Synchronizing clock enable. When LOW, clock outputs follow clock input. When HIGH, Qx outputs are forced low, nQx outputs are forced high. Single-ended LVPECL interface levels. |
| 15, 16 | Q0, nQ0  | Output | Differential output pair. LVPECL interface levels. |                                                                                                                                                                                  |

NOTE: *Pullup* and *Pulldown* refer to internal input resistors. See Table 2, *Pin Characteristics*, for typical values.

**Table 2. Pin Characteristics**

| Symbol         | Parameter                 | Test Conditions | Minimum | Typical | Maximum | Units     |
|----------------|---------------------------|-----------------|---------|---------|---------|-----------|
| $R_{PULLDOWN}$ | Input Pulldown Resistor   |                 |         | 37      |         | $k\Omega$ |
| $R_{VCC/2}$    | Pullup/Pulldown Resistors |                 |         | 37      |         | $k\Omega$ |

## Function Tables

Table 3A. Control Input Function Table

| Inputs | Outputs       |                |
|--------|---------------|----------------|
| nEN    | Q[0:3]        | nQ[0:3]        |
| 1      | Disabled; Low | Disabled; High |
| 0      | Enabled       | Enabled        |

After nEN switches, the clock outputs are disabled or enabled following a falling input clock edge as shown in *Figure 1*. In the active mode, the state of the outputs are a function of the PCLK/nPCLK input as described in Table 3B.



Figure 1. nEN Timing Diagram

Table 3B. Clock Input Function Table

| Inputs         |                | Outputs |         | Input to Output Mode         | Polarity      |
|----------------|----------------|---------|---------|------------------------------|---------------|
| PCLK           | nPCLK          | Q0:Q3   | nQ0:nQ3 |                              |               |
| 0              | 1              | LOW     | HIGH    | Differential to Differential | Non-Inverting |
| 1              | 0              | HIGH    | LOW     | Differential to Differential | Non-Inverting |
| 0              | Biased; NOTE 1 | LOW     | HIGH    | Single-Ended to Differential | Non-Inverting |
| 1              | Biased; NOTE 1 | HIGH    | LOW     | Single-Ended to Differential | Non-Inverting |
| Biased; NOTE 1 | 0              | HIGH    | LOW     | Single-Ended to Differential | Inverting     |
| Biased; NOTE 1 | 1              | LOW     | HIGH    | Single-Ended to Differential | Inverting     |

NOTE 1: Please refer to the Application Information section, *Wiring the Differential Input to Accept Single-ended Levels*.

## Absolute Maximum Ratings

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                  | Rating                             |
|-------------------------------------------------------|------------------------------------|
| Supply Voltage, $V_{CC}$                              | 4.6V (LVPECL mode, $V_{EE} = 0V$ ) |
| Inputs, $V_I$                                         | -0.5V to $V_{CC} + 0.5V$           |
| Outputs, $I_O$<br>Continuous Current<br>Surge Current | 50mA<br>100mA                      |
| $V_{BB}$ Sink//Source, $I_{BB}$                       | $\pm 0.5mA$                        |
| Operating Temperature Range, $T_A$                    | -40°C to +85°C                     |
| Package Thermal Impedance, $\theta_{JA}$              | 74.7°C/W (0 mps)                   |
| Storage Temperature, $T_{STG}$                        | -65°C to 150°C                     |

## DC Electrical Characteristics

Table 4A. Power Supply DC Characteristics,  $V_{CC} = 2.375V$  to 3.8V;  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to 85°C

| Symbol   | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|----------|-------------------------|-----------------|---------|---------|---------|-------|
| $V_{CC}$ | Positive Supply Voltage |                 | 2.375   | 3.3     | 3.8     | V     |
| $I_{EE}$ | Power Supply Current    |                 |         |         | 68      | mA    |

**Table 4B. DC Characteristics,  $V_{CC} = 3.3V$ ;  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$** 

| Symbol    | Parameter                                    | -40°C            |       |       | 25°C  |       |       | 85°C  |       |       | Units |
|-----------|----------------------------------------------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|           |                                              | Min              | Typ   | Max   | Min   | Typ   | Max   | Min   | Typ   | Max   |       |
| $V_{OH}$  | Output High Voltage; NOTE 1                  | 2.175            | 2.275 | 2.50  | 2.165 | 2.295 | 2.495 | 2.160 | 2.295 | 2.485 | V     |
| $V_{OL}$  | Output Low Voltage; NOTE 1                   | 1.405            | 1.545 | 1.68  | 1.40  | 1.52  | 1.615 | 1.39  | 1.535 | 1.63  | V     |
| $V_{IH}$  | Input High Voltage   nEN                     | 2.075            |       | 2.36  | 2.075 |       | 2.36  | 2.075 |       | 2.36  | V     |
| $V_{IL}$  | Input Low Voltage   nEN                      | 1.43             |       | 1.765 | 1.43  |       | 1.765 | 1.43  |       | 1.765 | V     |
| $V_{BB}$  | Output Voltage Reference; NOTE 2             | 1.72             |       | 2.00  | 1.72  |       | 2.00  | 1.72  |       | 2.00  | V     |
| $V_{CMR}$ | Input High Voltage Common Mode Range; NOTE 3 | 1.2              |       | 3.3   | 1.2   |       | 3.3   | 1.2   |       | 3.3   | V     |
| $V_{PP}$  | Peak-to-Peak Input Voltage; NOTE 4           | 150              | 800   | 1200  | 150   | 800   | 1200  | 150   | 800   | 1200  | mV    |
| $I_{IH}$  | Input High Current                           | nEN, PCLK, nPCLK |       | 150   |       |       | 150   |       |       | 150   | µA    |
| $I_{IL}$  | Input Low Current                            | nEN, PCLK        | -10   |       | -10   |       |       | -10   |       |       | µA    |
|           |                                              | nPCLK            | -150  |       | -150  |       |       | -150  |       |       | µA    |

NOTE: Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.165V to -0.5V.

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{CC} - 2V$ .

NOTE 2: Single-ended input operation is limited.  $V_{CC} \geq 3V$  in LVPECL mode.

NOTE 3: Common mode voltage is defined as  $V_{IH}$  for the differential inputs.

NOTE 4: The  $V_{CMR}$  and  $V_{PP}$  levels should be such that the input low voltage never goes below  $V_{EE}$ .

**Table 4C. LVPECL DC Characteristics,  $V_{CC} = 2.5V$ ;  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$** 

| Symbol    | Parameter                                       | -40°C            |       |       | 25°C  |       |       | 85°C  |       |       | Units |
|-----------|-------------------------------------------------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|           |                                                 | Min              | Typ   | Max   | Min   | Typ   | Max   | Min   | Typ   | Max   |       |
| $V_{OH}$  | Output High Voltage; NOTE 1                     | 1.375            | 1.475 | 1.70  | 1.425 | 1.495 | 1.69  | 1.40  | 1.495 | 1.685 | V     |
| $V_{OL}$  | Output Low Voltage; NOTE 1                      | 0.605            | 0.745 | 0.88  | 0.625 | 0.72  | 0.86  | 0.64  | 0.735 | 0.85  | V     |
| $V_{IH}$  | Input High Voltage   nEN                        | 1.275            |       | 1.56  | 1.275 |       | 1.56  | 1.275 |       | 1.56  | V     |
| $V_{IL}$  | Input Low Voltage   nEN                         | 0.63             |       | 0.965 | 0.63  |       | 0.965 | 0.63  |       | 0.965 | V     |
| $V_{CMR}$ | Input High Voltage Common Mode Range; NOTE 2, 3 | 1.2              |       | 2.5   | 1.2   |       | 2.5   | 1.2   |       | 2.5   | V     |
| $V_{PP}$  | Peak-to-Peak Input Voltage; NOTE 4              | 150              | 800   | 1200  | 150   | 800   | 1200  | 150   | 800   | 1200  | mV    |
| $I_{IH}$  | Input High Current                              | nEN, PCLK, nPCLK |       | 150   |       |       | 150   |       |       | 150   | µA    |
| $I_{IL}$  | Input Low Current                               | nEN, PCLK        | -10   |       | -10   |       |       | -10   |       |       | µA    |
|           |                                                 | nPCLK            | -150  |       | -150  |       |       | -150  |       |       | µA    |

NOTE: Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.125V to -0.125V.

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{CC} - 2V$ .

NOTE 2: Common mode voltage is defined as  $V_{IH}$  for the differential inputs.

NOTE 3: The  $V_{CMR}$  and  $V_{PP}$  levels should be such that the input low voltage never goes below  $V_{EE}$ .

## AC Electrical Characteristics

**Table 5. AC Characteristics**,  $V_{CC} = -3.8V$  to  $-2.375V$  or,  $V_{CC} = 2.375V$  to  $3.8V$ ;  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$

| Symbol       | Parameter                                                                                                    | -40°C      |      |      | 25°C |      |      | 80°C |      |      | Units |
|--------------|--------------------------------------------------------------------------------------------------------------|------------|------|------|------|------|------|------|------|------|-------|
|              |                                                                                                              | Min        | Typ  | Max  | Min  | Typ  | Max  | Min  | Typ  | Max  |       |
| $f_{OUT}$    | Output Frequency                                                                                             |            |      | 2    |      |      | 2    |      |      | 2    | GHz   |
| $t_{PD}$     | Propagation Delay; NOTE 1                                                                                    | 250        | 350  | 450  | 300  | 400  | 500  | 300  | 400  | 500  | ps    |
| $t_{jit}$    | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section ( $f = 156.25MHz, 12kHz - 20MHz$ ) |            | 0.06 | 0.10 |      | 0.07 | 0.10 |      | 0.07 | 0.10 | ps    |
| $t_{sk(o)}$  | Output Skew; NOTE 2, 4                                                                                       |            | 10   | 25   |      | 10   | 25   |      | 10   | 25   | ps    |
| $t_{sk(pp)}$ | Part-to-Part Skew; NOTE 3, 4                                                                                 |            |      | 100  |      |      | 100  |      |      | 100  | ps    |
| $t_R / t_F$  | Output Rise/Fall Time                                                                                        | 20% to 80% | 100  | 165  | 225  | 100  | 165  | 225  | 100  | 165  | 225   |
| $t_S$        | Clock Enable Setup Time                                                                                      | 100        | 50   |      | 100  | 50   |      | 100  | 50   |      | ps    |
| $t_H$        | Clock Enable Hold Time                                                                                       | 200        | 140  |      | 200  | 140  |      | 200  | 140  |      | ps    |

NOTE: All parameters are measured at  $f \leq 1GHz$ , unless otherwise noted.

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltage, same frequency, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

## Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the **dBc Phase Noise**. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

The source generator "IFR2042 10kHz – 5.4GHz Low Noise Signal Generator used as external input to an Agilent 8133A 3GHz Pulse Generator".

## Parameter Measurement Information



LVPECL Output Load Test Circuit



Differential Input Level



Part-to-Part Skew



Output Skew



Output Rise/Fall Time



Propagation Delay

## Applications Information

### Wiring the Differential Input to Accept Single Ended Levels

Figure 2 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1 = V_{CC}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_1$  in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_1$  at 1.25V. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver ( $R_o$ ) and the series resistance ( $R_s$ ) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission

line impedance. For most  $50\Omega$  applications, R3 and R4 can be  $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{IL}$  cannot be less than  $-0.3V$  and  $V_{IH}$  cannot be more than  $V_{CC} + 0.3V$ . Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

### 3.3V LVPECL Clock Input Interface

The PCLK /nPCLK accepts LVPECL, LVDS, CML and other differential signals. Both differential signals must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 3A to 3E show interface examples for the PCLK/nPCLK input driven by the most common driver types.

The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 3A. PCLK/nPCLK Input Driven by a CML Driver



Figure 3B. PCLK/nPCLK Input Driven by a Built-In Pullup CML Driver



Figure 3C. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver



Figure 3D. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple



Figure 3E. PCLK/nPCLK Input Driven by a 3.3V LVDS Driver

## 2.5V LVPECL Clock Input Interface

The PCLK /nPCLK accepts LVPECL, LVDS, CML and other differential signals. Both differential signals must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 4A to 4E show interface examples for the PCLK/nPCLK input driven by the most common driver types.

The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 4A. PCLK/nPCLK Input Driven by a CML Driver



Figure 4B. PCLK/nPCLK Input Driven by a Built-In Pullup CML Driver



Figure 4C. PCLK/nPCLK Input Driven by a 2.5V LVPECL Driver



Figure 4D. PCLK/nPCLK Input Driven by a 2.5V LVPECL Driver with AC Couple



Figure 4E. PCLK/nPCLK Input Driven by a 2.5V LVDS Driver

## Recommendations for Unused Output Pins

### Outputs:

#### LVPECL Outputs

All unused LVPECL output pairs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### Termination for 3.3V LVPECL Outputs

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion.

*Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 5A. 3.3V LVPECL Output Termination



Figure 5B. 3.3V LVPECL Output Termination

## Termination for 2.5V LVPECL Outputs

Figure 6A and Figure 6B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{CC} - 2V$ . For  $V_{CC} = 2.5V$ , the  $V_{CC} - 2V$  is very close to ground

level. The  $R3$  in Figure 6B can be eliminated and the termination is shown in Figure 6C.



Figure 6A. 2.5V LVPECL Driver Termination Example



Figure 6B. 2.5V LVPECL Driver Termination Example



Figure 6C. 2.5V LVPECL Driver Termination Example

## VFQFN EPAD Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 7*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology.



**Figure 7. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)**

## Power Considerations

This section provides information on power dissipation and junction temperature for the ICS853S004I. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the ICS853S004I is the sum of the core power plus the output power dissipated due to loading. The following is the power dissipation for  $V_{CC} = 3.8V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating output power dissipated due to loading.

- Power (core)<sub>MAX</sub> =  $V_{CC\_MAX} * I_{EE\_MAX} = 3.8V * 68mA = 258.4\text{mW}$
- Power (outputs)<sub>MAX</sub> = **30.34mW/Loaded Output pair**  
If all outputs are loaded, the total power is  $4 * 30.34\text{mW} = 123.36\text{mW}$

**Total Power<sub>MAX</sub>** (3.8V, with all outputs switching) =  $258.4\text{mW} + 123.36\text{mW} = 379.76\text{mW}$

### 2. Junction Temperature.

Junction temperature,  $T_j$ , is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature,  $T_j$ , to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for  $T_j$  is as follows:  $T_j = \theta_{JA} * P_{d\_total} + T_A$

$T_j$  = Junction Temperature

$\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

$P_{d\_total}$  = Total Device Power Dissipation (example calculation is in section 1 above)

$T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 74.7°C/W per Table 6 below.

Therefore,  $T_j$  for an ambient temperature of 85°C with all outputs switching is:

$85^\circ\text{C} + 0.380\text{W} * 74.7^\circ\text{C/W} = 113.4^\circ\text{C}$ . This is below the limit of 125°C.

This calculation is only an example.  $T_j$  will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

**Table 6. Thermal Resistance  $\theta_{JA}$  for 16 Lead VFQFN, Forced Convection**

| $\theta_{JA}$ by Velocity                   |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 74.7°C/W | 65.3°C/W | 58.5°C/W |

### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

LVPECL output driver circuit and termination are shown in *Figure 8*.



**Figure 8. LVPECL Driver Circuit and Termination**

To calculate output power dissipated due to loading, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC} - 2V$ .

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.815V$   
 $(V_{CC\_MAX} - V_{OH\_MAX}) = 0.815V$
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.67V$   
 $(V_{CC\_MAX} - V_{OL\_MAX}) = 1.67V$

$P_{d\_H}$  is power dissipation when the output drives high.

$P_{d\_L}$  is the power dissipation when the output drives low.

$$P_{d\_H} = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.815V)/50\Omega] * 0.815V = 19.32mW$$

$$P_{d\_L} = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.67V)/50\Omega] * 1.67V = 11.02mW$$

$$\text{Total Power Dissipation per output pair} = P_{d\_H} + P_{d\_L} = 30.34mW$$

## Reliability Information

**Table 7.  $\theta_{JA}$  vs. Air Flow Table for a 16 Lead VFQFN**

| $\theta_{JA}$ by Velocity                   |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 74.7°C/W | 65.3°C/W | 58.5°C/W |

## Transistor Count

The transistor count for ICS853S004I is: 407

## Package Outline Drawings (Sheet 1)



## Package Outline Drawings (Sheet 2)

| REVISIONS                                                                                                                                                                                                                                                                                                                        |  | DESCRIPTION                |  | DATE     |  | APPROVED |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------------------------|--|----------|--|----------|--|
| REV                                                                                                                                                                                                                                                                                                                              |  | INITIAL RELEASE            |  | 10/15/08 |  | RC       |  |
| 00                                                                                                                                                                                                                                                                                                                               |  |                            |  |          |  |          |  |
| 01                                                                                                                                                                                                                                                                                                                               |  | COMBINE POD & LAND PATTERN |  |          |  | 9/17/13  |  |
|                                                                                                                                                                                                                                                                                                                                  |  |                            |  |          |  |          |  |
| <b>NOTES:</b><br>1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES.<br>2. TOP DOWN VIEW, AS VIEWED ON PCB.<br>3. COMPONENT OUTLINE SHOW FOR REFERENCE IN GREEN.<br>4. LAND PATTERN IN BLUE, NSMD PATTERN ASSUMED.<br>5. LAND PATTERN RECOMMENDATION PER IPC-7351B, GENERIC REQUIREMENT<br>FOR SURFACE MOUNT DESIGN AND LAND PATTERN. |  |                            |  |          |  |          |  |
| <b>TOLERANCES</b><br>UNLESS SPECIFIED<br>DECIMAL ANGULAR<br>$\pm$<br>$XXX\pm$<br>$XXXX\pm$<br><b>APPROVALS</b><br>DRAWN: <b>RAC</b> 10/15/08<br>CHECKED:                                                                                                                                                                         |  |                            |  |          |  |          |  |
| TITLE: NL/NLGT6 PACKAGE OUTLINE<br>3.0 x 3.0 mm BODY<br>0.5 mm PITCH QFN<br>SIZE: DRAWING No. <b>C</b> PSC-4169<br>REV: <b>01</b><br>DO NOT SCALE DRAWING                                                                                                                                                                        |  |                            |  |          |  |          |  |
| <b>www.IDT.com</b> <b>6024 Silver Creek Valley Road</b><br>San Jose, CA 95138<br>PHONE: (408) 284-8200<br>FAX: (408) 284-8591                                                                                                                                                                                                    |  |                            |  |          |  |          |  |

NOTES:

1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES.
2. TOP DOWN VIEW AS VIEWED ON PCB.
3. COMPONENT OUTLINE SHOW FOR REFERENCE IN G
4. LAND PATTERN IN BLUE NSMD PATTERN ASSUMED
5. LAND PATTERN RECOMMENDATION PER IPC-7351B
- FOR SURFACE MOUNT DESIGN AND LAND PATTERN.

## Ordering Information

**Table 9. Ordering Information**

| Part/Order Number | Marking | Package                   | Shipping Packaging | Temperature   |
|-------------------|---------|---------------------------|--------------------|---------------|
| 853S004AKILF      | 4AIL    | "Lead-Free" 16 Lead VFQFN | Tray               | -40°C to 85°C |
| 853S004AKILFT     | 4AIL    | "Lead-Free" 16 Lead VFQFN | Tape & Reel        | -40°C to 85°C |

## Revision History Sheet

| Rev | Table | Page | Description of Change                 | Date      |
|-----|-------|------|---------------------------------------|-----------|
| A   | -     | -    | Initial release.                      | 8/5/2013  |
| B   | -     | 18   | Updated the package outline drawings. | 5/27/2017 |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).