

## General Description

The ICS8546-01 is a low skew, high performance 1-to-6 Crystal Oscillator-to-LVDS Fanout Buffer. The ICS8546-01 has selectable crystal, single ended or differential clock inputs. The single-ended clock input accepts LVCMS or LVTTL input levels and translate them to LVDS levels. The CLK1, nCLK1 pair can accept most standard differential input levels. The output enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/ deassertion of the clock enable pin.

Guaranteed output and part-to-part skew characteristics make the ICS8546-01 ideal for those applications demanding well defined performance and repeatability.

## Features

- Six 3.3V or 2.5V LVDS outputs
- Selectable crystal oscillator, differential CLK1, nCLK1 pair or LVCMS/LVTTL clock input
- CLK1, nCLK1 pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL
- Maximum output frequency: 266MHz
- Crystal frequency range: 14MHz - 40MHz
- Output skew: 55ps (maximum)
- Part-to-part skew: 600ps (maximum)
- Propagation delay: 2.45ns (maximum)
- Full 3.3V or 2.5V supply modes
- 0°C to 70°C ambient operating temperature
- Available in lead-free (RoHS 6) package

## Block Diagram



## Pin Assignment

|                  |    |    |                  |
|------------------|----|----|------------------|
| nQ2              | 1  | 24 | Q3               |
| Q2               | 2  | 23 | nQ3              |
| V <sub>DDO</sub> | 3  | 22 | V <sub>DDO</sub> |
| nQ1              | 4  | 21 | Q4               |
| Q1               | 5  | 20 | nQ4              |
| GND              | 6  | 19 | V <sub>DD</sub>  |
| nQ0              | 7  | 18 | Q5               |
| Q0               | 8  | 17 | nQ5              |
| CLK_SEL0         | 9  | 16 | CLK_SEL1         |
| XTAL_IN          | 10 | 15 | nCLK1            |
| XTAL_OUT         | 11 | 14 | CLK1             |
| CLK_EN           | 12 | 13 | CLK0             |

ICS8546-01

24-Lead TSSOP

4.4mm x 7.8mm x 0.925mm package body

G Package

Top View

**Table 1. Pin Descriptions**

| Number | Name                  | Type   | Description                                      |                                                                                                                                                            |
|--------|-----------------------|--------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2   | nQ2, Q2               | Output | Differential output pair. LVDS interface levels. |                                                                                                                                                            |
| 3, 22  | V <sub>DDO</sub>      | Power  | Output supply pins.                              |                                                                                                                                                            |
| 4, 5   | nQ1, Q1               | Output | Differential output pair. LVDS interface levels. |                                                                                                                                                            |
| 6      | GND                   | Power  | Power supply ground.                             |                                                                                                                                                            |
| 7, 8   | nQ0, Q0               | Output | Differential output pair. LVDS interface levels. |                                                                                                                                                            |
| 9, 16  | CLK_SEL0,<br>CLK_SEL1 | Input  | Pulldown                                         | Clock select pins. LVCMOS/LVTTL interface levels.                                                                                                          |
| 10, 11 | XTAL_IN,<br>XTAL_OUT  | Input  |                                                  | Parallel resonant crystal interface.<br>XTAL_OUT is the output, XTAL_IN is the input.                                                                      |
| 12     | CLK_EN                | Input  | Pullup                                           | Synchronizing clock enable. When HIGH, clock outputs follow clock input. When LOW, the outputs are disabled. LVCMOS / LVTTL interface levels. See Table 3. |
| 13     | CLK0                  | Input  | Pulldown                                         | Single-ended clock input. LVCMOS/LVTTL interface levels.                                                                                                   |
| 14     | CLK1                  | Input  | Pulldown                                         | Non-inverting differential clock input.                                                                                                                    |
| 15     | nCLK1                 | Input  | Pullup                                           | Inverting differential clock input.                                                                                                                        |
| 17, 18 | nQ5, Q5               | Output |                                                  | Differential output pair. LVDS interface levels.                                                                                                           |
| 19     | V <sub>DD</sub>       | Power  |                                                  | Positive supply pin.                                                                                                                                       |
| 20, 21 | nQ4, Q4               | Output |                                                  | Differential output pair. LVDS interface levels.                                                                                                           |
| 23, 24 | nQ3, Q3               | Output |                                                  | Differential output pair. LVDS interface levels.                                                                                                           |

NOTE: *Pullup* and *Pulldown* refer to internal input resistors. See Table 2, *Pin Characteristics*, for typical values.

**Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

## Function Tables

Table 3. Control Input Function Table

| Inputs |          |          | Selected Source | Outputs  |          |
|--------|----------|----------|-----------------|----------|----------|
| CLK_EN | CLK_SEL1 | CLK_SEL0 |                 | Q0:Q5    | nQ0:nQ5  |
| 0      | 0        | 0        | XTAL            | Disabled | Disabled |
| 0      | 0        | 1        | CLK0            | Disabled | Disabled |
| 0      | 1        | X        | CLK1/nCLK1      | Disabled | Disabled |
| 1      | 0        | 0        | XTAL            | Enabled  | Enabled  |
| 1      | 0        | 1        | CLK0            | Enabled  | Enabled  |
| 1      | 1        | X        | CLK1/nCLK1      | Enabled  | Enabled  |

After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in *Figure 1*.



Figure 1. CLK\_EN Timing Diagram

## Absolute Maximum Ratings

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                  | Rating                                     |
|-------------------------------------------------------|--------------------------------------------|
| Supply Voltage, $V_{DD}$                              | 4.6V                                       |
| Inputs, $V_I$<br>XTAL_IN<br>Other Inputs              | 0V to $V_{DD}$<br>-0.5V to $V_{DD} + 0.5V$ |
| Outputs, $I_O$<br>Continuous Current<br>Surge Current | 10mA<br>15mA                               |
| Package Thermal Impedance, $\theta_{JA}$              | 87.8°C/W (0 mps)                           |
| Storage Temperature, $T_{STG}$                        | -65°C to 150°C                             |

## DC Electrical Characteristics

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^\circ\text{C}$  to  $70^\circ\text{C}$

| Symbol    | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------|-------------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$  | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| $V_{DDO}$ | Output Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| $I_{DD}$  | Power Supply Current    |                 |         |         | 70      | mA    |
| $I_{DDO}$ | Power Supply Current    |                 |         |         | 90      | mA    |

Table 4B. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = 0^\circ\text{C}$  to  $70^\circ\text{C}$

| Symbol    | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------|-------------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$  | Positive Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| $V_{DDO}$ | Output Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| $I_{DD}$  | Power Supply Current    |                 |         |         | 55      | mA    |
| $I_{DDO}$ | Power Supply Current    |                 |         |         | 70      | mA    |

**Table 4C. LVC MOS/LVTTL DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = 0^\circ C$  to  $70^\circ C$** 

| Symbol   | Parameter          | Test Conditions       |                                               | Minimum | Typical | Maximum        | Units   |
|----------|--------------------|-----------------------|-----------------------------------------------|---------|---------|----------------|---------|
| $V_{IH}$ | Input High Voltage | $V_{DD} = 3.465V$     | 2                                             |         |         | $V_{DD} + 0.3$ | V       |
|          |                    | $V_{DD} = 2.625V$     | 1.7                                           |         |         | $V_{DD} + 0.3$ | V       |
| $V_{IL}$ | Input Low Voltage  | $V_{DD} = 3.465V$     | -0.3                                          |         |         | 0.8            | V       |
|          |                    | $V_{DD} = 2.625V$     | -0.3                                          |         |         | 0.7            | V       |
| $I_{IH}$ | Input High Current | CLK0,<br>CLK_SEL[0:1] | $V_{DD} = V_{IN} = 3.465V$ or $2.625V$        |         |         | 150            | $\mu A$ |
|          |                    | CLK_EN                | $V_{DD} = V_{IN} = 3.465V$ or $2.625V$        |         |         | 5              | $\mu A$ |
| $I_{IL}$ | Input Low Current  | CLK0,<br>CLK_SEL[0:1] | $V_{DD} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$ | -5      |         |                | $\mu A$ |
|          |                    | CLK_EN                | $V_{DD} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$ | -150    |         |                | $\mu A$ |

**Table 4D. Differential DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = 0^\circ C$  to  $70^\circ C$** 

| Symbol    | Parameter                               | Test Conditions |                                               | Minimum   | Typical | Maximum         | Units   |
|-----------|-----------------------------------------|-----------------|-----------------------------------------------|-----------|---------|-----------------|---------|
| $I_{IH}$  | Input High Current                      | nCLK1           | $V_{DD} = V_{IN} = 3.465V$ or $2.625V$        |           |         | 5               | $\mu A$ |
|           |                                         | CLK1            | $V_{DD} = V_{IN} = 3.465V$ or $2.625V$        |           |         | 150             | $\mu A$ |
| $I_{IL}$  | Input Low Current                       | nCLK1           | $V_{DD} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$ | -150      |         |                 | $\mu A$ |
|           |                                         | CLK1            | $V_{DD} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$ | -5        |         |                 | $\mu A$ |
| $V_{PP}$  | Peak-to-Peak Voltage; NOTE 1            |                 |                                               | 0.15      |         | 1.3             | V       |
| $V_{CMR}$ | Common Mode Input Voltage;<br>NOTE 1, 2 |                 |                                               | GND + 0.5 |         | $V_{DD} - 0.85$ | V       |

NOTE 1:  $V_{IL}$  should not be less than -0.3V.NOTE 2: Common mode input voltage is defined as  $V_{IH}$ .**Table 4E. LVDS DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^\circ C$  to  $70^\circ C$** 

| Symbol          | Parameter                   | Test Conditions |  | Minimum | Typical | Maximum | Units |
|-----------------|-----------------------------|-----------------|--|---------|---------|---------|-------|
| $V_{OD}$        | Differential Output Voltage |                 |  | 300     | 400     | 485     | mV    |
| $\Delta V_{OD}$ | $V_{OD}$ Magnitude Change   |                 |  |         |         | 50      | mV    |
| $V_{os}$        | Offset Voltage              |                 |  | 1.15    | 1.35    | 1.50    | V     |
| $\Delta V_{os}$ | $V_{os}$ Magnitude Change   |                 |  |         |         | 50      | mV    |

**Table 4F. LVDS DC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = 0^\circ C$  to  $70^\circ C$** 

| Symbol          | Parameter                   | Test Conditions |  | Minimum | Typical | Maximum | Units |
|-----------------|-----------------------------|-----------------|--|---------|---------|---------|-------|
| $V_{OD}$        | Differential Output Voltage |                 |  | 250     | 350     | 485     | mV    |
| $\Delta V_{OD}$ | $V_{OD}$ Magnitude Change   |                 |  |         |         | 50      | mV    |
| $V_{os}$        | Offset Voltage              |                 |  | 1.15    | 1.35    | 1.50    | V     |
| $\Delta V_{os}$ | $V_{os}$ Magnitude Change   |                 |  |         |         | 50      | mV    |

**Table 5. Crystal Characteristics**

| Parameter                    | Test Conditions | Minimum | Typical     | Maximum | Units    |
|------------------------------|-----------------|---------|-------------|---------|----------|
| Mode of Oscillation          |                 |         | Fundamental |         |          |
| Frequency                    |                 | 14      |             | 40      | MHz      |
| Equivalent Series Resistance |                 |         |             | 50      | $\Omega$ |
| Shunt Capacitance            |                 |         |             | 7       | pF       |

**Table 6A. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^\circ\text{C}$  to  $70^\circ\text{C}$** 

| Symbol                  | Parameter                         | Test Conditions |                                          | Minimum    | Typical | Maximum | Units |
|-------------------------|-----------------------------------|-----------------|------------------------------------------|------------|---------|---------|-------|
| $f_{OUT}$               | Output Frequency                  |                 |                                          |            |         | 266     | MHz   |
| $t_{PD}$                | Propagation Delay; NOTE 1A, 1B    | CLK1, nCLK1     |                                          |            | 1.8     | 2.2     | ns    |
|                         |                                   | CLK0            |                                          |            | 1.4     | 1.8     | ns    |
| $\text{f}_{\text{jit}}$ | Buffer Additive Phase Jitter, RMS | CLK0            | 100MHz, Integration Range: 12kHz – 20MHz |            | 0.232   | 0.315   | ps    |
|                         |                                   | CLK1, nCLK1     |                                          |            | 0.232   | 0.307   | ps    |
| $t_{sk(o)}$             | Output Skew; NOTE 2, 3            |                 |                                          |            |         | 50      | ps    |
| $t_{sk(pp)}$            | Part-to-Part Skew; NOTE 3, 4      |                 |                                          |            |         | 400     | ps    |
| $t_R / t_F$             | Output Rise/Fall Time             |                 |                                          | 20% to 80% | 185     | 850     | ps    |
| $odc$                   | Output Duty Cycle                 |                 |                                          |            | 47      | 53      | %     |
| MUX_ISOLATION           | MUX Isolation                     | NOTE 5A         | $f = 150\text{MHz}$                      |            | 69      |         | dB    |
|                         |                                   | NOTE 5B         | $f = 250\text{MHz}$                      |            | 70      |         | dB    |

All parameters measured at  $f_{OUT}$  unless noted otherwise.

The cycle-to-cycle jitter on the input will equal the jitter on the output. The part does not add jitter

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1A: Measured from the differential input crossing point to the differential output crossing point.

NOTE 1B: Measured from  $V_{DD}/2$  input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 5A: CLK0(150MHz) sensitivity is measured with CLK\_SEL[1:0] = 00.

NOTE 5B: CLK0(250MHz) sensitivity is measured with CLK\_SEL[1:0] = 1X.

**Table 6B. AC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = 0^\circ\text{C}$  to  $70^\circ\text{C}$** 

| Symbol                  | Parameter                            |             | Test Conditions                             | Minimum | Typical | Maximum | Units |
|-------------------------|--------------------------------------|-------------|---------------------------------------------|---------|---------|---------|-------|
| $f_{OUT}$               | Output Frequency                     |             |                                             |         |         | 266     | MHz   |
| $t_{PD}$                | Propagation Delay;<br>NOTE 1A, 1B    | CLK1, nCLK1 |                                             | 1.85    |         | 2.45    | ns    |
|                         |                                      | CLK0        |                                             | 1.35    |         | 1.95    | ns    |
| $\text{f}_{\text{jit}}$ | Buffer Additive<br>Phase Jitter, RMS | CLK0        | 100MHz, Integration Range:<br>12kHz – 20MHz |         | 0.215   | 0.315   | ps    |
|                         |                                      | CLK1, nCLK1 |                                             |         | 0.215   | 0.311   | ps    |
| $t_{sk(o)}$             | Output Skew; NOTE 2, 3               |             |                                             |         |         | 55      | ps    |
| $t_{sk(pp)}$            | Part-to-Part Skew; NOTE 3, 4         |             |                                             |         |         | 600     | ps    |
| $t_R / t_F$             | Output Rise/Fall Time                |             | 20% to 80%                                  | 160     |         | 990     | ps    |
| $odc$                   | Output Duty Cycle                    |             |                                             | 47      |         | 53      | %     |
| MUX_ISOLATION           | MUX Isolation                        | NOTE 5A     | $f = 150\text{MHz}$                         |         | 43      |         | dB    |
|                         |                                      | NOTE 5B     | $f = 250\text{MHz}$                         |         | 38      |         | dB    |

All parameters measured at  $f_{OUT}$  unless noted otherwise.

The cycle-to-cycle jitter on the input will equal the jitter on the output. The part does not add jitter

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1A: Measured from the differential input crossing point to the differential output crossing point.

NOTE 1B: Measured from  $V_{DD}/2$  input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 5A: CLK0(150MHz) sensitivity is measured with CLK\_SEL[1:0] = 00.

NOTE 5B: CLK0(250MHz) sensitivity is measured with CLK\_SEL[1:0] = 1X.

## Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the **dBc Phase Noise**. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements have issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is

shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

## Parameter Measurement Information



3.3V LVDS Output Load AC Test Circuit



2.5V LVDS Output Load AC Test Circuit



Differential Input Level



Output Skew



Part-to-Part Skew



Propagation Delay (Differential Input)

## Parameter Measurement Information, continued



Propagation Delay (LVCMS Input)



Output Duty Cycle/Pulse Width/Period



Output Rise/Fall Time



Offset Voltage Setup



Differential Output Voltage Setup



MUX Isolation

## Applications Information

### Recommendations for Unused Input and Output Pins

#### Inputs:

##### Crystal Inputs

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1\text{k}\Omega$  resistor can be tied from XTAL\_IN to ground.

##### CLK Input

For applications not requiring the use of a test clock input, it can be left floating. Though not required, but for additional protection, a  $1\text{k}\Omega$  resistor can be tied from the CLK input to ground.

##### LVC MOS Control Pins

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1\text{k}\Omega$  resistor can be used.

##### CLK/nCLK Inputs

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1\text{k}\Omega$  resistor can be tied from CLK to ground.

#### Outputs:

##### LVDS Outputs

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached.

## Wiring the Differential Input to Accept Single-Ended Levels

Figure 2 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_{REF} = V_{DD}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_{REF}$  in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{DD} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_{REF}$  at 1.25V. The values below are for when both the single ended swing and  $V_{DD}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver ( $R_o$ ) and the series resistance ( $R_s$ ) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First,  $R_3$  and  $R_4$  in parallel should equal the transmission

line impedance. For most  $50\Omega$  applications,  $R_3$  and  $R_4$  can be  $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVC MOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVC MOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{IL}$  cannot be less than  $-0.3V$  and  $V_{IH}$  cannot be more than  $V_{DD} + 0.3V$ . Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

## Crystal Input Interface

The ICS8546-01 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 3* below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error.



**Figure 3. Crystal Input Interface**

## Overdriving the XTAL Interface

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 4A*. The XTAL\_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver ( $R_o$ ) plus the series resistance ( $R_s$ ) equals the transmission line impedance. In addition,

matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First,  $R_1$  and  $R_2$  in parallel should equal the transmission line impedance. For most  $50\Omega$  applications,  $R_1$  and  $R_2$  can be  $100\Omega$ . This can also be accomplished by removing  $R_1$  and making  $R_2 50\Omega$ . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.



**Figure 4A. General Diagram for LVCMOS Driver to XTAL Input Interface**



**Figure 4B. General Diagram for LVPECL Driver to XTAL Input Interface**

## Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, HCSL and other differential signals. Both differential signals must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 5A to 5E show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult

with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 5A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



**Figure 5A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver**



**Figure 5B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**Figure 5C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**Figure 5D. CLK/nCLK Input Driven by a 3.3V LVDS Driver**



**Figure 5E. CLK/nCLK Input Driven by a 3.3V HCSL Driver**

## LVDS Driver Termination

A general LVDS interface is shown in *Figure 6*. Standard termination for LVDS type output structure requires both a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission line environment. In order to avoid any transmission line reflection issues, the  $100\Omega$  resistor must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard

termination schematic as shown in Figure 6 can be used with either type of output structure. If using a non-standard termination, it is recommended to contact IDT and confirm if the output is a current source or a voltage source type structure. In addition, since these outputs are LVDS compatible, the input receivers amplitude and common mode input range should be verified for compatibility with the output.



**Figure 6. Typical LVDS Driver Termination**

## Power Considerations

This section provides information on power dissipation and junction temperature for the ICS8546-01. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the ICS8546-01 is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

- Power (core)<sub>MAX</sub> =  $V_{DD\_MAX} * I_{DD\_MAX} = 3.465V * 70mA = 242.55mW$
- Power (outputs)<sub>MAX</sub> =  $V_{DDO\_MAX} * I_{DDO\_MAX} = 3.465V * 90mA = 311.85mW$

**Total Power<sub>MAX</sub>** = 242.55mW + 311.85mW = **554.4mW**

### 2. Junction Temperature.

Junction temperature,  $T_j$ , is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature,  $T_j$ , to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for  $T_j$  is as follows:  $T_j = \theta_{JA} * P_{d\_total} + T_A$

$T_j$  = Junction Temperature

$\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

$P_{d\_total}$  = Total Device Power Dissipation (example calculation is in section 1 above)

$T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 87.8°C/W per Table 7 below.

Therefore,  $T_j$  for an ambient temperature of 70°C with all outputs switching is:

$70°C + 0.554W * 87.8°C/W = 119°C$ . This is below the limit of 125°C.

This calculation is only an example.  $T_j$  will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

**Table 7. Thermal Resistance  $\theta_{JA}$  for 20 Lead TSSOP, Forced Convection**

| $\theta_{JA}$ by Velocity                   |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 87.8°C/W | 83.5°C/W | 81.3°C/W |

## Reliability Information

Table 8.  $\theta_{JA}$  vs. Air Flow Table for a 24 Lead TSSOP

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 87.8°C/W | 83.5°C/W | 81.3°C/W |

## Transistor Count

The transistor count for ICS8546-01 is: 513

## Package Outline and Package Dimensions

Package Outline - G Suffix for 24 Lead TSSOP



Table 9. Package Dimensions

| All Dimensions in Millimeters |            |         |
|-------------------------------|------------|---------|
| Symbol                        | Minimum    | Maximum |
| N                             | 24         |         |
| A                             |            | 1.20    |
| A1                            | 0.5        | 0.15    |
| A2                            | 0.80       | 1.05    |
| b                             | 0.19       | 0.30    |
| c                             | 0.09       | 0.20    |
| D                             | 7.70       | 7.90    |
| E                             | 6.40 Basic |         |
| E1                            | 4.30       | 4.50    |
| e                             | 0.65 Basic |         |
| L                             | 0.45       | 0.75    |
| alpha                         | 0°         | 8°      |
| aaa                           |            | 0.10    |

Reference Document: JEDEC Publication 95, MO-153

## Ordering Information

**Table 10. Ordering Information**

| Part/Order Number | Marking        | Package                   | Shipping Packaging | Temperature |
|-------------------|----------------|---------------------------|--------------------|-------------|
| 8546AG-01LF       | ICS8546AG-01LF | "Lead-Free" 24 Lead TSSOP | Tube               | 0°C to 70°C |
| 8546AG-01LFT      | ICS8546AG-01LF | "Lead-Free" 24 Lead TSSOP | 2500 Tape & Reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).