## ISL70024SEH, ISL73024SEH 200V, 7.5A Enhancement Mode GaN Power Transistor The ISL70024SEH and ISL73024SEH are 200V N-channel enhancement mode GaN power transistors. These GaN FETs have been characterized for destructive Single Event Effects (SEE) and tested for Total Ionizing Dose (TID) radiation. Applications for these devices include commercial aerospace, medical, and nuclear power generation. GaN's exceptionally high electron mobility and low temperature coefficient allows for very low $r_{DS(ON)}$ , while its lateral device structure and majority carrier diode provide exceptionally low $Q_G$ and near zero $Q_{RR}$ . The end result is a device that can operate at a higher switching frequency with more efficiency while reducing the overall solution size. By combining the exceptional performance of the GaN FET in a hermetically sealed Surface Mount Device (SMD) package with manufacturing in a MIL-PRF-38535 like flow results in best-in-class power transistors that are ideally suited for high reliability applications. ## **Applications** - Switching regulation - Motor drives - Relay drives - Inrush protection - Down hole drilling - · High reliability industrial ### **Features** - Very low r<sub>DS(ON)</sub> 45mΩ (typical) - Ultra low total gate charge 2.5nC (typical) - SEE hardness (see SEE report for details) - SEL/SEB LET<sub>TH</sub> (V<sub>DS</sub> = 160V, V<sub>GS</sub> = 0V): 86MeV•cm<sup>2</sup>/mg(Si) - ISL70024SEH radiation acceptance (see TID report) - High dose rate (50-300rad(Si)/s): 100krad(Si) - Low dose rate (0.01rad(Si)/s): 75krad(Si) - ISL73024SEH radiation acceptance (see TID report) - Low dose rate (0.01rad(Si)/s): 75krad(Si) - Ultra small hermetically sealed 4 Ld Surface Mount Device (SMD) package - Package area: 42mm<sup>2</sup> - · Full military-temperature range operation - $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ - $T_J = -55^{\circ}C$ to $+150^{\circ}C$ - Qualified to Renesas Rad Hard GaN FET Screening and QCI Flow (R34TB0003EU) - All screening and QCI is in accordance with MIL-PRF-38535L Class-V Figure 1. ISL70024SEH 4 Ld SMD Package Figure 2. On-State Resistance (+25°C) ## ISL70024SEH, ISL73024SEH Datasheet # **Contents** | 1. | Ove | Overview | | | | | | | |----|-------|----------------------------------|-----|--|--|--|--|--| | | 1.1 | Ordering Information | . 3 | | | | | | | 2. | Pin I | nformation | . 4 | | | | | | | | 2.1 | Pin Assignments | . 4 | | | | | | | | 2.2 | Pin Descriptions | . 4 | | | | | | | 3. | Spec | cifications | . 5 | | | | | | | | 3.1 | Absolute Maximum Ratings | . 5 | | | | | | | | 3.2 | Thermal Information | | | | | | | | | 3.3 | Recommended Operating Conditions | . 5 | | | | | | | | 3.4 | Electrical Specifications | . 6 | | | | | | | 4. | Турі | cal Performance Curves | . 7 | | | | | | | 5. | Die ( | Characteristics | 10 | | | | | | | 6. | Revi | sion History | 11 | | | | | | | 7. | Pack | rage Outline Drawing | 12 | | | | | | ### 1. Overview ## 1.1 Ordering Information | Ordering Part Number <sup>[1]</sup> | Radiation Hardness<br>(Total Ionizing Dose) | Package Description (RoHS Compliant) | Package<br>Drawing | Temperature<br>Range (°C) | | |-------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------|--------------------|---------------------------|--| | ISL70024SEHML | HDR to 100krad(Si)<br>LDR to 75krad(Si) | 4 Ld SMD | J4.A | | | | ISL73024SEHML | LDR to 75krad(Si) | _ | | | | | ISL70024SEHMX <sup>[2][3]</sup> | HDR to 100krad(Si)<br>LDR to 75krad(Si) | Die | | -55 to +125 | | | ISL73024SEHMX <sup>[2][3]</sup> | LDR to 75krad(Si) | | - | | | | ISL70024SEHX/SAMPLE[2][3][4] | N/A | _ | | | | | ISL73024SEHX/SAMPLE[2][3][4] | N/A | _ | | | | | ISL70024SEHL/PROTO <sup>[4]</sup> | N/A | 4 Ld SMD | J4.A | | | | ISL73024SEHL/PROTO[4] | N/A | 4 La Sivid | J4.A | | | | ISL70040SEHEV3Z <sup>[5]</sup> | Evaluation board with the IS FET | Evaluation board with the ISL70040SEH low-side driver and ISL70024SEH 200V GaN FET | | | | | ISL73040SEHEV4Z <sup>[5]</sup> | Half bridge power stage usi | Half bridge power stage using the ISL73040SEH, ISL73024SEH, and the ISL71610M | | | | - 1. These Pb-free Hermetic packaged products employ 100% Au plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. - 2. Die product tested at TA = + 25°C. The wafer probe test includes functional and parametric testing sufficient to make the die capable of meeting the electrical performance outlined in <Hyperlink>"Electrical Specifications" on page 6. - 3. The die solder bump composition is PbSn (95%/5%) with a melt point of 312°C. Recommended reflow profile includes a ramp-up to a peak of 350-360°C with a dwell time of 3 minutes at/near the peak before ramp-down in a hydrogen forming gas with 3% hydrogen. - 4. The /PROTO and /SAMPLE are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions across temperature specified in this datasheet. The /SAMPLE parts are capable of meeting the electrical limits and conditions specified in this datasheet. The /SAMPLE parts do not receive 100% screening across temperature to the electrical limits. These part types do not come with a Certificate of Conformance. - 5. Evaluation boards use the /PROTO parts and /PROTO parts are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity. Table 1. Key Differences Between Family of Parts | Part Number | Breakdown Voltage<br>(V) | Drain Current (A) | $r_{DS(ON)}$ (m $\Omega$ ) | Q <sub>G</sub> (nC) | |-------------|--------------------------|-------------------|----------------------------|---------------------| | ISL7x020SEH | 40 | 65 | 3.5 | 19 | | ISL7x023SEH | 100 | 60 | 5 | 14 | | ISL7x024SEH | 200 | 7.5 | 45 | 2.5 | ## 2. Pin Information ## 2.1 Pin Assignments *Note:* The ESD triangular mark indicates Pin #1. It is a part of the device marking and is placed on the lid in the quadrant where Pin #1 is located. 4 Ld SMD # 2.2 Pin Descriptions | Pin Number | Pin<br>Name | Description | |------------|-------------|-------------------------------------------------------------------------------------------------------------------| | 1 | S | Source connection for the GaN FET. | | 2 | SUB | Substrate connection for the GaN FET which is internally shorted in to source. Tie this pin to source on the PCB. | | 3 | D | Drain connection for the GaN FET. | | 4 | G | Gate connection for the GaN FET. Minimize trace inductance from driver to reduce over-stressing the gate. | | NA | Lid | Internally tied to the source pin. | ## 3. Specifications ## 3.1 Absolute Maximum Ratings **Caution:** Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. | Parameter | Maximum | Unit | | | |--------------------------------------------------|---------|------|--|--| | V <sub>DS</sub> | 200 | V | | | | V <sub>DS</sub> [1] | 160 | V | | | | V <sub>GS</sub> | -4 to 6 | V | | | | ESD Rating (Drain-to-Source) | | | | | | Human Body Model (Tested per MIL-STD-883 TM3015) | 2 | kV | | | | Machine Model (Tested per JESD22-A115C) | 200 | V | | | | Charged Device Model (Tested per JS-002-2014) | 750 | V | | | | ESD Rating (Gate-to-Source) | | | | | | Human Body Model (Tested per MIL-STD-883 TM3015) | 500 | V | | | | Machine Model (Tested per JESD22-A115C) | 200 | V | | | | Charged Device Model (Tested per JS-002-2014) | 750 | V | | | <sup>1.</sup> Tested in a heavy ion environment at LET = 86.4MeV•cm<sup>2</sup>/mg(Si) at +125°C (T<sub>C</sub>). ## 3.2 Thermal Information | Parameter | Package | Symbol | Conditions | Typical<br>Value | Maximum | Unit | |--------------------|-------------------|--------------------------------|------------------|------------------|---------|------| | Thermal Resistance | SMD Package J4.A | θ <sub>JA</sub> [1] | Junction to air | 42 | - | °C/W | | Thermal Resistance | OWD I ackage 34.A | θ <sub>JC</sub> <sup>[2]</sup> | Junction to case | 18.7 | 23.4 | °C/W | θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See TB379. <sup>2.</sup> For $\theta_{JC}$ , the case temperature location is on the solder terminations adjacent to the center of the package underside. | Parameter | Minimum | Maximum | Unit | |------------------------------|---------|---------|------| | Maximum Junction Temperature | - | +150 | °C | | Storage Temperature Range | -65 | +150 | °C | # 3.3 Recommended Operating Conditions | Parameter | Maximum | Unit | |--------------------------------------------------|-------------|------| | Temperature | -55 to +125 | °C | | V <sub>DS</sub> | 160 | V | | $I_D (V_{GS} = 5.0V, T_C = +25^{\circ}C)^{[1]}$ | 7.5 | Α | | $I_D (V_{GS} = 5.0V, T_C = +105^{\circ}C)^{[1]}$ | 4.5 | Α | <sup>1.</sup> $T_J = +150$ °C. Current limited by package constraints. ## 3.4 Electrical Specifications Unless otherwise noted, $V_{DS}$ = 160V. Boldface limits apply across the operating temperature range, -55°C to +125°C; over a total ionizing dose of 100krad(Si) with exposure at a high dose rate of 50-300rad(Si)/s (ISL70024SEH only); or over a total ionizing dose of 75krad(Si) with exposure at a low dose rate of <10mrad(Si)/s. | Parameter | Symbol | Test Conditions | Min <sup>[1]</sup> | Typ <sup>[2]</sup> | Max <sup>[1]</sup> | Unit | |-----------------------------------------|---------------------|-------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------| | Static Characteristics | 1 | | | I. | | | | Drain-to-Source Breakdown Voltage | BV <sub>DSS</sub> | V <sub>GS</sub> = 0V, I <sub>D</sub> = 125μA | 200 | - | - | V | | Drain-to-Source Leakage Current | I <sub>DSS</sub> | V <sub>DS</sub> = 160V, V <sub>GS</sub> = 0V | - | 1 | 115 | μΑ | | Drain-to-Gate Leakage Current | I <sub>GSX</sub> | V <sub>DS</sub> = 160V, V <sub>GS</sub> = 0V | - | 1 | 115 | μA | | Gate-to-Source Forward Leakage | | V <sub>GS</sub> = 5V | - | 0.8 | 2.5 | mA | | Gate-to-Source Reverse Leakage | - I <sub>GSS</sub> | V <sub>GS</sub> = -4V | -100 | -20 | - | μΑ | | Gate Threshold Voltage | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = 1.5$ mA | 0.8 | 1.4 | 2.5 | V | | Drain-to-Source ON-Resistance | r <sub>DS(ON)</sub> | V <sub>GS</sub> = 5V, I <sub>D</sub> = 7A | - | 45 | 110 | mΩ | | Source-to-Drain Forward Voltage | V <sub>SD</sub> | I <sub>S</sub> = 0.5A, V <sub>GS</sub> = 0V | 0.8 | 1.8 | 3.5 | V | | Dynamic Characteristics | 1 | | | I. | | | | Input Capacitance <sup>[3]</sup> | C <sub>ISS</sub> | V <sub>DS</sub> = 100V, V <sub>GS</sub> = 0V | - | 270 | - | pF | | Output Capacitance | C <sub>OSS</sub> | V <sub>DS</sub> = 100V, V <sub>GS</sub> = 0V, T <sub>A</sub> = +25°C | - | 150 | 200 | pF | | Reverse Transfer Capacitance[3] | C <sub>RSS</sub> | V <sub>DS</sub> = 100V, V <sub>GS</sub> = 0V | - | 1 | - | pF | | Gate Resistance <sup>[3]</sup> | r <sub>G</sub> | T <sub>A</sub> = +25°C | - | 60 | - | mΩ | | Total Gate Charge | $Q_{G}$ | V <sub>DS</sub> = 100V, V <sub>GS</sub> = 5V, I <sub>D</sub> = 7A, T <sub>A</sub> = +25°C | - | 2.5 | 5 | nC | | Gate Charge at Threshold <sup>[3]</sup> | Q <sub>G(th)</sub> | V <sub>DS</sub> = 100V, I <sub>D</sub> = 7A | - | 0.4 | - | nC | | Gate-to-Source Charge | Q <sub>GS</sub> | V <sub>DS</sub> = 100V, I <sub>D</sub> = 7A, T <sub>A</sub> = +25°C | - | 0.8 | 2.0 | nC | | Gate-to-Drain Charge | Q <sub>GD</sub> | V <sub>DS</sub> = 100V, I <sub>D</sub> = 7A, T <sub>A</sub> = +25°C | - | 0.6 | 2.0 | nC | | Output Charge <sup>[3]</sup> | Q <sub>OSS</sub> | V <sub>DS</sub> = 100V, V <sub>GS</sub> = 0V | - | 23 | - | nC | $<sup>1. \ \</sup> Parameters with MIN and/or MAX limits are 100\% tested at -55 ^{\circ}C, +25 ^{\circ}C, and +125 ^{\circ}C, unless otherwise specified.$ <sup>2.</sup> Typical values shown are not guaranteed. <sup>3.</sup> Limits are established by characterization and/or design and are not tested. # 4. Typical Performance Curves Unless otherwise noted, $V_{DS}$ = 160V; $T_A$ = +25°C. Figure 3. Output Characteristics (+25°C) Figure 4. Output Characteristics (+125°C) Figure 5. Output Characteristics (-55°C) Figure 6. Transfer Characteristics Figure 7. On-State Resistance (+25°C) Figure 8. On-State Resistance (+125°C) Unless otherwise noted, $V_{DS}$ = 160V; $T_A$ = +25°C. (Cont.) Figure 9. On-State Resistance (-55°C) Figure 10. Capacitance (Linear Scale) Figure 11. Capacitance (Log Scale) Figure 12. Reverse Drain-Source Characteristics Figure 13. Normalized On-State Resistance Figure 14. Normalized Threshold Voltage Unless otherwise noted, $V_{DS}$ = 160V; $T_A$ = +25°C. (Cont.) Figure 15. Safe Operating Area Figure 16. Safe Operating Area (Derated) ## 5. Die Characteristics Table 2. Die and Assembly Related Information | Die Information | | | | | |-----------------|------------------------------------------------------------------------|--|--|--| | Dimensions | 2766μm×950μm (108.90 mils×37.40 mils)<br>Thickness: 685μm (26.97 mils) | | | | **Table 3. Dimensions** | Dimension | Min (µm) | Nominal (µm) | Max (µm) | |-----------|----------|--------------|----------| | А | 2736 | 2766 | 2796 | | В | 920 | 950 | 980 | | С | 697 | 700 | 703 | | d | 247 | 250 | 253 | | е | 168 | 183 | 198 | | f | 245 | 250 | 255 | | g | 600 | 600 | 600 | | h | 450 | 450 | 450 | | i | 235 | 250 | 265 | # 6. Revision History | Rev. | Date | Description | |------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6.03 | Mar 28, 2024 | Clarified that LETs were calculated using a silicon target substrate. | | 6.02 | Jun 9, 2023 | Applied latest template. Added the screening features bullet. | | 6.01 | May 5, 2022 | Removed related literature section. Updated Table 1. Updated Abs Max and Recommended Operating Conditions sections by removing the minimum column. Moved ESD Ratings to its own section. | | 6.00 | Jan 28, 2021 | Updated links. Updated Table 1. Added Notes 3 and 4. | | 5.00 | Aug 16, 2019 | Updated SEE and TID ratings in Features section. Added radiation levels to ordering information table. Updated Table 1 on page 2. | | 4.00 | Feb 8, 2019 | Updated ordering information table by adding evaluation boards and Note 3. Updated disclaimer. | | 3.00 | Mar 8, 2018 | Updated ordering information table by correcting /SAMPLE part numbers and adding Die where applicable. Updated Section 4 heading from "Die and Assembly Characteristics" to "Die Characteristics". | | 2.00 | Feb 5, 2018 | Changed $55m\Omega$ to $45m\Omega$ in the first Features bullet. | | 1.00 | Jan 15, 2018 | Updated Figure 1. Added ISL73024SEH part to datasheet. Ordering Information table on page 2 and updated Note 2. Added Table of Differences on page 2. Electrical Spec table - updated Note 9 on page 5. Added Die and Assembly Characteristics section on page 9. Removed "About Intersil" section. Updated disclaimer and moved to last page. | | 0.00 | Oct 4, 2017 | Initial release | # 7. Package Outline Drawing For the most recent package outline drawing, see J4.A. J4.A 4-Pin 9.0mmx4.7mm Hermetic Surface Mount Package Rev 0, 2/16 ### NOTES: - 1. The corner shape (radius, chamfer, etc.) may vary at the manufacturer's option from that shown on the drawing. - 2. The package thickness dimension is the package height before being solder dipped. - 3. Dimensions are in millimeters. TYPICAL RECOMMENDED LAND PATTERN ### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01 Jan 2024) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.