# intersil

# ISL70321SEH, ISL73321SEH

Radiation Hardened Quad Power Supply Sequencers

DATASHEET

FN8942 Rev.3.0 Jul 30, 2021

The <u>ISL70321SEH</u> and <u>ISL73321SEH</u> are radiation hardened and SEE mitigated power supply sequencers designed to drive Point-of-Load (POL) regulators with enable pins. Up to four power supplies can be fully sequenced by a single device or multiple devices can be easily cascaded to sequence an unlimited number of power supplies for dense RF applications.

This power supply sequencer requires only two feedback resistors per power supply and a single resistor to set the rising and falling delay. The device features precision input comparators with an input threshold voltage of  $600\text{mV} \pm 1.5\%$  for the highest possible accuracy when monitoring the power supply voltages.

The ISL70321SEH and ISL73321SEH are offered in an 18 Ld 10mmx12mm CDFP package or die form and are fully specified across the military ambient temperature range of -55°C to +125°C.

With minimal external component count, precision voltage monitoring, and SET mitigation, the ISL70321SEH and ISL73321SEH are the ideal choice to control many of today's highly dense power systems in high reliability applications.

## Applications

- Power sequencing for multi-rail devices such as FPGAs, DSPs, and communications ICs
- Power management of high-density distributed power systems and RF applications

#### Features

- Wide operating voltage range, 3V to 13.2V
- Single resistor sets the rising and falling delay
- Power-off POLs in reverse order or simultaneously
- Precision voltage monitoring
  - 600mV ±1.5% threshold voltage over temperature and radiation
- Full military temperature range operation
  - $T_A = -55^{\circ}C$  to  $+125^{\circ}C$
  - $T_{\rm J} = -55^{\circ}{\rm C}$  to  $+150^{\circ}{\rm C}$
- Radiation acceptance testing ISL70321SEH
  - High Dose Rate (HDR) (50-300rad(Si)/s): 100krad(Si)
  - Low Lose Rate (LDR) (0.01rad(Si)/s): 75krad(Si)
- Radiation acceptance testing ISL73321SEH
  - Low Lose Rate (LDR) (0.01rad(Si)/s): 75krad(Si)
- SEE Hardness (Review SEE Report for details)
  - No SEB/SEL LET<sub>TH</sub>,  $V_{DD} = 14.7V$ : 86MeV•cm<sup>2</sup>/mg
  - SET, SEFI free at LET 20MeV•cm<sup>2</sup>/mg
- Electrically screened to DLA SMD 5962-17225



NOTE: DOES NOT INCLUDE PULL-UP RESISTORS ON EN

Figure 1. Typical Application Schematic



Figure 2. Four Events Up and Down Sequence

# Contents

| 1.  | Overview                                        | 4  |
|-----|-------------------------------------------------|----|
| 1.1 | Functional Block Diagram                        | 4  |
| 1.2 | Ordering Information                            | 5  |
| 1.3 | Pin Configuration                               |    |
| 1.4 | Pin Descriptions.                               | 6  |
| 1.5 | Typical Application Schematic                   | 7  |
| 1.6 | Timing Diagrams                                 |    |
| 2.  | Specifications                                  | 8  |
| 2.1 | Absolute Maximum Ratings                        | 8  |
| 2.2 | Thermal Information.                            | 8  |
| 2.3 | Recommended Operating Conditions                | 8  |
| 2.4 | Electrical Specifications                       | 9  |
| 3.  | Typical Performance Curves                      | 11 |
| 4.  | Functional Description                          | 15 |
| 5.  | Applications Information.                       | 16 |
| 5.1 | Undervoltage Lockout                            | 16 |
| 5.2 | Selecting the VMX Feedback Resistors            | 16 |
| 5.3 | Selecting the Sequence Delay Resistor           | 17 |
| 5.4 | Selecting the PGOOD Timing Resistor             | 18 |
| 5.5 | Fault Monitoring                                | 18 |
| 5.6 | Connecting Unused Rails                         | 19 |
| 5.7 | Cascading Multiple ISL70321SEHs or ISL73321SEHs | 19 |
| 5.8 | Additional Information                          | 20 |
| 6.  | Die and Assembly Characteristics                | 21 |
| 6.1 | Metallization Mask Layout                       | 22 |
| 7.  | Revision History                                | 24 |
|     |                                                 |    |

## 1. Overview

## 1.1 Functional Block Diagram



Figure 3. Block Diagram

#### 1.2 Ordering Information

| Ordering SMD<br>Number <u>Note 1</u>                   | Part Number<br><u>Note 2</u>   | Radiation Hardness<br>(Total Ionizing Dose) | Package<br>Description<br>(RoHS Compliant) | Pkg.<br>Dwg # | Temperature<br>Range |
|--------------------------------------------------------|--------------------------------|---------------------------------------------|--------------------------------------------|---------------|----------------------|
| 5962R1722501VXC                                        | ISL70321SEHVF                  | HDR to 100krad(Si),                         | 18 Ld CDFP                                 | K18.B         | -55 to +125°C        |
| 5962R1722501V9A                                        | ISL70321SEHVX Note 3           | LDR to 75krad(Si)                           | Die                                        | N/A           |                      |
| N/A                                                    | ISL70321SEHF/PROTO Note 4      | N/A                                         | 18 Ld CDFP                                 | K18.B         |                      |
|                                                        | ISL70321SEHX/SAMPLE Notes 3, 4 | N/A                                         | Die                                        | N/A           |                      |
| 5962L1722502VXC                                        | ISL73321SEHVF                  | LDR to 75krad(Si)                           | 18 Ld CDFP                                 | K18.B         |                      |
| 5962L1722502V9A                                        | ISL73321SEHVX Note 3           |                                             | Die                                        | N/A           |                      |
| N/A                                                    | ISL73321SEHF/PROTO Note 4      | N/A                                         | 18 Ld CDFP                                 | K18.B         |                      |
|                                                        | ISL70321SEHEV1Z Note 5         | Single IC Evaluation Boa                    | rd                                         |               |                      |
|                                                        | ISL70321SEHEV2Z Note 5         | Dual IC Evaluation Board                    |                                            |               |                      |
| ISL70321SEHDEMO1Z Note 5 Single IC Demonstration Board |                                | Board                                       |                                            |               |                      |

Notes:

1. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed must be used when ordering.

2. These Pb-free Hermetic packaged products employ 100% Au plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.

 Die product tested at T<sub>A</sub> = + 25°C. The wafer probe test includes functional and parametric testing sufficient to make the die capable of meeting the electrical performance outlined in <u>"Electrical Specifications" on page 9</u>.

4. The /PROTO and /SAMPLE are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions across temperature specified in the DLA SMD and are in the same form and fit as the qualified device. The /SAMPLE parts are capable of meeting the electrical limits and conditions specified in the DLA SMD. The /SAMPLE parts do not receive 100% screening across temperature to the DLA SMD electrical limits. These part types do not come with a Certificate of Conformance because they are not DLA qualified devices.

5. Evaluation board uses the /PROTO parts. The /PROTO parts are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity.

#### **1.3 Pin Configuration**



NOTE: The ESD triangular mark is indicative of Pin #1. It is a part of the device marking and is placed on the lid in the quadrant where Pin #1 is located.

## 1.4 Pin Descriptions

| Pin Number     | Pin Name        | ESD<br>Circuit    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|----------------|-----------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1              | VDD             | 3                 | Supply for internal linear regulator of the ISL70321SEH. The supply to VDD should be locally bypassed using at least a $0.1\mu$ F ceramic capacitor.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 2              | UP              | 1                 | Commands the ISL70321SEH to sequence the power supplies up or down. This pin has an identical type structure as the $VM_X$ pins. This pin can be driven by a system controller or used to sense a non-sequenced power supply voltage to start the power-up sequence.                                                                                                                                                                                                                                        |  |  |  |  |
| 3, 4, 5, 6     | VM1 -<br>VM4    | 1                 | Voltage monitor inputs. This is a comparator type input with a rising threshold of 600mV and programmable hysteresis through current $I_{HYS}$ . Connect this pin to an external resistor divider between each sequenced power supply and GND. During power-up sequencing, driving this pin above 600mV indicates that the sequenced power supply has reached the desired power-on voltage. During power-down sequencing, a voltage below 600mV indicates that the sequenced the desired power-off voltage. |  |  |  |  |
| 7              | INIT            | 1                 | Sequence INITIATE pin. When using the device in a stand-alone or the first in a cascade configuration, connect this pin to UP. When not the first IC in a cascade configuration, this input is driven by the DONE output pin of the previous ISL70321SEH. This pin has an identical type structure as the $VM_X$ pins. See <u>"Applications Information" on page 16</u> for more information on this pin's configuration in cascaded applications.                                                          |  |  |  |  |
| 8              | PGTMR           | 1                 | A resistor connected between PGTMR to GND sets the time allowed for a power supply to reach a power-good state after being enabled with ENx.<br>Power-good timer is adjusted from 4ms to 40ms by a $10k\Omega$ to $100k\Omega$ resistor.<br>Connect this pin to VCC5 to disable the power-good timer.                                                                                                                                                                                                       |  |  |  |  |
| 9              | TDLY            | 1                 | A resistor connected between TDLY and GND sets the rising and falling time delay between<br>a supply ON/OFF signal (UP or VMx) and the enabling or disabling of (ENx) of the next<br>power supply in the sequence. Delay timer can be adjusted from 2ms to 20ms by a $10k\Omega$ to<br>$100k\Omega$ resistor.<br>Connect this pin to VCC5 if no assured delay is required between supplies being<br>sequenced on or off.                                                                                    |  |  |  |  |
| 10             | GND             | 1, 2, 3           | Connect this pin to the PCB ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 11             | KILL            | 3                 | This pin is both an input and an output. Disable all outputs simultaneously by pulling KILL<br>low. Open-drain output indicating a fault condition. After a fault clear, KILL must be high<br>before subsequent UP driven high.                                                                                                                                                                                                                                                                             |  |  |  |  |
| 12             | DONE            | 3                 | Open-drain indicator that device has successfully sequenced on (DONE is high) or off (DONE is low) all the power supplies. DONE is low when sequence up has not completed.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 13, 14, 15, 16 | EN4 - EN1       | 3                 | These pins are open-drain outputs. Use an external pull-up resistor and connect to the enable pin of each power supply being sequenced.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 17             | VREF            | 1                 | Output of the internal 600mV reference voltage. Bypass this pin to the PCB ground plane with a 220nF ceramic capacitor located as close as possible to the pin.                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 18             | VCC5            | 2                 | Output of the internal linear regulator and provides bias to all internal circuitry. Locally filter this pin to GND using a 470nF ceramic capacitor as close as possible to the pin.                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                | VCC5            |                   | PIN # 18 PIN #1, 11, 12, 13, 14, 15, 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                | PIN #2, 3, 4, 5 | 5, 6, 7, 8, 9, 17 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                | GND             |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| CIRC           | CUIT 1          |                   | CIRCUIT 2 CIRCUIT 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |

## 1.5 Typical Application Schematic



Figure 4. Radiation Hardened FPGA Power Sequencer Solution



## 1.6 Timing Diagrams

ON SEQUENCING

OFF SEQUENCING



# 2. Specifications

#### 2.1 Absolute Maximum Ratings

| Parameter                                          | Minimum           | Maximum                 | Unit |
|----------------------------------------------------|-------------------|-------------------------|------|
| VDD                                                | GND - 0.3         | GND + 16                | V    |
| ENX, KILL, DONE (VDD < 5V)                         | GND - 0.3         | GND + 12                | V    |
| ENX, KILL, DONE (VDD ≥ 5V)                         | GND - 0.3         | GND + 16                | V    |
| VDD in Ion Beam                                    | GND - 0.3         | GND + 14.7              | V    |
| VCC5                                               |                   | 6.5                     | V    |
|                                                    |                   | 200 (I <sub>OUT</sub> ) | mA   |
| VREF                                               | Do Not Load, load | ling lowers the VREF    |      |
| UP, VM <sub>X</sub> , PGTMR, TDLY, INIT            | GND - 0.3         | VCC5 + 0.3              | V    |
| ENX, KILL, DONE, INIT                              |                   | -15 (Pull Down Current) | mA   |
| ESD Rating                                         | v                 | alue                    | Unit |
| Human Body Model (Tested per MIL-STD-883 TM3015.7) | 8                 |                         |      |
| Machine Model (Tested per JESD22-A115C)            | 300               |                         |      |
| Charged Device Model (Tested per JS-002-2014)      |                   | 1                       | kV   |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### 2.2 Thermal Information

| Thermal Resistance (Typical)                     | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|--------------------------------------------------|------------------------|------------------------|
| CDFP Package K18.B ( <u>Notes 6</u> , <u>7</u> ) | 73                     | 3                      |

Notes:

6.  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board in free air. See <u>TB379</u>.

7. For  $\theta_{JC}$ , the "case temp" location is the center of the package underside.

| Parameter                    | Minimum | Maximum | Unit |
|------------------------------|---------|---------|------|
| Maximum Junction Temperature |         | +150    | °C   |
| Storage Temperature Range    | -65     | +150    | °C   |

## 2.3 Recommended Operating Conditions

| Parameter             | Minimum  | Maximum  | Unit |
|-----------------------|----------|----------|------|
| Temperature           | -55      | +125     | °C   |
| VDD                   | 3.3 ±10% | 12 ±10%  | V    |
| Timer Delay Resistors | 10       | 100      | kΩ   |
| VDD Capacitor         | ≥100     | -        | nF   |
| VREF Capacitor        | 220 ±20% | 220 ±20% | nF   |
| VCC5 Capacitor        | 470 ±20% | 470 ±20% | nF   |

## 2.4 Electrical Specifications

Unless otherwise noted,  $V_{DD} = 3V - 13.2V$ ; ENx, DONE, KILL are pulled up to VDD with a 10k $\Omega$  resistor; PGTMR, TDLY are connected to ground with a 10k resistor; VREF is bypassed to GND with a 220nF capacitor, VCC5 is bypassed to GND with a 470nF capacitor;  $T_A = T_J = +25^{\circ}$ C. Boldface limits apply across the operating temperature range, -55°C to +125°C; over a total ionizing dose of 100krad(Si) with exposure at a high dose rate of 50 to 300rad(Si)/s (ISL70321SEH only); or over a total ionizing dose of 75krad(Si) with exposure at a low dose rate of <10mrad(Si)/s.

| Parameter                                                          | Symbol                    | Test Conditions                                                              | Min<br><u>Note 9</u> | Тур  | Max<br><u>Note 9</u> | Unit |
|--------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------|----------------------|------|----------------------|------|
| VDD Power Supply                                                   |                           |                                                                              | 1                    |      |                      |      |
| 3V Quiescent Supply Current                                        | IDDQ_3                    | UP and INIT = 0.5V                                                           |                      | 3.5  | 6                    | mA   |
| 13.2V Quiescent Supply Current                                     | IDDQ_13                   | UP and INIT = 0.5V                                                           |                      | 4.8  | 8                    | mA   |
| 3V Operating Supply Current                                        | IDD_3                     | UP and INIT = 0.7V with EN tied to VM to 5V                                  |                      | 3.5  | 6                    | mA   |
| 13.2V Operating Supply Current                                     | IDD_13                    | UP and INIT = 0.7V with EN tied to VM to 5V                                  |                      | 4.9  | 8                    | mA   |
| Rising Undervoltage Lockout                                        | UVLO                      | $V_{DD}$ rising to $V_{REF}$ rising, VCC5 = 45mA                             | 2.8                  | 2.88 | 2.95                 | V    |
| Undervoltage Lockout Hysteresis                                    | UVLO hys                  | UVLO - V <sub>DD</sub> falling to V <sub>REF</sub> turn-off                  | 30                   | 71   | 100                  | mV   |
| Time from VDD to Inputs being Active                               | t <sub>VDD_INPUT</sub>    | $V_{\text{DD}}$ rising to inputs active, $t_{\text{DLY}}$ timer disabled     |                      | 2.1  | 3                    | ms   |
| VCC5 Linear Regulator                                              | •                         |                                                                              |                      |      |                      |      |
| Output Voltage                                                     | VCC5                      | V <sub>DD</sub> = 13.2V, I <sub>LOAD</sub> = 45mA                            | 4.5                  | 5.0  | 5.5                  | V    |
| Current Limit on VCC5                                              | I <sub>LIM</sub>          |                                                                              | 50                   |      | 200                  | mA   |
| Reference Voltage                                                  | •                         |                                                                              |                      |      |                      |      |
| Reference Voltage                                                  | V <sub>REF</sub>          |                                                                              | 594                  | 600  | 606                  | mV   |
| INIT, UP, VMx (VM1 -VM4) Comparator                                | Inputs                    |                                                                              |                      |      |                      |      |
| Comparator Rising Threshold Voltage                                | V <sub>TH</sub>           |                                                                              | 591                  | 601  | 609                  | mV   |
| Comparator Input Leakage Current                                   | I <sub>LK</sub>           | $V_{UP} = V_{VMx} = 0.5V$                                                    | -50                  | 5    | 50                   | nA   |
| Hysteresis Current                                                 | I <sub>HYS</sub>          | $V_{UP} = V_{VMx} = 0.7V$                                                    | -28                  | -24  | -20                  | μA   |
| Timer Disabled Delay Time from VM,<br>UP, INIT Inputs to EN Output | DISt <sub>VM_EN dly</sub> | t <sub>DLY</sub> = VCC5 rising VM > VM V <sub>TH</sub> to EN<br>rising start | 1.5                  | 3.8  | 4.5                  | μs   |
| Enable (EN1 - EN4) Outputs                                         |                           |                                                                              |                      |      |                      |      |
| ENx Drive (Sink) Current                                           | I <sub>ENS</sub>          | V <sub>DD</sub> = 3V, V <sub>ENx</sub> = 0.4V                                | 8                    |      |                      | mA   |
| ENx Leakage Current                                                | I <sub>ENLK</sub>         | V <sub>DD</sub> = V <sub>ENx</sub> = 13.2V                                   |                      | 0.01 | 0.3                  | μA   |
| DONE Input/Output                                                  |                           |                                                                              |                      |      |                      |      |
| Drive (Sink) Current                                               | I <sub>DNS</sub>          | $V_{DD} = 3V, V_{DONE} = 0.4V$                                               | 8                    |      |                      | mA   |
| Leakage Current                                                    | I <sub>DNLK</sub>         | $V_{DD} = V_{DONE} = 13.2V$                                                  |                      | 3.3  | 5                    | μA   |
| Input Vth for 'LOW'                                                | V <sub>IL</sub>           |                                                                              | 0.8                  | 0.98 |                      | V    |
| Input Vth for 'HIGH'                                               | V <sub>IH</sub>           |                                                                              |                      | 1.04 | 1.4                  | V    |
| Delay and Power-Good Timer                                         |                           | ·                                                                            | •                    | •    | •                    |      |
| 10kΩ Delay Timer                                                   | t <sub>DLY_10</sub>       | t <sub>DLY</sub> resistor = 10kΩ                                             | 1.8                  | 2    | 2.2                  | ms   |
| 100kΩ Delay Timer                                                  | t <sub>DLY_100</sub>      | t <sub>DLY</sub> resistor = 100kΩ                                            | 18                   | 20   | 22                   | ms   |
| 10kΩ Power Good Timer                                              | t <sub>PG_10</sub>        | PGTMR resistor = 10kΩ                                                        | 3.6                  | 4    | 4.4                  | ms   |
| 100kΩ Power Good Timer                                             | t <sub>PG_100</sub>       | PGTMR resistor = 100kΩ                                                       | 36                   | 40   | 44                   | ms   |

Unless otherwise noted,  $V_{DD} = 3V - 13.2V$ ; ENx, DONE, KILL are pulled up to VDD with a 10k $\Omega$  resistor; PGTMR, TDLY are connected to ground with a 10k resistor; VREF is bypassed to GND with a 220nF capacitor, VCC5 is bypassed to GND with a 470nF capacitor;  $T_A = T_J = +25^{\circ}$ C. Boldface limits apply across the operating temperature range, -55°C to +125°C; over a total ionizing dose of 100krad(Si) with exposure at a high dose rate of 50 to 300rad(Si)/s (ISL70321SEH only); or over a total ionizing dose of 75krad(Si) with exposure at a low dose rate of <10mrad(Si)/s. (Continued)

| Parameter                            | Symbol             | Test Conditions                           | Min<br><u>Note 9</u> | Тур  | Max<br><u>Note 9</u> | Unit |  |  |  |
|--------------------------------------|--------------------|-------------------------------------------|----------------------|------|----------------------|------|--|--|--|
| KILL Input/Output                    | KILL Input/Output  |                                           |                      |      |                      |      |  |  |  |
| Drive (Sink) Current                 | I <sub>KS</sub>    | $V_{DD} = 3V, V_{\overline{KILL}} = 0.4V$ | 7                    |      |                      | mA   |  |  |  |
| Leakage Current                      | I <sub>KLK</sub>   | $V_{DD} = V_{\overline{KILL}} = 13.2V$    |                      | 3.2  | 5                    | μA   |  |  |  |
| Input Vth for 'LOW'                  | V <sub>IL</sub>    | V <sub>DD</sub> = 3V                      | 0.8                  | 0.98 |                      | V    |  |  |  |
| Input Vth for 'HIGH'                 | V <sub>IH</sub>    | V <sub>DD</sub> = 3V                      |                      | 0.99 | 1.4                  | V    |  |  |  |
| Minimum Time to Trigger a KILL Input | t <sub>KON</sub>   |                                           |                      | 0.5  | 1.4                  | μs   |  |  |  |
| Delay from KILL low to EN1 - EN4 Low | t <sub>KDLY</sub>  |                                           |                      | 1    | 1.6                  | μs   |  |  |  |
| VM < 0.591V to KILL Low              | t <sub>KRESP</sub> |                                           |                      | 0.9  | 1.6                  | μs   |  |  |  |

Notes:

8. Typical values shown are not guaranteed.

9. Parameters with MIN and/or MAX limits are 100% tested at -55°C, +25°C, and +125°C, unless otherwise specified.

# 3. Typical Performance Curves

Unless otherwise noted,  $V_{DD}$  = 12V; ENx, DONE, KILL are pulled up to VCC5 with a 10k resistor; TDLY and PGTMR resistors are 10k; VREF and VCC5 are bypassed to GND with a 220nF, and a 470nF capacitor, respectively;  $T_A$  = +25°C





TEMPERATURE (°C)



**TEMPERATURE (°C)** 

Unless otherwise noted,  $V_{DD}$  = 12V; ENx, DONE, KILL are pulled up to VCC5 with a 10k resistor; TDLY and PGTMR resistors are 10k; VREF and VCC5 are bypassed to GND with a 220nF, and a 470nF capacitor, respectively;  $T_A$  = +25°C (Continued)



Unless otherwise noted, V<sub>DD</sub> = 12V; ENx, DONE, KILL are pulled up to VCC5 with a 10k resistor; TDLY and PGTMR resistors are 10k; VREF and VCC5 are bypassed to GND with a 220nF, and a 470nF capacitor, respectively; T<sub>A</sub> = +25°C (Continued)



-55 25 125 TEMPERATURE (°C)

VIH\_KILL

VIL\_KILL

Figure 20. DONE, KILL Threshold Voltage



Figure 22. V<sub>DD</sub> Falling to VREF EN4 VCC5 Transitions



Figure 21.  $V_{\text{DD}}$  Rising to VCC5,  $V_{\text{REF}}$  and EN1 Transition



Figure 23. UP to EN1 Through EN4 Transitions, 10k t<sub>DLY</sub> Resistor (2ms)

0.95

0.94

Unless otherwise noted,  $V_{DD}$  = 12V; ENx, DONE, KILL are pulled up to VCC5 with a 10k resistor; TDLY and PGTMR resistors are 10k; VREF and VCC5 are bypassed to GND with a 220nF, and a 470nF capacitor, respectively;  $T_A$  = +25°C (Continued)







Figure 25. VM Input Fault to KILL



Figure 26. KILL Input to Outputs



Figure 28. Dual ISL70321SEH Down Sequence Handshake Signals



Figure 27. Dual ISL70321SEH 8-Event Sequence Up/Down



Figure 29. Triple ISL70321SEH Handshake Signals

## 4. Functional Description

The ISL70321SEH and ISL73321SEH are radiation hardened and SEE mitigated sequencer circuits designed to drive multiple Point-of-Load (POL) regulators with active high enable inputs. Up to four individual sequenced events can be controlled by a single device or by cascading multiple devices increase to an unlimited number of sequenced events.

This power supply sequencer requires only two feedback resistors for output voltage sensing per sequenced power supply; a single resistor to set the rising and falling delay between sequenced supplies, and an additional single resistor for setting the power-good timer of each sequenced supply. This device features input comparators with an input offset voltage  $\leq 3mV$  and  $\pm 1\%$  threshold voltage reference to achieve precision voltage monitoring.

After an adequate  $V_{DD}$  bias voltage is applied, and with both the UP and INIT inputs high, the ISL70321SEH and ISL73321SEH initiate the first event in the sequence by releasing EN1 to be pulled high through an external pull-up resistance. The output of the connected POL is then monitored for an adjustable threshold level by VM1 and when deemed 'good' within the power-good timer period, EN2 is released to be pulled high. This process is repeated until EN4 is released and the DONE output is finally released, signifying the sequence up is complete. The DONE output remains high and is pulled to GND after sequence down is completed.

The UP pin commands the IC to sequence up or down the power supplies using the ENx outputs. The UP detection circuitry is identical to the VMx pins and can be driven by a system controller to determine whether the sequence is up or down.

The INIT pin is the initiator of either an up or down sequence event chain. The INIT detection circuitry is identical to the VMx pins and can be driven by a system controller to initiate the up or down sequence activity.

To sequence down, the UP and INIT are pulled low and during sequence down, the device deasserts the EN4 to EN1 outputs in that order (reverse from sequence up) after the voltages on pin VM4 to VM1 fall below their programmed thresholds.

This describes the basic operation of a single ISL70321SEH or ISL73321SEH IC, a multiple IC configuration is described later in this document.

The rising and falling delay,  $t_{DLY}$ , can be programmed in the range of 2ms to 20ms using a single resistor (10k $\Omega$  to 100k $\Omega$ ) from TDLY to GND. The rising delay is from VM<sub>X</sub> crossing its threshold to EN<sub>X+1</sub> being released. There is also a delay from UP crossing its threshold and EN1 being released. During power-down, falling delay is from VM<sub>N</sub> falling below the threshold to EN<sub>N-1</sub> being asserted low. There is also a delay from UP falling below the threshold and EN4 asserted low.

A PGOOD timer,  $t_{PGTMR}$ , in the range of 4ms to 40ms can be programmed using a resistor (10k $\Omega$  to 100k $\Omega$ ) from PGTMR to GND. This is the amount of time from turn-on that a power rail has to cross the threshold. The PGOOD timer is active only during power-up sequencing and starts counting after each ENx pin is released to go high.

A comprehensive fault suite has been designed into ISL70321SEH and ISL73321SEH and is described in <u>"Fault Monitoring" on page 18</u>.

## 5. Applications Information

#### 5.1 Undervoltage Lockout

The VDD pin accepts the required supply voltage range of 3V to 13.2V and is the input to the internal linear regulator. VCC5 is the output of the regulator and is equal to 5V when  $V_{DD} > 5V$  and tracks  $V_{DD}$  when  $3V < V_{DD} < 5V$ . VCC5 provides the bias for all internal circuitry of the sequencer. An UVLO circuitry monitors the voltage on VCC5. When the voltage is above ~2.8V, the ISL70321SEH and ISL73321SEH initialize by turning on the 600mV band gap reference voltage and the internal power-good and delay timer oscillators. If the voltage on VCC5 falls below 2.8V, the device shuts off both oscillators and the band-gap reference. It also holds the open-drain ENx outputs low until VCC5 drops below 1.2V.

### 5.2 Selecting the VM<sub>X</sub> Feedback Resistors

As shown in Figure 30, the voltage monitoring circuit features a comparator type input. This circuit allows the level of the sequenced power supply output voltage to precisely gate the turn-on/turn-off of the next regulator. The internal  $I_{HYS}$  current source with a typical value of  $24\mu$ A, is only active when the voltage on the VM<sub>X</sub> pin is above the  $V_{REF}$  threshold and serves to add hysteresis between the turn-on and turn-off levels. As the sequenced power supply voltage rises, the turn-on level ( $V_{ON}$ ), is set by the resistor divider ( $R_1$  and  $R_2$ ) from  $V_{OUTx}$ . During power-down, the turn-off ( $V_{OFF}$ ) level is set by the resistor divider and the internal source current,  $I_{HYS}$ .



Figure 30. Voltage Monitor Circuit

Equation 1 defines the relationship between the resistor divider and  $VM_X$  turn-on level ( $V_{ON}$ ).

(EQ. 1) 
$$V_{ON} = V_{REF} \cdot \left[1 + \frac{R_1}{R_2}\right]$$

When the voltage at the VM<sub>X</sub> pin reaches the turn-on threshold, the  $I_{HYS}$  current source turns on. The turn-off level (V<sub>OFF</sub>) is set by the resistor divider network and  $I_{HYS}$  and is defined by <u>Equation 2</u>.

(EQ. 2) 
$$V_{OFF} = V_{ON} - (I_{HYS} \cdot R_1)$$

The resistor induced difference between the turn-on and turn-off levels provides adjustable hysteresis.

To calculate the resistors, first determine the  $V_{ON}$  and  $V_{OFF}$  levels. Then use Equation 3 to calculate  $R_1$ :

(EQ. 3) 
$$R_1 = \frac{V_{ON} - V_{OFF}}{I_{HYS}}$$

With  $R_1$  determined, use Equation 4 to calculate  $R_2$ :

(EQ. 4) 
$$R_2 = \frac{R_1 \cdot V_{REF}}{V_{ON} - V_{REF}}$$

#### 5.2.1 Resistor Calculation Example

Using Figure 4 as a reference in this example, the monitored POL-2 voltage is 1.8V. During sequencing up, POL-3 should turn on when POL-2 reaches 95% of its nominal voltage and during sequencing down, POL-1 should turn off when POL-2 falls below 85% of its nominal voltage.

The accuracy of the monitored voltages is affected by the tolerances of the resistor. Renesas recommends using 1% tolerance resistors to optimize performance.

With V<sub>ON</sub> and V<sub>OFF</sub> are determined to be 1.71V and 1.53V, respectively, use Equation 3 to calculate R<sub>1</sub>.

$$R_1 = \frac{1.71V - 1.53V}{24\mu A} = 7.5 k\Omega$$

Now that  $R_1$  is calculated, use Equation 4 to calculate  $R_2$ :

$$R_2 = \frac{7.5k\Omega \cdot 600\,\text{mV}}{1.71\,\text{V} - 600\,\text{mV}} = 4.05\,\text{k}\Omega$$

With the resistor divider calculated the next step would require choosing the closest standard resistor values and double checking  $V_{ON}$  and  $V_{OFF}$  with Equation 1 and Equation 2. Using a 7.5k $\Omega$  for  $R_1$  and 4.02k $\Omega$  for  $R_2$  results in:

$$V_{ON} = 600 \,\text{mV} \cdot \left[1 + \left(\frac{7.5 \,\text{k}\Omega}{(4.02 \,\text{k}\Omega)}\right)\right] = 1.71 \,\text{V}$$

 $V_{OFF} \,=\, 1.71V - (24 \mu A \cdot 7.5 k \Omega) \,=\, 1.53V$ 

#### 5.3 Selecting the Sequence Delay Resistor

During the up sequence, the resistor  $(10k\Omega \text{ to } 100k\Omega) \text{ R}_{\text{DLY}}$  is used to divide down the internal oscillator, which sets the delay between the time a power supply crosses its programmed turn-on threshold and the subsequent power supply being enabled. During sequence down, the oscillator adds a delay from the time a power supply reaches the programmed turn-off threshold and the disabling of the next power supply.

The delay range is from 2ms to 20ms and RDLY can be calculated with Equation 5:

(EQ. 5)  $R_{DLY}(k\Omega) = DELAY TIME (ms) \cdot 5000$ 

If no delay is required during power-up and down, TDLY can be connected to VCC5. The accuracy of the delay is affected by the tolerance of the resistor. Renesas recommends using 1% tolerance resistors.

#### 5.4 Selecting the PGOOD Timing Resistor

During the power-up sequence, resistor  $R_{TMR}$  can be used to program the time a power supply is required to reach the desired turn-on level when it has been enabled. This PGOOD timer is reset each time a power supply crosses the threshold on VM1 - VM4.

The PGOOD timer range is 4ms to 40ms and R<sub>TMR</sub> can be calculated with Equation 6:

(EQ. 6)  $R_{PGTMR}(k\Omega) = DELAY TIME (ms) \cdot 2500$ 

The PGOOD timer is not active during power-down sequencing. If no PGOOD counter is required during power-up, PGTMR can be shorted to VCC5. The accuracy of the counter is affected by the tolerance of the resistor. Renesas recommends using 1% tolerance resistors.

| Resistor (kΩ) | t <sub>DLY</sub> (ms) | PGTMR (t <sub>DLY</sub> ) (ms) |
|---------------|-----------------------|--------------------------------|
| 10            | 2                     | 4                              |
| 20            | 4                     | 8                              |
| 40            | 8                     | 16                             |
| 60            | 12                    | 24                             |
| 80            | 16                    | 32                             |
| 100           | 20                    | 40                             |

#### Table 1. Resistor vs Delay and Power Good Timer Duration

#### 5.5 Fault Monitoring

The ISL70321SEH has a comprehensive fault detection that actively monitors for:

- SEQUENCE ORDER FAULT Out of sequence order
- BROWN OUT FAULT- Any VMx drops below its threshold when a sequence down is not happening
- PGOOD FAULT VMx remains below its threshold after its ENX is released and the PGOOD timer duration has passed
- INPUT FAULT Any VMx is high before its ENx is released
- OUTPUT FAULT DONE remains low after the DONE was released and the PGOOD timer duration has passed
- EXTERNALLY TRIGGERED FAULTS

A fault is held in logic as a SR latch and only resets after all VMx and UP inputs are pulled low,

When a fault is initiated, the  $\overline{\text{KILL}}$  pin and all the EN<sub>X</sub> outputs are pulled to GND simultaneously, shutting off all the power supplies by pulling all 4 ENx output down.

Externally pulling KILL below 800mV simultaneously shuts down all ENx outputs.

#### 5.5.1 Power-Up and Power-Down Sequence Faults

During sequence up and down, the ISL70321SEH and ISL73321SEH state machine logic keeps track of which supply should be on or off and the sequence order. If during sequence up a supply indicates a high when it should be low, a fault condition is detected. Inversely, during power-down if a supply indicates a low when it should be high, a fault condition is detected unless the low is for the supply to be next low.

#### 5.5.2 Brownout Conditions onVMx

After a completed power-up sequence, the ISL70321SEH and ISL73321SEH actively monitor the VMx pins for brownout conditions on the output of the power supplies. If any of the voltages on the VMx pins fall below the turn-off threshold ( $V_{OFF}$ ), a fault is detected.

#### 5.5.3 PGOOD Timeout Fault

If ISL70321SEH and ISL73321SEH are programmed with a PGOOD timeout period, a fault is detected if the power supply does not reach its turn-on threshold within the alloted time.

#### 5.5.4 Input Faults

Any incorrect state on the VMx, UP, or INIT input pins for longer than the internal filter time.

#### 5.5.5 Externally Triggered Faults

Besides a fault indicator, the  $\overline{\text{KILL}}$  pin also serves as an input pin to allow externally triggered faults and a simultaneous shut down of the sequenced power supplies.  $\overline{\text{KILL}}$  is a TTL/CMOS compatible active low input. To command an external fault, the system must hold this pin below 800mV for 2µs. Typical propagation delay from  $\overline{\text{KILL}}$  low to all EN pulled low is ~600ns.

#### 5.5.6 Fault Clearing

To clear a fault condition on ISL70321SEH and ISL73321SEH, the following conditions must all be met:

- The UP pin must be below 600mV.
- All  $VM_X$  pins must be below 600mV.
- If an external fault condition was initiated, the  $\overline{\text{KILL}}$  pin must be released.

#### 5.6 Connecting Unused Rails

The simplified schematic in Figure 31 highlights the necessary connections for unused  $EN_X$  and  $VM_{Xun}$  pins. The unused  $VM_X$  and  $EN_X$  must be shorted together in pairs and each pair pulled up to VCC5 with an external resistor. An unused  $EN_X / VM_X$  pair can be used to establish a delayed active high output for down stream signaling.



Figure 31. Connecting Unused Rails

#### 5.7 Cascading Multiple ISL70321SEHs or ISL73321SEHs

Virtually an unlimited number of the ISL70321SEH or ISL73321SEH devices can be cascaded together to sequence an infinite number of power supplies. Figure 32 is an example of the necessary connections to sequence



eight power supplies. To sequence more power supplies, use the 12 power supply application circuit in <u>Figure 33</u> and add more ISL70321SEHs or ISL70321SEHs in the middle.

Notice the first IC in the chain has its INIT pin resistively tied to its UP pin. The following devices have their INIT pins driven by the DONE pin of the preceding device. The last device in the sequence must have its DONE pin pulled high through an external resistor. Any device that is not the last in the sequence must have its DONE pin connected directly to the INIT pin of the device that is next in the sequence. All the KILL pins should be connected together and pulled high through a single external resistor.

All the VDD pins of the ISL70321SEHs or ISL73321SEHs in the cascaded chain must be connected to the same power supply. All the GND pins should be connected to the same ground point to minimize ground potential differences between ICs. Minimize trace length to the ground connection, ideally a via close to the pin should be used to connect to system ground.

The UP, INIT, and DONE pins are used for communication between the cascaded devices. Keep parasitic capacitance on these nodes to 100pF maximum. Use the ground plane to shield these traces on either side. See Figure 28 and Figure 29 for the handshake signals in the dual and triple cascaded configurations.



Figure 32. Sequencing Eight Power Supplies Using Two ISL70321SEHs



Figure 33. Sequencing Twelve Power Supplies Using Three ISL70321SEHs

#### 5.8 Additional Information

Section intentionally left blank to amend this datasheet during the product development process.

# 6. Die and Assembly Characteristics

| Die Information                                                     |                                                                                                            |  |  |
|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|
| Dimensions                                                          | 3300μm x 6600μm (130 mils x 260 mils)<br>Thickness: 483μm ± 25.4μm (19 mils ± 1mil)                        |  |  |
| Interface Materials                                                 |                                                                                                            |  |  |
| Glassivation                                                        | Type: Silicon Oxide and Silicon Nitride<br>Thickness: $0.3\mu m \pm 0.03\mu m$ to $1.2\mu m \pm 0.12\mu m$ |  |  |
| Top Metallization Type: AlCu (99.5%/0.5%)   Thickness: 2.7µm ±0.4µm |                                                                                                            |  |  |
| Backside Finish                                                     | Silicon                                                                                                    |  |  |
| Process                                                             | 0.6µM BiCMOS Junction Isolated                                                                             |  |  |
| Assembly Information                                                |                                                                                                            |  |  |
| Substrate Potential                                                 | GND                                                                                                        |  |  |
| Additional Information                                              |                                                                                                            |  |  |
| Worst Case Current Density                                          | <2 x 10 <sup>5</sup> A/cm <sub>2</sub>                                                                     |  |  |
| Transistor Count                                                    | 4003                                                                                                       |  |  |
| Weight of Packaged Device                                           | 0.79 grams (typical) - K18.B Package                                                                       |  |  |
| Lid Characteristics                                                 | Finish: Gold<br>Lid Potential: GND                                                                         |  |  |

#### Table 2. Die and Assembly Related Information

## 6.1 Metallization Mask Layout



|          |            | x    | Y        | dX   | dY   | Bond Wires    |
|----------|------------|------|----------|------|------|---------------|
| Pad Name | Pad Number | (µm) | (µm)     | (µm) | (µm) | Size (0.001") |
| VDD      | 1          | 0    | 0        | 110  | 110  | 1.25          |
| UP       | 2          | -368 | -1123.4  | 110  | 110  | 1.25          |
| VM1      | 3          | -368 | -1900.8  | 110  | 110  | 1.25          |
| VM2      | 4          | -368 | -2717.95 | 110  | 110  | 1.25          |
| VM3      | 5          | -368 | -3476.25 | 110  | 110  | 1.25          |
| VM4      | 6          | -368 | -4225.43 | 110  | 110  | 1.25          |
| INIT     | 7          | -368 | -4987.95 | 110  | 110  | 1.25          |
| PGTMR    | 8          | -368 | -5497.85 | 110  | 110  | 1.25          |
| TDLY     | 9          | -368 | -5830    | 110  | 110  | 1.25          |
| GND      | 10         | 2526 | -5830    | 110  | 110  | 1.25          |
| KILL     | 11         | 2526 | -5088.8  | 110  | 110  | 1.25          |
| DONE     | 12         | 2526 | -4279.45 | 110  | 110  | 1.25          |
| EN4      | 13         | 2526 | -3754.45 | 110  | 110  | 1.25          |
| EN3      | 14         | 2526 | -3138.8  | 110  | 110  | 1.25          |
| EN2      | 15         | 2526 | -2488.8  | 110  | 110  | 1.25          |
| EN1      | 16         | 2526 | -1838.8  | 110  | 110  | 1.25          |
| VREF     | 17         | 2526 | -1188.8  | 110  | 110  | 1.25          |
| VCC5     | 18         | 2526 | -364     | 110  | 110  | 1.25          |

# 7. Revision History

| Rev. | Date         | Description                                                                                                                                                                                                                            |  |  |  |
|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 3.0  | Jul 30, 2021 | Updated links throughout document.<br>Updated Radiation Assurance feature bullet.<br>Updated Ordering Information table by adding /PROTO part, updated format, updated Note 4, and added<br>Note 3.<br>Removed About Intersil section. |  |  |  |
| 2.0  | Nov 7, 2017  | Updated Absolute Maximum Ratings section to clarify VDD, ENx, KILL, and DONE.                                                                                                                                                          |  |  |  |
| 1.0  | Nov 6, 2017  | Updated evaluation board part numbers to correct information.<br>Updated ESD Circuit number for Pin 2 and Pin 18 in the pin description table.                                                                                         |  |  |  |
| 0.0  | Aug 23, 2017 | Initial release                                                                                                                                                                                                                        |  |  |  |

## 8. Package Outline Drawing

For the most recent package outline drawing, see <u>K18.B</u>.

K18.B

18 Lead Ceramic Metal Seal Flatpack Package



SECTION A-A

|        | INCHES    |        | MILLIMETERS |       |       |
|--------|-----------|--------|-------------|-------|-------|
| SYMBOL | MIN       | MAX    | MIN         | MAX   | NOTES |
| Α      | 0.045     | 0.115  | 1.14        | 2.92  | -     |
| b      | 0.015     | 0.022  | 0.38        | 0.56  | -     |
| b1     | 0.015     | 0.019  | 0.38        | 0.48  | -     |
| С      | 0.004     | 0.009  | 0.10        | 0.23  | -     |
| c1     | 0.004     | 0.006  | 0.10        | 0.15  | -     |
| D      | 0.430     | 0.450  | 10.92       | 11.43 | 3     |
| E      | 0.320     | 0.340  | 8.13        | 8.64  | -     |
| E1     | -         | 0.360  | -           | 9.14  | 3     |
| E2     | 0.220     | 0.240  | 5.59        | 6.10  | -     |
| E3     | 0.030     | -      | 0.76        | -     | 7     |
| е      | 0.050 BSC |        | 1.27 BSC    |       | -     |
| k      | 0.008     | 0.015  | 0.20        | 0.38  | 2     |
| L      | 0.280     | 0.320  | 7.11        | 8.13  | -     |
| Q      | 0.026     | 0.045  | 0.66        | 1.14  | 8     |
| S1     | 0.000     | -      | 0.00        | -     | -     |
| М      | -         | 0.0015 | -           | 0.04  | -     |
| Ν      | 18        |        | 18          |       | -     |

Notes:

- Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab (dimension k) may be used to identify pin one.
- 2. If a pin one identification mark is used in addition to a tab, the limits of dimension k do not apply.
- 3. This dimension allows for off-center lid, meniscus, and glass overrun.
- 4. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
- 5. N is the maximum number of terminal positions.
- 6. Measure dimension S1 at all four corners.
- For bottom-brazed lead packages, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads.
- Dimension Q shall be measured at the point of exit (beyond the meniscus) of the lead from the body. Dimension Q minimum shall be reduced by 0.0015 inch (0.038mm) maximum when solder dip lead finish is applied.
- 9. Dimensioning and tolerancing per ANSI Y14.5M 1982.
- 10. Controlling dimension: INCH.

Rev. 0 11/19/96

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/