

#### ISL71010B25

Ultra Low Noise, 2.5V Precision Voltage Reference

### **Description**

The ISL71010B25 is an ultra low noise, high DC accuracy precision voltage reference with a wide input voltage range from 4V to 30V. The ISL71010B25 uses the dielectrically isolated PR40 process to achieve 1.9 $\mu$ V<sub>P-P</sub> noise at 0.1Hz to 10Hz with an initial voltage accuracy of ±0.05%.

The ISL71010B25 offers a 2.5V output voltage with 10ppm/°C temperature coefficient and also provides excellent line and load regulation. The device is offered in an 8 Ld SOIC package.

The ISL71010B25 is ideal for high-end instrumentation, data acquisition, and processing applications requiring high DC precision where low noise performance is critical.

### **Applications**

- Low Earth Orbit (LEO)
- High altitude avionics
- Precision instruments
- Data acquisition systems for space applications
- Strain and pressure gauges for space applications
- Active sources for sensors

#### DNC VIN DNC COMP VOUT TRIM VDD **VREF** □ DACOUTx OUTxS Serial Clock @ SCLK CSb OUTxF Chip Select @ Serial Data I/O @ SDIO **GND** DAC

Figure 1. ISL71010B25 Typical Application Diagram

#### **Features**

- Qualified to Renesas Rad Tolerant Screening and QCI Flow (R34TB0004EU)
- Reference output voltage: 2.5V ±0.05%
- Accuracy over temperature/radiation: ±0.15%
- Output voltage noise: 1.9µV<sub>P-P</sub> typical (0.1Hz to 10Hz)
- Supply current: 930µA (typical)
- Temperature coefficient: 10ppm/°C (max)
- Output current capability: 20mA
- Line regulation: 18ppm/V (max)
- Load regulation: 17ppm/mA (max)
- NiPdAu-Ag lead finish (Sn free)
- Dielectrically isolated PR40 process
- Operating temperature range: -55°C to +125°C
- Passes NASA Low Outgassing Specifications
- TID Radiation Lot Acceptance Testing (RLAT) (LDR: ≤10mrad(Si)/s)
  - ISL71010BM30B25Z: 30krad(Si)
  - ISL71010BM50B25Z: 50krad(Si)
- SEE Characterization
  - No DSEE for V<sub>IN</sub> = 39V at 43MeV·cm<sup>2</sup>/mg
  - V<sub>OUT</sub> SET shorter than 20µs and |∆V<sub>OUT</sub>| ≤ 235mV at 28MeV·cm<sup>2</sup>/mg



Figure 2. V<sub>OUT</sub> vs Temperature

# **Contents**

| 1. | Overvi   | iew                                             | 3 |
|----|----------|-------------------------------------------------|---|
|    | 1.1      | Functional Block Diagram                        | 3 |
| 2. | Pin Inf  | formation                                       | 4 |
|    | 2.1      | Pin Assignments                                 | 4 |
|    | 2.2      | Pin Description                                 | 4 |
| 3. | Specif   | fications                                       | 5 |
|    | 3.1      | Absolute Maximum Ratings                        | 5 |
|    | 3.2      | Recommended Operating Conditions                | 5 |
|    | 3.3      | Thermal Information                             | 5 |
|    | 3.4      | Outgas Testing                                  | 5 |
|    | 3.5      | Electrical Specifications                       | 6 |
| 4. | Typica   | al Performance Curves                           | 7 |
| 5. | Applic   | eations Information                             | 2 |
|    | 5.1      | Bandgap Precision Reference                     |   |
|    | 5.2      | Board Mounting Considerations                   | 2 |
|    | 5.3      | Board Assembly Considerations                   |   |
|    | 5.4      | Noise Performance and Reduction                 | 2 |
|    | 5.5      | Turn-On Time                                    | 2 |
|    | 5.6      | Specifying Temperature Coefficient (Box Method) | 2 |
|    | 5.7      | Output Voltage Adjustment                       | 3 |
|    | 5.8      | Output Stage                                    | 3 |
|    | 5.9      | Use of COMP Capacitors                          | 3 |
| 6. | Radiat   | tion Tolerance                                  | 3 |
|    | 6.1      | Total Ionizing Dose (TID) Testing               | 3 |
|    |          | 6.1.1 Introduction                              | 3 |
|    |          | 6.1.2 Results                                   | 4 |
|    | 6.2      | Data Plots                                      | 5 |
|    |          | 6.2.1 Conclusion                                | 6 |
|    | 6.3      | Single-Event Effects Testing                    | 6 |
|    |          | 6.3.1 Introduction                              | 6 |
|    |          | 6.3.2 SEE Test Setup                            | 6 |
|    |          | 6.3.3 SEB Testing Results                       | 7 |
|    |          | 6.3.4 Single-Event Transient Testing            |   |
|    |          | 6.3.5 Data Plots                                |   |
|    |          | 6.3.6 Conclusion                                |   |
| 7. | Packag   | ge Outline Drawing                              | 9 |
| 8. | Orderi   | ing Information                                 | 0 |
| 9. | Revision | on History                                      | 0 |



## 1. Overview

# 1.1 Functional Block Diagram



Figure 3. Functional Block Diagram

# 2. Pin Information

# 2.1 Pin Assignments



Figure 4. Pin Assignments - Top View

# 2.2 Pin Description

| Pin Number | Pin Name | ESD Circuit | Description                                |
|------------|----------|-------------|--------------------------------------------|
| 1, 7, 8    | DNC      | 3           | Do not connect. Internally terminated.     |
| 2          | VIN      | 1           | Input voltage connection                   |
| 3          | COMP     | 2           | Compensation and noise reduction capacitor |
| 4          | GND      | 1           | Ground connection.                         |
| 5          | TRIM     | 2           | Voltage reference trim input               |
| 6          | VOUT     | 2           | Voltage reference output                   |
|            |          |             |                                            |



# 3. Specifications

## 3.1 Absolute Maximum Ratings

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

| Parameter                                                  | Minimum       | Maximum                     | Unit |
|------------------------------------------------------------|---------------|-----------------------------|------|
| Max Voltage                                                |               | 1                           | •    |
| V <sub>IN</sub> to GND                                     | -0.5          | +40                         | V    |
| V <sub>OUT</sub> to GND (10s)                              | -0.5          | V <sub>OUT</sub> + 0.5      | V    |
| Voltage on any Pin to Ground                               | -0.5          | V <sub>OUT</sub> + 0.5      | V    |
| Voltage on DNC pins                                        | No connection | ons permitted to these pins |      |
| Input Voltage Slew Rate (Max)                              | -             | 0.1                         | V/µs |
| Continuous Power Dissipation (T <sub>A</sub> = +125°C)     |               | 217                         | mW   |
| Maximum Junction Temperature (T <sub>JMAX</sub> )          |               | +150                        | °C   |
| Storage Temperature Range                                  | -65           | +150                        | °C   |
| Human Body Model (Tested per JS-001-2014)                  | -             | 3                           | kV   |
| Machine Model (Tested per JESD22-A115-C)                   | -             | 200                         | V    |
| Charged Device Model (Tested per JS-002-2014)              | -             | 2                           | kV   |
| Latch-Up (Tested per JESD-78E; Class 2, Level A) at +125°C | -             | ±100                        | mA   |

## 3.2 Recommended Operating Conditions

| Parameter         | Minimum | Maximum | Unit |  |
|-------------------|---------|---------|------|--|
| V <sub>IN</sub>   | 4.0     | +30     | V    |  |
| Temperature Range | -55     | +125    | °C   |  |

### 3.3 Thermal Information

| Parameter          | Package            | Symbol                         | Conditions          | Typical<br>Value | Unit |
|--------------------|--------------------|--------------------------------|---------------------|------------------|------|
| Thermal Resistance | 8 Ld SOIC Package  | θ <sub>JA</sub> [1]            | Junction to ambient | 110              | °C/W |
| memai Nesistance   | 0 Lu OOIO I ackage | θ <sub>JC</sub> <sup>[2]</sup> | Junction to case    | 60               | °C/W |

<sup>1.</sup>  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board in free air. See TB379 for details.

## 3.4 Outgas Testing

| Specification (Tested per ASTM E 595, 1.5)             | Value | Unit |
|--------------------------------------------------------|-------|------|
| Total Mass Lost <sup>[1]</sup>                         | 0.06  | %    |
| Collected Volatile Condensible Material <sup>[1]</sup> | <0.01 | %    |
| Water Vapor Recovered                                  | 0.03  | %    |

<sup>1.</sup> Results meet NASA low outgassing requirements of "Total Mass Lost" of <1% and "Collected Volatile Condensible Material" of <0.1%.



<sup>2.</sup> For  $\theta_{\text{JC}},$  the case temperature location is taken at the package top center.

## 3.5 Electrical Specifications

 $V_{\rm IN}$  = 5V,  $I_{\rm OUT}$  = 0mA,  $C_{\rm OUT}$  = 0.1µF, COMP = 1nF unless otherwise specified. **Boldface limits apply across the operating temperature** range, -55°C to +125°C by characterization with production testing at +25°C; over a total ionizing dose of 30krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s (ISL71010BM30B25Z); or over a total ionizing dose of 50krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s (ISL71010BM50B25Z).

| Description                                           | Parameter                        | Test Conditions                                             | Min <sup>[1]</sup> | Тур  | Max <sup>[1]</sup> | Unit              |
|-------------------------------------------------------|----------------------------------|-------------------------------------------------------------|--------------------|------|--------------------|-------------------|
| Output Voltage                                        | V <sub>OUT</sub>                 | V <sub>IN</sub> = 5V                                        | -                  | 2.5  | -                  | V                 |
|                                                       |                                  | V <sub>OUT</sub> = 2.5V, T <sub>A</sub> = +25°C             | -0.05              | -    | +0.05              | %                 |
| V <sub>OUT</sub> Accuracy <sup>[2]</sup>              | V <sub>OA</sub>                  | V <sub>OUT</sub> = 2.5V, T <sub>A</sub> = -55°C to +125°C   | -0.15              | -    | +0.15              | %                 |
| VOUT Accuracy: 1                                      | VOA                              | V <sub>OUT</sub> = 2.5V, T <sub>A</sub> = +25°C, 30krad(Si) | -0.15              | -    | +0.15              | %                 |
|                                                       |                                  | V <sub>OUT</sub> = 2.5V, T <sub>A</sub> = +25°C, 50krad(Si) | -0.20              | -    | +0.20              | %                 |
| Output Voltage Temperature Coefficient <sup>[3]</sup> | TC V <sub>OUT</sub>              | -                                                           | -                  | -    | 10                 | ppm/°C            |
| Input Voltage Range                                   | V <sub>IN</sub>                  | V <sub>OUT</sub> = 2.5V                                     | 4                  | -    | 30                 | V                 |
| Supply Current                                        | I <sub>IN</sub>                  | -                                                           | -                  | 0.92 | 1.28               | mA                |
| Line Regulation                                       | $\Delta V_{OUT} / \Delta V_{IN}$ | V <sub>IN</sub> = 4V to 30V, V <sub>OUT</sub> = 2.5V        | -                  | 6    | 18                 | ppm/V             |
| Load Regulation                                       | AV /AI                           | Sourcing: 0mA ≤ I <sub>OUT</sub> ≤ 20mA                     | -                  | 2.5  | 17                 | ppm/mA            |
| Load Negulation                                       | $\Delta V_{OUT}/\Delta I_{OUT}$  | Sinking: -10mA ≤ I <sub>OUT</sub> ≤ 0mA                     | -                  | 2.5  | 17                 | ppm/mA            |
| Dropout Voltage <sup>[4]</sup>                        | V <sub>D</sub>                   | V <sub>OUT</sub> = 2.5V at 10mA                             | -                  | 1.1  | 1.7                | V                 |
| Short-Circuit Current                                 | I <sub>SC+</sub>                 | T <sub>A</sub> = +25°C, V <sub>OUT</sub> tied to GND        | -                  | 54   | 75                 | mA                |
| Short-Circuit Current                                 | I <sub>SC-</sub>                 | $T_A = +25$ °C, $V_{OUT}$ tied to $V_{IN}$                  | -100               | -60  | -                  | mA                |
| Turn-on Settling Time                                 | t <sub>R</sub>                   | 90% of final value, $C_L = 1.0 \mu F$ , $C_C = open$        | -                  | 150  | -                  | μs                |
| Ripple Rejection                                      |                                  | f = 120Hz                                                   | -                  | 90   | -                  | dB                |
| Noise Voltage                                         | e <sub>np-p</sub>                | $0.1Hz \le f \le 10Hz, V_{OUT} = 2.5V$                      | -                  | 1.9  | -                  | μV <sub>P-P</sub> |
| Broadband Voltage Noise                               | V <sub>n</sub>                   | $10Hz \le f \le 1kHz$ , $V_{OUT} = 2.5V$                    | -                  | 1.6  | -                  | μV <sub>RMS</sub> |
| Noise Voltage Density                                 | e <sub>n</sub>                   | f = 1kHz, V <sub>OUT</sub> = 2.5V                           | -                  | 50   | -                  | nV/√Hz            |
| Long Term Stability                                   | ΔV <sub>OUT</sub> /Δt            | T <sub>A</sub> = +25°C                                      | -                  | 20   | -                  | ppm               |

- 1. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design.
- 2. Post-reflow drift for the ISL71010B25 devices can exceed 100μV to 1.0mV based on experimental results with devices on FR4 double sided boards. The system engineer must take this into account when considering the reference voltage after assembly.
- 3. Over the specified temperature range. Temperature coefficient is measured by the box method whereby the change in V<sub>OUT</sub> is divided by the temperature range; in this case, -55°C to +125°C = +180°C. See Specifying Temperature Coefficient (Box Method) for more information.
- 4. Dropout Voltage is the minimum  $V_{IN}$   $V_{OUT}$  differential voltage measured at the point where  $V_{OUT}$  drops 1mV from  $V_{IN}$  = nominal at  $T_A$  = +25°C.

#### **Typical Performance Curves** 4.





Figure 5.  $V_{OUT}$  vs Temperature, Five Units

Figure 6. V<sub>OUT</sub> Accuracy Over-Temperature



Figure 7.  $V_{OUT}$  vs  $V_{IN}$  at 0mA, 20mA, and -10mA







Figure 9.  $I_{IN}$  vs  $V_{IN}$ , Three Temperatures





Figure 10. Line Regulation, Three Units

Figure 11. Line Regulation, Three Temperatures



Figure 12. Line Regulation Over-Temperature (0mA)



Figure 13. Line Transient with 1nF Load ( $\Delta V_{IN}$  = ±500mV)



Figure 14. Line Transient with 100nF Load  $(\triangle V_{IN} = \pm 500 \text{mV})$ 





Figure 15. Load Regulation, Three Temperatures

Figure 16. Load Transient ( $\triangle I_{LOAD} = \pm 1 mA$ )



Figure 17. Load Transient (0mA to 1mA)



Figure 18. Turn-On Time with 0.1µF



Figure 19. Turn-On Time with 1μF



Figure 20. Z<sub>OUT</sub> vs Frequency



Figure 21. PSRR at Different Capacitive Loads



Figure 22. PSRR (+25°C,  $V_{IN}$  = 5V,  $V_{OUT}$  = 2.5V,  $I_{OUT}$  = 0mA,  $C_{IN}$  =  $C_{OUT}$  = 0.1 $\mu$ F, COMP = 1nF, VSIG = 300m $V_{P-P}$ )



Figure 23. Long Term Stability



Figure 24. Short-Circuit to GND



Figure 25. Short-Circuit to V<sub>IN</sub>



Figure 26. Dropout with -10mA Load



Figure 27. Dropout Voltage for 2.5V



Figure 28.  $V_{OUT}$  vs Noise, 0.1Hz to 10Hz



Figure 29. Noise Density vs Frequency (V<sub>IN</sub> = 5.0V,  $I_{OUT}$  = 0mA,  $C_{IN}$  = 0.1 $\mu$ F,  $C_{OUT}$  = 1 $\mu$ F, COMP = 1nF)

## 5. Applications Information

### 5.1 Bandgap Precision Reference

The ISL71010B25 uses a bandgap architecture and special trimming circuitry to produce a temperature compensated, precision voltage reference with high input voltage capability and moderate output current drive. Low noise performance is achieved using optimized biasing techniques. Key features for precision low noise portable applications, such as handheld meters and instruments, are supply current (930 $\mu$ A) and noise (1.9 $\mu$ V<sub>P-P,</sub> 0.1Hz to 10Hz bandwidth). Data converters in particular can use the ISL71010B25 as an external voltage reference. Low power DAC and ADC circuits realize maximum resolution with the lowest noise. The device maintains output voltage during conversion cycles with fast response, although it is helpful to add an output capacitor, typically 1 $\mu$ F.

## 5.2 Board Mounting Considerations

For applications requiring the highest accuracy, the board mounting location should be considered. The device uses a plastic SOIC package, which subjects the die to mild stresses when the Printed Circuit Board (PCB) is heated and cooled, which slightly changes the shape. Because of these die stresses, placing the device in areas subject to slight twisting can degrade the reference voltage accuracy. It is normally best to place the device near the edge of a board, or on the shortest side, because the axis of bending is most limited in that location. Mounting the device in a cutout also minimizes flex. Obviously, mounting the device on flexprint or extremely thin PC material will likewise cause loss of reference accuracy.

### 5.3 Board Assembly Considerations

Some PCB assembly precautions are necessary. Normal output voltage shifts of 100µV can be expected with Pb-free reflow profiles or wave solder on multi-layer FR4 PCBs. Precautions should be taken to avoid excessive heat or extended exposure to high reflow or wave solder temperatures.

### 5.4 Noise Performance and Reduction

The output noise voltage in a 0.1Hz to 10Hz bandwidth is typically  $1.9\mu V_{P-P}$  ( $V_{OUT}=2.5V$ ). The noise measurement is made with a bandpass filter. The filter is made of a 1-pole high-pass filter, with a corner frequency at 0.1Hz, and a 2-pole low-pass filter, with a corner frequency (3dB) at 9.9Hz, to create a filter with a 9.9Hz bandwidth. Noise in the 10Hz to 1kHz bandwidth is approximately  $1.6\mu V_{RMS}$  ( $V_{OUT}=2.5V$ ), with  $0.1\mu F$  capacitance on the output. This noise measurement is made with a 2 decade bandpass filter. The filter is made of a 1-pole high-pass filter with a corner frequency at 10Hz of the center frequency, and 1-pole low-pass filter with a corner frequency at  $10\mu F$  can be added, but will result in only marginal improvements in output noise and transient response.

#### 5.5 Turn-On Time

Normal turn-on time is typically 150µs. The circuit designer must take this into account when looking at power-up delays or sequencing.

## 5.6 Specifying Temperature Coefficient (Box Method)

The limits stated for temperature coefficient (Tempco) are governed by the method of measurement. The overwhelming standard for specifying the temperature drift of a reference is to measure the reference voltage at two temperatures, which provide for the maximum voltage deviation. Divide the total variation,  $(V_{HIGH} - V_{LOW})$  by the temperature extremes of measurement  $(T_{HIGH} - T_{LOW})$ . The result is divided by the nominal reference voltage (at T = +25°C) and multiplied by 10<sup>6</sup> to yield ppm/°C. This is the "Box" method for specifying temperature coefficient.



### 5.7 Output Voltage Adjustment

The output voltage can be adjusted above and below the factory-calibrated value using the trim terminal. The trim terminal is the negative feedback divider point of the output operational amplifier. The voltage at the TRIM pin is set at approximately 1.216V by the internal bandgap and amplifier circuitry of the voltage reference.

The suggested method to adjust the output is to connect a  $1M\Omega$  external resistor directly to the trim terminal and connect the other end to the wiper of a potentiometer that has a  $100k\Omega$  resistance and with outer terminals that connect to  $V_{OUT}$  and ground. If a  $1M\Omega$  resistor is connected to trim, the output adjust range will be  $\pm 6.3 mV$ . The TRIM pin should not have any capacitor tied to its output. It is important to minimize the capacitance on the trim terminal during layout to preserve output amplifier stability. It is also best to connect the series resistor directly to the trim terminal, to minimize that capacitance and also to minimize noise injection. Small trim adjustments will not disturb the factory-set temperature coefficient of the reference, but trimming near the extreme values can.

## 5.8 Output Stage

The output stage of the device has a push-pull configuration with a high-side PNP and a low-side NPN. This helps the device to act as a source and sink. The device can source 20mA and sink 10mA.

### 5.9 Use of COMP Capacitors

The reference can be compensated for the  $C_{OUT}$  capacitors used by adding a capacitor from the COMP pin to GND. See Table 1 for recommended values of the COMP capacitor.

| С <sub>ОИТ</sub> (µF) | C <sub>COMP</sub> (nF) |
|-----------------------|------------------------|
| 0.1                   | 1                      |
| 1                     | 1                      |
| 10                    | 10                     |

**Table 1. COMP Capacitor Recommended Values** 

### 6. Radiation Tolerance

The ISL71010B25 is a radiation tolerant device for commercial space applications, Low Earth Orbit (LEO) applications, high altitude avionics, launch vehicles, and other harsh environments. This device's response to Total Ionizing Dose (TID) radiation effects and Single-Event Effects (SEE) has been measured, characterized, and reported in the following sections. The TID performance of the ISL71010B25 is not guaranteed through radiation lot acceptance testing. The ISL71010BM30B25Z is Radiation Lot Acceptance Tested (RLAT) to 30krad(Si), and the ISL71010BM50B25Z is RLAT to 50krad(Si).

# 6.1 Total Ionizing Dose (TID) Testing

#### 6.1.1 Introduction

This test was conducted to determine the sensitivity of the part to the total dose environment. Testing was performed on two separate sample sets. For the first sample set, test downpoints were 0krad(Si), 10krad(Si), 20krad(Si), and 30krad(Si). The second sample set was irradiated to 50krad(Si).

Total dose testing was performed using a Hopewell Designs N40 panoramic <sup>60</sup>Co irradiator. The irradiations were performed at 10mrad(Si)/s. A PbAI box was used to shield the test fixture and devices under test against low energy secondary gamma radiation.

The characterization matrix of the first sample set consisted of 23 samples irradiated under bias and 12 samples irradiated with all pins grounded. The characterization matrix of the second sample set consisted of 7 samples irradiated under bias and 7 samples irradiated with all pins grounded. Two control units were used to ensure repeatable data. Two different wafers were used. The bias configuration is shown in Figure 30.





Figure 30. Irradiation Bias Configuration and Power Supply Sequencing for the ISL71010B25

All electrical testing was performed outside the irradiator using the production Automated Test Equipment (ATE), with data logging at each down point (including anneal). Downpoint electrical testing was performed at room temperature.

#### 6.1.2 Results

Table 2 summarizes the attributes data.

Table 2. ISL71010B25 Total Dose Test Attributes Data

| Dose Rate<br>(mrad(Si)/s) | Bias            | Sample Size | Down<br>Point | Bin 1 <sup>[1]</sup> | Rejects |
|---------------------------|-----------------|-------------|---------------|----------------------|---------|
|                           |                 |             | Pre-rad       | 23                   | 0       |
| 10                        | Figure 30       | 23          | 10krad(Si)    | 23                   | 0       |
|                           | Figure 30       |             | 30krad(Si)    | 23                   | 0       |
|                           |                 | 7           | 50krad(Si)    | 7                    | 0       |
|                           |                 |             | Pre-rad       | 12                   | 0       |
| 10                        | On a second and | 12          | 10krad(Si)    | 12                   | 0       |
| 10                        | Grounded        |             | 30krad(Si)    | 12                   | 0       |
|                           |                 | 7           | 50krad(Si)    | 7                    | 0       |

<sup>1.</sup> Bin 1 indicates a device that passes all datasheet specification limits

The plots in Figure 31 to Figure 36 show data for key parameters at all down points. The plots show the average as a function of total dose for each of the irradiation conditions. The error bars, if visible, show the minimum and maximum measured values. All parts showed excellent stability over irradiation.

Table 3 shows the average of the key parameters with respect to total dose in tabular form.



### 6.2 Data Plots





Figure 31. V<sub>REF</sub> Output Voltage vs TID

Figure 32. Supply Current vs TID





Figure 33. Line Regulation vs TID

Figure 34. Load Regulation 20mA Sourcing vs TID





Figure 35. Load Regulation -10mA Sinking vs TID

Figure 36. Short-Circuit Current vs TID



#### 6.2.1 Conclusion

ATE characterization testing showed no rejects to the datasheet limits at all down points. Variables data for selected parameters is presented in Figure 31 to Figure 36. No differences between biased and unbiased irradiation were noted, and the part is not considered bias sensitive.

**Parameter** Symbol Condition Bias 0krad(Si) 10krad(Si) 20krad(Si) 30krad(Si) 50krad(Si) Unit Bias 2.499935 2.498409 2.497462 2.497026 2.496583 ٧  $V_{IN} = 3.7V$ Grounded 2.499851 2.498677 2.498152 2.497917 2.497285 V Bias 2.50008 2.498605 2.497645 2.497313 2.496827 ٧ Output  $V_{OUT}$  $V_{IN} = 5V$ Voltage 2.50000 2.498824 2.498346 2.498124 2.497534 ٧ Grounded Bias 2.500326 2.49884 2.497926 2.497422 2.496968 V  $V_{IN} = 36V$ Grounded 2.500239 2.499098 2.498607 2.498295 2.497655 V 0.769745 0.770239 0.74926 0.751033 0.726834 Bias mΑ  $V_{IN} = 3.7V$ Grounded 0.753588 0.764798 0.740917 0.742755 0.746205 mA Supply  $I_{IN}$ Current Bias 0.932934 0.923849 0.921882 0.923466 0.886037 mΑ  $V_{IN} = 5V$ Grounded 0.913717 0.917348 0.903889 0.905463 0.904745 mΑ Bias 4.843192 5.347662 5.743502 4.806794 4.777919 ppm/V  $V_{IN} = 4V \text{ to } 30V,$ Line  $\Delta V_{OUT}/\Delta V_{IN}$ Regulation  $V_{OUT} = 2.5V$ Grounded 4.806634 5.213798 5.626061 4.687299 4.575793 ppm/V Bias -0.19286 -0.21943 -0.10849 -0.07873 -0.09162 ppm/mA 20mA Sourcing Grounded -0.22109 -0.20001 -0.12771 -0.13486 -0.06687 ppm/mA Load  $\Delta V_{OUT}/\Delta I_{OUT}$ Regulation Bias 0.296484 -0.02579 -0.68384 -0.97837 -0.5177 ppm/mA -10mA Sinking Grounded 0.285307 -0.34957 -1.13324 -1.31472 -1.48525 ppm/mA Bias 55.14103 54.81855 54.66817 54.69348 55.6684 mA V<sub>OUT</sub> = GND I<sub>SC+</sub> Grounded 54.2462 54.32929 54.5196 54.54143 55.67061 mA Short-Circuit Current Bias -59.8068 -59.6621 -59.0124 -58.7974 -60 17 mA

Table 3. ISL71010B25 Response of Key Parameters vs TID

## 6.3 Single-Event Effects Testing

 $V_{OUT} = V_{IN}$ 

#### 6.3.1 Introduction

I<sub>SC</sub>-

The intense heavy ion environment encountered in space applications can cause a variety of Single-Event Effects (SEE). SEE can lead to system-level performance issues including disruption, degradation, and destruction. For predictable and reliable space system operation, individual electronic components should be characterized to determine their SEE response. The following is a summary of the ISL71010B25 SEE testing.

-59.3318

-59.485

-59.8141

-59.6128

-59.678

mA

#### 6.3.2 SEE Test Setup

Testing was performed at the Texas A&M University (TAMU) Cyclotron Institute heavy ion facility.

Grounded

A schematic of the ISL71010B25 SEE test circuit is shown in Figure 43. The test circuit is configured to accept an input voltage from 4V to 30V and generate the 2.5V nominal output voltage. The output current of the reference was adjusted using fixed load resistors on test board. The output capacitor, C<sub>4</sub>, and the compensation capacitor C<sub>2</sub> were 0.1µF and 1nF, respectively.

Digital multimeters were used to monitor input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and input current ( $I_{IN}$ ). A LeCroy Waverunner digital oscilloscope was used to monitor, capture and store key signal waveforms. The scope was configured to trigger with  $V_{OUT}$  signal levels of  $\pm 20$ mV.



### 6.3.3 SEB Testing Results

For the SEB tests, conditions were selected to maximize the electrical and thermal stresses on the Device Under Test (DUT), thus insuring worst-case conditions. The input voltage (V<sub>IN</sub>) was initially set to 35V and then increased in 1V increments. The output current (I<sub>OUT</sub>) was set to 20mA which is the maximum recommended current rating for load regulation of the device. Case temperature was maintained at +125°C by controlling the current flowing into a resistive heater bonded to the underside of the DUT. Four DUTs were irradiated with Ag ions at a normal incident angle, resulting in an effective LET of 43MeV•cm²/mg.

The failure criterion for destructive SEE was an increase in operating input current (I<sub>IN</sub>) greater than 5% measured at 20mA output current. I<sub>IN</sub> is defined as the total current drawn by the device. Failed devices were not further irradiated.

Four parts passed irradiation to 1x10<sup>7</sup> ions/cm<sup>2</sup> with 43MeV•cm<sup>2</sup>/mg at 39V and +125°C case temperature.

### 6.3.4 Single-Event Transient Testing

SET testing was done on four samples of the ISL71010B25, which were irradiated at room temperature across a range of LET from 2.7MeV•cm²/mg to 28MeV•cm²/mg to observe SET performance. Samples were separately tested to V<sub>IN</sub> of 4V and 30V. The parts were configured with a 0.1µF output capacitor, a 1nF compensation capacitor, and a 20mA load current to set up the worst conditions for negative going transients. Table 4 shows the SET summary giving the cross section for each input voltage and LET level.

Figure 37 to Figure 42 represent output waveform responses of the DUTs at the respective bias conditions and LET levels. The plots are composites of all the transients captured on the scope.

The worst case SET appeared for the case of LET = 28 and  $V_{IN}$  = 30V with about 235mV in negative SET and a recovery time of about 20 $\mu$ s.

| Supply Voltage<br>(V) | lon/Angle | Eff LET<br>(MeV•cm²/mg) | Fluence per Run<br>(Particles/cm²) | Number of Runs | Total SET | Events CS<br>(cm <sup>2</sup> ) |
|-----------------------|-----------|-------------------------|------------------------------------|----------------|-----------|---------------------------------|
| 4                     | Ne/0      | 2.7                     | 2.00E+06                           | 4              | 40        | 5.00E-06                        |
| 30                    | Ne/0      | 2.7                     | 2.00E+06                           | 4              | 6         | 7.50E-07                        |
| 4                     | Ar/0      | 8.5                     | 2.00E+06                           | 4              | 256       | 3.20E-05                        |
| 30                    | Ar/0      | 8.5                     | 2.00E+06                           | 4              | 365       | 4.56E-05                        |
| 4                     | Kr/0      | 28                      | 2.00E+06                           | 4              | 439       | 5.49E-05                        |
| 30                    | Kr/0      | 28                      | 2.00E+06                           | 4              | 754       | 9.43E-05                        |

Table 4. SET Summary of the Fully Functional ISL71010B25<sup>[1]</sup>

<sup>1.</sup> Samples at 4.0V and 30V input voltage,  $C_{OUT}$  = 0.1 $\mu$ F,  $C_{COMP}$  = 1nF and  $I_{OUT}$  = 20mA. Trigger level for the output voltage set to ±20mV.

#### 6.3.5 **Data Plots**



Figure 37. Composite SET Plot for ISL71010B25 at LET  $2.7 V_{IN} = 4V$ ,  $I_{OUT} = 20 mA$ ,  $C_{OUT} = 0.1 \mu F$ ,  $C_{COMP} = 1 nF$ 



Figure 38. Composite SET Plot for ISL71010B25 at LET 2.7  $V_{IN}$  = 30V,  $I_{OUT}$  = 20mA,  $C_{OUT}$  = 0.1 $\mu$ F,  $C_{COMP}$  = 1nF



Figure 39. Composite SET Plot for ISL71010B25 at LET  $8.5~V_{IN}$  = 4V,  $I_{OUT}$  = 20mA,  $C_{OUT}$  =  $0.1\mu F$ ,  $C_{COMP}$  = 1nF



Figure 40. Composite SET Plot for ISL71010B25 at LET 8.5  $V_{IN}$  = 30V,  $I_{OUT}$  = 20mA,  $C_{OUT}$  = 0.1 $\mu$ F,  $C_{COMP}$  = 1nF





Figure 41. Composite SET Plot for ISL71010B25 at LET 28  $V_{IN}$  = 4V,  $I_{OUT}$  = 20mA,  $C_{OUT}$  = 0.1 $\mu$ F,  $C_{COMP}$  = 1nF

Figure 42. Composite SET Plot for ISL71010B25 at LET 28  $V_{IN}$  = 30V,  $I_{OUT}$  = 20mA,  $C_{OUT}$  = 0.1 $\mu$ F,  $C_{COMP}$  = 1nF

#### 6.3.6 Conclusion

SEE testing has demonstrated that the ISL71010B25 is not susceptible to Single Event Burnout (SEB) at an LET of 43MeV•cm²/mg with an input voltage of 39V and a load current of 20mA. This represents conditions that are over 30% above the recommended input voltage of 30V and 100% of the load regulation drive capability of the IC (20mA).

SET testing demonstrated that all transients are negative and the higher the LET level, the greater the magnitude of the negative transient. At LET =  $28\text{MeV} \cdot \text{cm}^2/\text{mg}$  and  $V_{\text{IN}} = 30\text{V}$  with  $C_{\text{OUT}} = 0.10 \mu\text{F}$ , showed a 235mV negative transient during an SET event. The longest recovery times were about  $20 \mu\text{s}$ .

A larger C<sub>OUT</sub> capacitance value will suppress the SET magnitude but the SET disturbance duration will stretch out. Capacitor selection represents a compromise between SET magnitude and recovery duration.



Figure 43. SEE Testing Schematic for the ISL71010B25

# 7. Package Outline Drawing

The package outline drawing is located at the end of this document and is accessible from the Renesas website. The package information is the most current data available and is subject to change without revision of this document.

# 8. Ordering Information

| Part Number <sup>[1][2]</sup> | Part<br>Marking | Radiation<br>Lot<br>Acceptanc<br>e Testing | V <sub>OUT</sub><br>Option<br>(V) | Accuracy<br>(%) | Tempco<br>(ppm/°C) | Carrier<br>Type <sup>[3]</sup> | Package Description <sup>[4]</sup> (RoHS Compliant) | Pkg.<br>Dwg. # | Temp<br>Range |        |
|-------------------------------|-----------------|--------------------------------------------|-----------------------------------|-----------------|--------------------|--------------------------------|-----------------------------------------------------|----------------|---------------|--------|
| ISL71010BMB25Z                | 71010           | N/A                                        | 2.50                              | ±0.05           | 10                 | Tube                           | 8 Ld SOIC                                           | M8.15          | -55 to        |        |
| ISL71010BMB25Z-TK             | BMZ25           | IN/A                                       | 2.50                              | 10.03           | 10                 | Reel, 1k                       | 0 24 0010                                           | 100.10         | +125°C        |        |
| ISL71010BM30B25Z              | 71010<br>BMZ25  | 71010                                      | 30krad(Si)                        | 2.50            | ±0.15              | 10                             | Tube                                                | 8 Ld SOIC      | M8.15         | -55 to |
| ISL71010BM30B25Z-TK           |                 | SURIAU(SI)                                 | 2.50                              | 10.13           | 10                 | Reel, 1k                       | 8 La 3010                                           | IVIO. 13       | +125°C        |        |
| ISL71010BM50B25Z              | 71010           | 50krad(Si)                                 | 2.50                              | ±0.20           | 10                 | Tube                           | 8 Ld SOIC                                           | M8.15          | -55 to        |        |
| ISL71010BM50B25Z-TK           | BMZ25           | JUNIAU(JI) 2.3                             | 2.50                              | 10.20           | 10                 | Reel, 1k                       | 0 Lu SOIC                                           | 1010.15        | +125°C        |        |
| ISL71010BM25EV1Z              | Evaluation      | Board                                      |                                   | •               |                    |                                |                                                     |                |               |        |

These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials and NiPdAu-Ag plate-e4
termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free products are MSL classified
at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

- 2. For Moisture Sensitivity Level (MSL), see the ISL71010B25 product information page. For more information about MSL refer to TB363.
- 3. See TB347 for details about reel specifications.
- 4. For the Pb-Free Reflow Profile, see TB493.

# 9. Revision History

| Revision | Date         | Description                                                                                                                                                                                                           |
|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.01     | Sep 18, 2025 | Applied latest template. Added M30 and M50 part information throughout. Updated Radiation bullets. Updated Radiation Tolerance sections. Updated POD M8.15 to the latest version. Updated Ordering Information table. |
| 1.00     | Apr 12, 2018 | Added Outgassing Feature bullet. Updated Ordering information by adding -TK part to table and updated Note 1. Added Outgassing specification information. Removed About Intersil and updated disclaimer.              |
| 0.00     | Sep 26, 2017 | Initial release                                                                                                                                                                                                       |





GS0008AC

8-Lead Narrow Body Small Outline Plastic Package 4.90 x 3.90 x 1.43 mm Body, 1.27 mm Pitch Rev08, Jul 7, 2025



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.