

#### ISL72028CSEH

3.3V Radiation Hardened CAN Transceiver with Low-Power Shutdown and Split Termination Output

FN8905 Rev.1.00 Jul 27, 2017

The Intersil ISL72028CSEH is a radiation hardened, 3.3V CAN transceiver that is compatible with the ISO11898-2 standard for applications calling for Controller Area Network (CAN) serial communication in satellites and aerospace communications, and telemetry data processing in harsh industrial environments.

This device can transmit and receive at bus speeds up to 5Mbps. It can drive a 40m cable at 1Mbps per the ISO11898-2 specification. The device is designed to operate over a common-mode range of -7V to +12V, with a maximum of 120 nodes. The device has three discrete selectable driver rise/fall time options, a Low-Power Shutdown mode, and a Split termination output.

The receiver (Rx) inputs feature a "full fail-safe" design, which ensures a logic high Rx output if the Rx inputs are floating, shorted, or terminated but undriven.

The ISL72028CSEH is available in an 8 Ld hermetic ceramic flatpack and die form that operate across the temperature range of -55°C to +125°C. The logic inputs are tolerant with 5V systems.

Other CAN transceivers available are the <u>ISL72026CSEH</u> and <u>ISL72027CSEH</u>. For a list of differences between these devices, refer to <u>Table 1 on page 4</u>.

#### **Related Literature**

- For a full list of related documents, visit our website
  - <u>ISL72028CSEH</u> product page

#### **Applications**

- Satellites and aerospace communications
- Telemetry data processing
- High-end industrial environments and harsh environments

#### **Features**

- Electrically screened to SMD 5962-15228
- ESD protection on all pins: 4kV HBM
- Compatible with ISO11898-2
- Operating supply range: 3.0V to 3.6V
- Bus pin fault protection to ±20V
- Undervoltage lockout
- Cold spare: powered down devices/nodes do not affect active devices operating in parallel
- Three selectable driver rise and fall times:
  - Fast speed (RS = 0V) edges and propagation delays optimized for a data rate of 1Mbps
  - Medium speed (RS =  $10k\Omega$ ) edges and propagation delays optimized for a data rate of 500kbps
  - Slow Speed (RS =  $50k\Omega$ ) edges and propagation delays optimized for a data rate of 250kbps
- Glitch-free bus I/O during power-up and power-down
- Full fail-safe (open, short, terminated/undriven) receiver
- Hi-Z input allows for 120 nodes on the bus
- High data rates: up to 5Mbps
- Quiescent supply current: 7mA (maximum)
- Low power shutdown mode: 50µA (maximum)
- -7V to +12V common-mode input voltage range
- 5V tolerant logic inputs
- · Thermal shutdown
- Acceptance tested to 75krad(Si) (LDR) and to 100krad(Si) (HDR) wafer-by-wafer
- Radiation hardened
  - SEL/B immune to LET<sub>TH</sub>: 86.4MeV•cm<sup>2</sup>/mg
  - Low dose rate (0.01rad(Si)/s): 75krad(Si)
  - High dose rate (50-300rad(Si)/s): 100krad(Si)







Figure 2. Fast Driver and Receiver Waveforms

# **Contents**

| 1.  | Overview                                       | . 4 |
|-----|------------------------------------------------|-----|
| 1.1 | Ordering Information                           | . 4 |
| 1.2 | Pin Configuration                              | . 5 |
| 1.3 | Pin Descriptions                               | . 5 |
| 1.4 | Equivalent Input and Output Schematic Diagrams | . 6 |
| 2.  | Specifications                                 | . 7 |
| 2.1 | Absolute Maximum Ratings                       | . 7 |
| 2.2 | Thermal Information                            | . 7 |
| 2.3 | Recommended Operating Conditions               | . 8 |
| 2.4 | Electrical Specifications                      | . 8 |
| 2.5 | Test Circuits and Waveforms                    | 11  |
| 3.  | Typical Performance Curves                     | 14  |
| 4.  | Functional Description                         | 20  |
| 4.1 | Overview                                       | 20  |
| 4.2 | Slope Adjustment                               | 20  |
| 4.3 | Cable Length                                   | 20  |
| 4.4 | Cold Spare                                     | 20  |
| 4.5 | Low-Power Shutdown Mode                        | 21  |
| 4.6 | Using 3.3V Devices in 5V Systems               |     |
| 4.7 | Split Mode Termination                         | 21  |
| 5.  | Die Characteristics                            | 22  |
| 5.1 | Metallization Mask Layout                      | 23  |
| 6.  | Revision History                               | 25  |
| 7.  | Package Outline Drawing                        | 26  |
| 8.  | About Intersil                                 | 27  |



ISL72028CSEH 1. Overview

#### 1. Overview

### 1.1 Ordering Information

| Ordering SMD<br>Number (Note 1) | Part Number<br>(Note 2)        | Temperature Range<br>(°C) | Package<br>(RoHS Compliant) | Pkg Dwg # |
|---------------------------------|--------------------------------|---------------------------|-----------------------------|-----------|
| 5962R1522812VXC                 | ISL72028CSEHVF                 | -55 to +125               | 8 Ld Ceramic Flat Pack      | K8.A      |
| N/A                             | ISL72028CSEHF/PROTO, (Note 3)  | -55 to +125               | 8 Ld Ceramic Flat Pack      | K8.A      |
| 5962R1522812V9A                 | ISL72028CSEHVX                 | -55 to +125               | Die                         |           |
| N/A                             | ISL72028CSEHX/SAMPLE, (Note 3) | -55 to +125               | Die                         |           |
| N/A                             | ISL72028CSEHEVAL1Z, (Note 4)   | Evaluation Board          |                             |           |

#### Notes:

- Specifications for radiation tolerant QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed must be used when ordering.
- 2. These Intersil Pb-free Hermetic packaged products employ 100% Au plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.
- 3. The /PROTO and /SAMPLE are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions overtemperature specified in the DLA SMD and are in the same form and fit as the qualified device. The /SAMPLE die is capable of meeting the electrical limits and conditions specified in the DLA SMD at +25°C only. The /SAMPLE is a die and does not receive 100% screening over-temperature to the DLA SMD electrical limits. These part types do not come with a Certificate of Conformance because there is no Radiation Assurance testing and they are not DLA qualified devices.
- 4. Evaluation boards utilize the /PROTO parts and /PROTO parts are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity.

Table 1. ISL7202xCSEH Product Family Features Table

| Specification                 | ISL72026CSEH    | ISL72027CSEH    | ISL72028CSEH    |
|-------------------------------|-----------------|-----------------|-----------------|
| Loopback Feature              | Yes             | No              | No              |
| VREF Output                   | No              | Yes             | Yes             |
| Listen Mode                   | Yes             | Yes             | No              |
| Shutdown Mode                 | No              | No              | Yes             |
| VTHRLM                        | 900mV (maximum) | 900mV (maximum) | N/A             |
| VTHFLM                        | 325mV (minimum) | 325mV (minimum) | N/A             |
| VHYSLM                        | 40mV (minimum)  | 40mV (minimum)  | N/A             |
| Supply Current, Listen Mode   | 2mA (maximum)   | 2mA (maximum)   | N/A             |
| Supply Current, Shutdown Mode | N/A             | N/A             | 50μA (maximum)  |
| VREF Leakage Current          | N/A             | ±25μA (maximum) | ±25µA (maximum) |

N/A: Not Applicable

Table 2. Product Family Comparison for Optimal Data Rate and Total Dose Radiation Testing

| Specification                            | ISL7202xSEH | ISL7202xASEH | ISL7202xBSEH | ISL7202xCSEH |
|------------------------------------------|-------------|--------------|--------------|--------------|
| Data Rate: RS = 0V                       | 1Mbps       | 1Mbps        | 1Mbps        | 1Mbps        |
| Data Rate: RS = $10k\Omega$              | 250kbps     | 500kbps      | 250kbps      | 500kbps      |
| Data Rate: RS = $50$ k $\Omega$          | 125kbps     | 250kbps      | 125kbps      | 250kbps      |
| High Dose Rate (HDR) 100krad(Si) Testing | No          | No           | Yes          | Yes          |
| Low Dose Rate (LDR) 75krad(Si) Testing   | Yes         | Yes          | Yes          | Yes          |

ISL72028CSEH 1. Overview

# 1.2 Pin Configuration

ISL72028CSEH (8 Ld Ceramic Flatpack) Top View

Note: The package lid is tied to ground.



# 1.3 Pin Descriptions

| Pin Number | Pin<br>Name | Function                                                                                                                                           |
|------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | D           | CAN driver digital input. A LOW bus state is Dominant and a HIGH bus state is Recessive. Internally tied HIGH.                                     |
| 2          | GND         | Ground connection                                                                                                                                  |
| 3          | VCC         | System power supply input (3.0V to 3.6V). The typical voltage for the device is 3.3V.                                                              |
| 4          | R           | CAN data receiver output. A LOW bus state is Dominant and a HIGH bus state is Recessive.                                                           |
| 5          | VREF        | VCC/2 reference output for split mode termination.                                                                                                 |
| 6          | CANL        | CAN bus line for high-level output.                                                                                                                |
| 7          | CANH        | CAN bus line for low-level output.                                                                                                                 |
| 8          | RS          | A resistor to GND from this pin controls the rise and fall time of the CAN output waveform. Drive RS HIGH to put the device in Low-Power Shutdown. |

ISL72028CSEH 1. Overview

# 1.4 Equivalent Input and Output Schematic Diagrams



OUTPUT

GND



Figure 3. CANH and CANL Inputs

Figure 4. CANH Output

Figure 5. CANL Output



Figure 6. D Input



Figure 7. R Output



Figure 8. RS Input



Figure 9. V<sub>REF</sub>

# 2. Specifications

### 2.1 Absolute Maximum Ratings

| Parameter                                          | Minimum               | Maximum    | Unit |  |
|----------------------------------------------------|-----------------------|------------|------|--|
| VCC to GND With/Without Ion Beam                   | -0.3                  | 5.5        | V    |  |
| CANH, CANL, VREF Under Ion Beam                    |                       | ±20        |      |  |
| CANH, CANL, VREF                                   |                       | ±20        | V    |  |
| I/O Voltages D, R, RS                              | oltages D, R, RS -0.5 |            | V    |  |
| Receiver Output Current                            | -10                   | 10         | mA   |  |
| Output Short-Circuit Duration                      |                       | Continuous |      |  |
| ESD Rating                                         |                       | Value      |      |  |
| Human Body Model (Tested per MIL-STD-883 TM3015.7) | <u>.</u>              |            |      |  |
| CANH, CANL Bus Pins                                |                       | 4          | kV   |  |
| All Other Pins                                     |                       | 4          |      |  |
| Charged Device Model (Tested per JS-002-2014)      |                       | 750        |      |  |
| Machine Model (Tested per JESD22-A115C)            |                       | 200        | V    |  |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

### 2.2 Thermal Information

| Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |  |
|------------------------------|------------------------|------------------------|--|
| 8 Ld FP Package (Notes 5, 6) | 39                     | 7                      |  |

Notes:

6. For  $\theta_{\mbox{\scriptsize JC}},$  the "case temp" location is the center of the package underside.

| Parameter                    | Minimum | Maximum | Unit |
|------------------------------|---------|---------|------|
| Maximum Junction Temperature |         | +150    | °C   |
| Storage Temperature Range    | -65     | +150    | °C   |

θ<sub>JA</sub> is measured with the component mounted on a high-effective thermal conductivity test board (two buried 1oz copper planes) with "direct attach" features package base mounted to PCB thermal land with a 10 mil gap fill material having a thermal conductivity of 1W/m-K. Refer to TB379.

### 2.3 Recommended Operating Conditions

| Parameter                                                           | Minimum | Maximum | Unit |
|---------------------------------------------------------------------|---------|---------|------|
| Temperature Range                                                   | -55     | +125    | °C   |
| V <sub>CC</sub> Supply Voltage                                      | 3.0     | 3.6     | V    |
| Voltage on CAN I/O                                                  | -7      | 12      | V    |
| V <sub>IH</sub> D Logic Pin                                         | 2       | 5.5     | V    |
| V <sub>IL</sub> D Logic Pin                                         | 0       | 0.8     | V    |
| I <sub>OH</sub> Driver (CANH - CANL = 1.5V, V <sub>CC</sub> = 3.3V) |         | -40     | mA   |
| I <sub>OH</sub> Receiver (V <sub>OH</sub> = 2.4V)                   |         | -4      | mA   |
| I <sub>OL</sub> Driver (CANH - CANL = 1.5V, V <sub>CC</sub> = 3.3V) |         | 40      | mA   |
| I <sub>OL</sub> Receiver (V <sub>OL</sub> = 0.4V)                   |         | 4       | mA   |

# 2.4 Electrical Specifications

Test Conditions:  $V_{CC} = 3.0V$  to 3.6V; Typical values are at  $T_A = +25^{\circ}C$  (Note 9); unless otherwise specified (Note 7). Boldface limits apply across the operating temperature range, -55°C to +125°C, over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s; and over a total ionizing dose of 100krad(SI) at +25°C with exposure of a high dose rate of 50krad(SI)/s to 300krad(SI)/s.

| Parameter                                       | Symbol                            | Test Cond                                                                            | itions                                                               | Temp<br>(°C) | Min<br>(Note 8)      | Typ<br>(Note 9) | Max<br>(Note 8) | Unit |
|-------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------|----------------------|-----------------|-----------------|------|
| Driver Electrical Characteri                    | Oriver Electrical Characteristics |                                                                                      |                                                                      |              |                      |                 |                 |      |
| Dominant Bus Output<br>Voltage                  | V <sub>O(DOM)</sub>               | D = 0V, CANH, RS = 0V,<br>Figures 10 and 11                                          | $3.0V \le V_{CC} \le 3.6V$                                           | Full         | 2.25                 | 2.85            | V <sub>CC</sub> | ٧    |
|                                                 |                                   | D = 0V, CANL, RS = 0V,<br>Figures 10 and 11                                          |                                                                      | Full         | 0.10                 | 0.65            | 1.25            | ٧    |
| Recessive Bus Output<br>Voltage                 | V <sub>O(REC)</sub>               | D = 3V, CANH, RS = 0V,<br>$60\Omega$ and no load,<br><u>Figures 10</u> and <u>11</u> | 3.0V ≤ V <sub>CC</sub> ≤ 3.6V                                        | Full         | 1.80                 | 2.30            | 2.70            | V    |
|                                                 |                                   | D = 3V, CANL, RS = 0V,<br>$60\Omega$ and no load,<br><u>Figures 10</u> and <u>11</u> |                                                                      | Full         | 1.80                 | 2.30            | 2.80            | V    |
| Dominant Output<br>Differential Voltage         | V <sub>OD(DOM)</sub>              | D = 0V, RS = 0V, 3.0V ≤ \<br>Figures 10 and 11                                       | D = 0V, RS = 0V, 3.0V ≤ V <sub>CC</sub> ≤ 3.6V,<br>Figures 10 and 11 |              | 1.5                  | 2.2             | 3.0             | V    |
|                                                 |                                   | D = 0V, RS = 0V, 3.0V ≤ \<br>Figures 11 and 12                                       | D = 0V, RS = 0V, $3.0V \le V_{CC} \le 3.6V$ ,<br>Figures 11 and 12   |              | 1.2                  | 2.1             | 3.0             | V    |
| Recessive Output<br>Differential Voltage        | V <sub>OD(REC)</sub>              | D = 3V, RS = 0V, 3.0V ≤ \<br>Figures 10 and 11                                       | D = 3V, RS = 0V, 3.0V ≤ V <sub>CC</sub> ≤ 3.6V,<br>Figures 10 and 11 |              | -120.0               | 0.2             | 12.0            | mV   |
|                                                 |                                   | D = 3V, RS = 0V, 3.0V ≤ \                                                            | / <sub>CC</sub> ≤ 3.6V, no load                                      | Full         | -500                 | -34             | 50              | mV   |
| Logic Input High Voltage (D)                    | V <sub>IH</sub>                   | 3.0V ≤ V <sub>CC</sub> ≤ 3.6V, (Note                                                 | 10)                                                                  | Full         | 2.0                  | -               | 5.5             | V    |
| Logic Input Low Voltage (D)                     | V <sub>IL</sub>                   | 3.0V ≤ V <sub>CC</sub> ≤ 3.6V, (Note                                                 | 3.0V ≤ V <sub>CC</sub> ≤ 3.6V, ( <u>Note 10</u> )                    |              | 0                    | -               | 0.8             | V    |
| High Level Input Current (D)                    | I <sub>IH</sub>                   | D = 2.0V, $3.0V \le V_{CC} \le 3.6V$                                                 |                                                                      | Full         | -30                  | -3              | 30              | μA   |
| Low Level Input Current (D)                     | I <sub>IL</sub>                   | $D = 0.8V, 3.0V \le V_{CC} \le 3.6V$                                                 |                                                                      | Full         | -30                  | -7              | 30              | μΑ   |
| RS Input Voltage for Low<br>Power Shutdown Mode | V <sub>IN(RS)</sub>               | $3.0V \le V_{CC} \le 3.6V$                                                           |                                                                      | Full         | 0.75xV <sub>CC</sub> | 1.9             | 5.5             | ٧    |

Page 8 of 27

Test Conditions:  $V_{CC}$  = 3.0V to 3.6V; Typical values are at  $T_A$  = +25°C (Note 9); unless otherwise specified (Note 7). Boldface limits apply across the operating temperature range, -55°C to +125°C, over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s; and over a total ionizing dose of 100krad(SI) at +25°C with exposure of a high dose rate of 50krad(SI)/s to 300krad(SI)/s. (Continued)

| Parameter                                  | Symbol               | Test Conditions                                                                       | Temp<br>(°C) | Min<br>(Note 8) | Typ<br>(Note 9)      | Max<br>(Note 8) | Unit |
|--------------------------------------------|----------------------|---------------------------------------------------------------------------------------|--------------|-----------------|----------------------|-----------------|------|
| Output Short-Circuit Current               | I <sub>OSC</sub>     | $V_{CANH}$ = -7V, CANL = OPEN,<br>3.0V $\leq$ V <sub>CC</sub> $\leq$ 3.6V, Figure 23  | Full         | -250            | -100                 | 1               | mA   |
|                                            |                      | $V_{CANH}$ = +12V, CANL = OPEN,<br>3.0V $\leq$ V <sub>CC</sub> $\leq$ 3.6V, Figure 23 | Full         | -               | 0.4                  | 1.0             | mA   |
|                                            |                      | $V_{CANL}$ = -7V, CANH = OPEN,<br>3.0V $\leq$ V <sub>CC</sub> $\leq$ 3.6V, Figure 23  | Full         | -1.0            | -0.4                 | -               | mA   |
|                                            |                      | $V_{CANL}$ = +12V, CANH = OPEN,<br>3.0V $\leq$ V <sub>CC</sub> $\leq$ 3.6V, Figure 23 | Full         | -               | 100                  | 250             | mA   |
| Thermal Shutdown Temperature               | $T_{SHDN}$           | 3.0V < V <sub>IN</sub> < 3.6V                                                         | -            | -               | 163                  | -               | °C   |
| Thermal Shutdown<br>Hysteresis             | T <sub>HYS</sub>     | 3.0V < V <sub>IN</sub> < 3.6V                                                         | -            | -               | 12                   | -               | °C   |
| Receiver Electrical Charact                | eristics             |                                                                                       |              |                 | l                    |                 | .1   |
| Input Threshold Voltage (Rising)           | $V_{THR}$            | RS = 0V, 10k, 50k, (recessive to dominant), Figures 17                                | Full         | -               | 700                  | 900             | mV   |
| Input Threshold Voltage (Falling)          | $V_{THF}$            | RS = 0V, 10k, 50k, (dominant to recessive),<br>Figures 17                             | Full         | 500             | 625                  | -               | mV   |
| Input Hysteresis                           | $V_{HYS}$            | (V <sub>THR</sub> - V <sub>THF</sub> ), RS = 0V, 10k, 50k,<br>Figures 17              | Full         | 40              | 80                   | -               | mV   |
| Receiver Output High<br>Voltage            | V <sub>OH</sub>      | I <sub>O</sub> = -4mA                                                                 | Full         | 2.4             | V <sub>CC</sub> -0.2 | -               | V    |
| Receiver Output Low<br>Voltage             | V <sub>OL</sub>      | I <sub>O</sub> = +4mA                                                                 | Full         | -               | 0.2                  | 0.4             | V    |
| Input Current for CAN Bus                  | I <sub>CAN</sub>     | CANH or CANL at 12V, D = 3V, other bus pin at 0V, RS = 0V                             | Full         | -               | 470                  | 600             | μΑ   |
|                                            |                      | CANH or CANL at 12V, D = 3V, V <sub>CC</sub> = 0V, other bus pin at 0V, RS = 0V       | Full         | -               | 170                  | 275             | μΑ   |
|                                            |                      | CANH or CANL at -7V, D = 3V, other bus pin at 0V, RS = 0V                             | Full         | -500            | -350                 | -               | μΑ   |
|                                            |                      | CANH or CANL at -7V, D = 3V, V <sub>CC</sub> = 0V, other bus pin at 0V, RS = 0V       | Full         | -175            | -100                 | -               | μΑ   |
| Input Capacitance (CANH or CANL)           | C <sub>IN</sub>      | Input to GND, D = 3V, RS = 0V                                                         | 25           | -               | 35                   | -               | pF   |
| Differential Input<br>Capacitance          | C <sub>IND</sub>     | Input to input, D = 3V, RS = 0V                                                       | 25           | -               | 15                   | -               | pF   |
| Input Resistance (CANH or CANL)            | R <sub>IN</sub>      | Input to GND, D = 3V, RS = 0V                                                         | Full         | 20              | 40                   | 50              | kΩ   |
| Differential Input<br>Resistance           | R <sub>IND</sub>     | Input to input, D = 3V, RS = 0V                                                       | Full         | 40              | 80                   | 100             | kΩ   |
| Supply Current                             |                      | •                                                                                     |              |                 |                      |                 |      |
| Supply Current, Low Power<br>Shutdown Mode | I <sub>CC(LPS)</sub> | RS = D = $V_{CC}$ , 3.0V $\leq V_{CC} \leq$ 3.6V, (Note 11)                           | Full         | -               | 20                   | 50              | μA   |
| Supply Current, Dominant                   | I <sub>CC(DOM)</sub> | D = RS = 0V, no load, 3.0V ≤ V <sub>CC</sub> ≤ 3.6V                                   | Full         | -               | 5                    | 7               | mA   |
| Supply Current, Recessive                  | I <sub>CC(REC)</sub> | $D = V_{CC}$ , RS = 0V, no load,<br>3.0V $\leq V_{CC} \leq$ 3.6V                      | Full         | -               | 2.6                  | 5.0             | mA   |

Test Conditions:  $V_{CC}$  = 3.0V to 3.6V; Typical values are at  $T_A$  = +25°C (Note 9); unless otherwise specified (Note 7). Boldface limits apply across the operating temperature range, -55°C to +125°C, over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s; and over a total ionizing dose of 100krad(SI) at +25°C with exposure of a high dose rate of 50krad(SI)/s to 300krad(SI)/s. (Continued)

| Parameter                                       | Symbol               | Test Conditions                                                                  | Temp<br>(°C) | Min<br>(Note 8) | Typ<br>(Note 9) | Max<br>(Note 8) | Unit |
|-------------------------------------------------|----------------------|----------------------------------------------------------------------------------|--------------|-----------------|-----------------|-----------------|------|
| Cold Sparing Bus Current                        |                      |                                                                                  |              |                 |                 |                 | ,11  |
| CANH Leakage Current                            | I <sub>L(CANH)</sub> | $V_{CC}$ = 0.2V, CANH = -7V or 12V, D = $V_{CC}$ , CANL = float, RS = 0V         | Full         | -25             | -4              | 25              | μA   |
| CANL Leakage Current                            | I <sub>L(CANL)</sub> | $V_{\rm CC}$ = 0.2V, CANL = -7V or 12V, D = $V_{\rm CC}$ , CANH = float, RS = 0V | Full         | -25             | -4              | 25              | μA   |
| VREF Leakage Current                            | I <sub>L(VREF)</sub> | $V_{CC}$ = 0.2V, $V_{REF}$ = -7V or 12V, D = $V_{CC}$                            | Full         | -25.00          | 0.01            | 25.00           | μA   |
| Driver Switching Character                      | ristics              |                                                                                  |              |                 |                 |                 |      |
| Propagation Delay Low to<br>High                | t <sub>PDLH1</sub>   | RS = 0V, <u>Figure 14</u>                                                        | Full         | -               | 90              | 160             | ns   |
| Propagation Delay Low to<br>High                | t <sub>PDLH2</sub>   | RS = $10k\Omega$ , Figure 14                                                     | Full         | -               | 350             | 550             | ns   |
| Propagation Delay Low to<br>High                | t <sub>PDLH3</sub>   | RS = $50k\Omega$ , Figure 14                                                     | Full         | -               | 475             | 800             | ns   |
| Propagation Delay High to Low                   | t <sub>PDHL1</sub>   | RS = 0V, <u>Figure 14</u>                                                        | Full         | -               | 115             | 180             | ns   |
| Propagation Delay High to Low                   | t <sub>PDHL2</sub>   | RS = $10k\Omega$ , Figure 14                                                     | Full         | -               | 410             | 600             | ns   |
| Propagation Delay High to Low                   | t <sub>PDHL3</sub>   | RS = $50k\Omega$ , Figure 14                                                     | Full         | -               | 550             | 900             | ns   |
| Output Skew                                     | t <sub>SKEW1</sub>   | RS = 0V, ( t <sub>PHL</sub> - t <sub>PLH</sub>  ), Figure 14                     | Full         | -               | 20              | 65              | ns   |
| Output Skew                                     | t <sub>SKEW2</sub>   | RS = $10k\Omega$ , ( $ t_{PHL} - t_{PLH} $ ), Figure 14                          | Full         | -               | 60              | 275             | ns   |
| Output Skew                                     | t <sub>SKEW3</sub>   | RS = $50k\Omega$ , ( $ t_{PHL} - t_{PLH} $ ), Figure 14                          | Full         | -               | 75              | 400             | ns   |
| Output Rise Time                                | t <sub>r1</sub>      | RS = 0V, (fast speed - 1Mbps) Figure 14                                          | Full         | 15              | 30              | 85              | ns   |
| Output Fall Time                                | t <sub>f1</sub>      |                                                                                  | Full         | 10              | 20              | 65              | ns   |
| Output Rise Time                                | t <sub>r2</sub>      | RS = $10k\Omega$ , (medium speed - $500Kbps$ )                                   | Full         | 125             | 250             | 550             | ns   |
| Output Fall Time                                | t <sub>f2</sub>      | Figure 14                                                                        | Full         | 100             | 250             | 425             | ns   |
| Output Rise Time                                | t <sub>r3</sub>      | RS = $50k\Omega$ , (slow speed - $250Kbps$ ) Figure 14                           | Full         | 200             | 360             | 800             | ns   |
| Output Fall Time                                | t <sub>f3</sub>      |                                                                                  | Full         | 175             | 390             | 600             | ns   |
| Total Loop Delay, Driver                        | t <sub>(LOOP1)</sub> | RS = 0V, Figure 19                                                               | Full         | -               | 140             | 225             | ns   |
| Input to Receiver Output, Recessive to Dominant |                      | RS = 10kΩ, <u>Figure 19</u>                                                      | Full         | -               | 380             | 600             | ns   |
|                                                 |                      | RS = 50kΩ, <u>Figure 19</u>                                                      | Full         | -               | 500             | 800             | ns   |
| Total Loop Delay, Driver                        | t <sub>(LOOP2)</sub> | RS = 0V, Figure 19                                                               | Full         | -               | 160             | 285             | ns   |
| Input to Receiver Output, Dominant to Recessive |                      | RS = 10kΩ, <u>Figure 19</u>                                                      | Full         | -               | 450             | 700             | ns   |
| Dominant to recessive                           |                      | RS = 50kΩ, <u>Figure 19</u>                                                      | Full         | -               | 575             | 950             | ns   |
| Low-Power Shutdown to Valid Dominant Time       | t <sub>LPS_DOM</sub> | Figure 21, (Note 11)                                                             | Full         | -               | 6               | 15              | μs   |
| Receiver Switching Charac                       | teristics            |                                                                                  |              |                 |                 |                 | •    |
| Propagation Delay Low to<br>High                | t <sub>PLH</sub>     | Figure 17                                                                        | Full         | -               | 50              | 110             | ns   |
| Propagation Delay High to Low                   | t <sub>PHL</sub>     | Figure 17                                                                        | Full         | -               | 50              | 110             | ns   |
| Rx Skew                                         | t <sub>SKEW1</sub>   | (t <sub>PHL</sub> - t <sub>PLH</sub> ) , Figure 17                               | Full         | -               | 2               | 35              | ns   |

Test Conditions:  $V_{CC} = 3.0V$  to 3.6V; Typical values are at  $T_A = +25^{\circ}C$  (Note 9); unless otherwise specified (Note 7). Boldface limits apply across the operating temperature range, -55°C to +125°C, over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s; and over a total ionizing dose of 100krad(SI) at +25°C with exposure of a high dose rate of 50krad(SI)/s to 300krad(SI)/s. (Continued)

| Parameter                   | Symbol             | Test Conditions                 | Temp<br>(°C) | Min<br>(Note 8)        | Typ<br>(Note 9) | Max<br>(Note 8)        | Unit |
|-----------------------------|--------------------|---------------------------------|--------------|------------------------|-----------------|------------------------|------|
| Rx Rise Time                | t <sub>r</sub>     | Figure 17                       | Full         | -                      | 2               | -                      | ns   |
| Rx Fall Time                | t <sub>f</sub>     | Figure 17                       | Full         | -                      | 2               | -                      | ns   |
| VREF/RS Pin Characteristics |                    |                                 |              |                        |                 |                        | ,    |
| VREF Pin Voltage            | VREF               | -5μA < I <sub>REF</sub> < 5μA   | Full         | 0.45 x V <sub>CC</sub> | 1.6             | 0.55 x V <sub>CC</sub> | V    |
|                             |                    | -50μA < I <sub>REF</sub> < 50μA | Full         | 0.40 x V <sub>CC</sub> | 1.6             | 0.60xV <sub>CC</sub>   | V    |
| RS Pin Input Current        | I <sub>RS(H)</sub> | $RS = 0.75 \times V_{CC}$       | Full         | -10.0                  | -0.2            | -                      | μA   |
|                             | I <sub>RS(L)</sub> | V <sub>RS</sub> = 0V            | Full         | -450                   | -125            | 0                      | μΑ   |

#### Notes:

- 7. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 8. Parameters with MIN and/or MAX limits are 100% tested at -55°C, +25°C and +125°C, unless otherwise specified.
- 9. Typical values are at 3.3V. Parameters with a single entry in the "TYP" column apply to 3.3V. Typical values shown are not guaranteed.
- 10. Parameter included in functional testing.
- 11. Performed during the 100% screening operations across the full operating temperature range. Not performed as part of TCI Group E and Group C. Radiation characterization testing performed as part of the initial release and any major changes in design.

### 2.5 Test Circuits and Waveforms



Figure 10. Driver Test Circuit



Figure 11. Driver Bus Voltage Definitions



Figure 12. Driver Common-Mode Circuit



 $V_{IN}$  = 125kHz, 0V to  $V_{CC}$ , Duty Cycle 50%,  $t_r$  =  $t_r$  ≤ 6ns,  $Z_O$  = 50 $\Omega$  C<sub>L</sub> includes fixture and instrumentation capacitance

**Figure 14. Driver Timing Measurement Points** 





Figure 15. Receiver Voltage Definitions



 $m V_{IN}$  = 125kHz, Duty Cycle 50%,  $\rm t_r$  =  $\rm t_f$  ≤ 6ns,  $\rm Z_O$  = 50 $\rm \Omega$  C<sub>L</sub> includes test setup capacitance

Figure 16. Receiver Test Circuit



Figure 17. Receiver Test Measurement Points

**Table 3. Differential Input Voltage Threshold Test** 

| Inj   | out   | Output | Measured |
|-------|-------|--------|----------|
| VCANH | VCANL | R      | VDIFF    |
| -6.1V | -7V   | L      | 900mV    |
| 12V   | 11.1V | L      | 900mV    |
| -1V   | -7V   | L      | 6V       |
| 12V   | 6V    | L      | 6V       |
| -6.5V | -7V   | Н      | 500mV    |
| 12V   | 11.5V | Н      | 500mV    |
| -7V   | -1V   | Н      | 6V       |
| 6V    | 12V   | Н      | 6V       |
| Open  | Open  | Н      | Х        |



Figure 18. Total Loop Delay Test Circuit



Figure 19. Total Loop Delay Measurement Points



 $V_{\rm IN}$  = 125kHz, 0V to  $V_{\rm CC}$ , Duty Cycle 50%,  $t_{\rm r}$  =  $t_{\rm f}$  ≤ 6ns.

Figure 20. Low-Power Shutdown to Dominant Time Circuit



Figure 21. Low-Power Shutdown to Dominant Time Measurement Points



Figure 22. Output Short-Circuit Current Circuit



Figure 23. Output Short-Circuit Current Waveforms

# 3. Typical Performance Curves

 $C_L$  = 15pF,  $T_A$  = +25°C; unless otherwise specified.



Figure 24. Supply Current vs Fast Data Rate vs Temperature



Figure 25. Supply Current vs Medium Data Rate vs Temperature



Figure 26. Supply Current vs Slow Data Rate vs
Temperature



Figure 27. Bus Pin Leakage vs  $V_{CM}$  at  $V_{CC} = 0V$ 





Figure 28. Bus Pin Leakage vs ±12V VCM



Figure 29. Bus Pin Leakage vs ±35V VCM



Figure 30. V<sub>CC</sub> Undervoltage Lockout



Figure 31. Transmitter Propagation Delay and Skew vs
Temperature at Fast Speed

 $C_L$  = 15pF,  $T_A$  = +25°C; unless otherwise specified. (Continued)



Figure 32. Transmitter Propagation Delay and Skew vs
Temperature at Medium Speed



Figure 33. Transmitter Propagation Delay and Skew vs
Temperature at Slow Speed



Figure 34. Transmitter Rise and Fall Times vs
Temperature at Fast Speed



Figure 35. Transmitter Rise and Fall Times vs
Temperature at Medium Speed





Figure 36. Transmitter Rise and Fall Times vs
Temperature at Slow Speed



Figure 37. Driver Output Current vs Differential Output Voltage



Figure 38. Driver Output Current vs Short-Circuit Voltage vs Temperature



Figure 39. Driver Output Current vs Short-Circuit Voltage vs Temperature





Figure 40. Receiver Output Current vs Receiver Output Voltage at  $V_{CC}$  = 3V



Figure 41. Receiver Output Current vs Receiver Output Voltage at  $V_{CC}$  = 3.6V



Figure 42. Receiver Propagation Delay and Skew vs
Temperature



Figure 43. Receiver Rise and Fall Times vs Temperature

 $C_L$  = 15pF,  $T_A$  = +25°C; unless otherwise specified. (Continued)



Figure 44. Supply Current vs Supply Voltage vs
Temperature



Figure 45. Fast Driver and Receiver Waveforms



Figure 46. Medium Driver and Receiver Waveforms



Figure 47. Slow Driver and Receiver Waveforms

### 4. Functional Description

#### 4.1 Overview

The Intersil ISL72028CSEH is a 3.3V radiation hardened CAN transceiver that is compatible with the ISO11898-2 standard for use in Controller Area Network (CAN) serial communication systems.

The device performs transmit and receive functions between the CAN controller and the CAN differential bus. It can transmit and receive at bus speeds up to 5Mbps. It is designed to operate across a common-mode range of -7V to +12V, with a maximum of 120 nodes. The device is capable of withstanding  $\pm 20$ V on the CANH and CANL bus pins outside of ion beam and  $\pm 16$ V under ion beam.

### 4.2 Slope Adjustment

The transceiver driver has three programmable rise/fall time options programmed by the resistor value connected from the RS pin to GND. A  $0\Omega$  resistor sets the part in Fast Speed mode. A resistor of  $10k\Omega$  sets the part in Medium Speed mode. A resistor of  $50k\Omega$  puts the part in Slow Speed mode. Putting a high logic level on the RS pin places the part in Low-Power Shutdown mode. Refer to the "Low-Power Shutdown Mode" on page 21 for more information.

### 4.2.1 Fast Speed Mode

Connecting the RS pin directly to GND ( $0\Omega$  resistor) results in the fastest driver output switching times, limited only by the drive capability of the output state. In Fast Speed mode (RS = 0V), the rise/fall times, propagation delays, and total loop delays are optimized for a data rate of 1Mbps.

### 4.2.2 Medium Speed Mode

In Medium Speed mode (RS =  $10k\Omega$ ), the rise/fall times, propagation delays, and total loop delays are optimized for a data rate of 500kbps. RS =  $10k\Omega$  provides for a typical slew rate of  $12V/\mu s$ . The slower edges in Medium Speed mode at 500kbps provide better EMI results than running at 500kbps in Fast Speed mode.

### 4.2.3 Slow Speed Mode

In Slow Speed mode (RS =  $50k\Omega$ ), the rise/fall times, propagation delays, and total loop delays are optimized for a data rate of 250kbps. RS =  $50k\Omega$  provides for a typical slew rate of  $8V/\mu s$ . The slower edges in Slow Speed mode at 250kbps provide better EMI results than running at 250kbps in Medium Speed mode.

#### 4.3 Cable Length

The device can operate according to the ISO11898 specification with a 40m cable and stub length of 0.3m and 60 nodes at 1Mbps. These specifications are greater than the ISO requirement of 30 nodes. The cable type specified is a twisted pair (shielded or unshielded) with a characteristic impedance of  $120\Omega$ . Resistors equal to this impedance must be terminated at both ends of the cable. Keep stubs as short as possible to prevent reflections.

### 4.4 Cold Spare

To reduce the risk of a single-point failure, use redundant bus transceivers in parallel. In this arrangement, both active and quiescent devices can be present simultaneously on the bus. The quiescent devices are powered down as cold spares and do not affect the communication of the other active nodes.

The powered down transceiver ( $V_{CC}$  < 200mV) has a resistance between the VREF pin, the CANH pin, or the CANL pin to the VCC supply rail of >480k $\Omega$  (maximum) with a typical resistance >2M $\Omega$ . The resistance between CANH and CANL of a powered-down transceiver is typically  $80k\Omega$ . The receiver output (R pin) of a powered-down transceiver ( $V_{CC}$  < 200mV) is internally connected to ground. Therefore, the receiver outputs of an active transceiver and a cold spare transceiver cannot be connected together in the redundant application.

#### 4.5 Low-Power Shutdown Mode

When a high level is applied to the RS pin, the device enters the Low-Power Shutdown mode in which the driver and receiver are switched off to conserve power. The bus pins are at High Z and R pin will be at logic high. In Low-Power Shutdown mode, the transceiver draws 50µA (maximum) of current.

A low level on the RS pin brings the device back to operation.

### 4.6 Using 3.3V Devices in 5V Systems

Looking at the differential voltage of both the 3.3V and 5V devices, the differential voltage is the same, and the recessive common-mode output is the same. The dominant common-mode output voltage is slightly lower than that of the 5V counterparts. The receiver specifications are also the same. Although the electrical parameters appear compatible, perform necessary system testing should be performed to verify interchangeable operation.

### 4.7 Split Mode Termination

The VREF pin provides a  $V_{CC}/2$  output voltage for Split mode termination. The VREF pin has the same ESD protection, short-circuit protection, and common-mode operating range as the bus pins.

The Split mode termination technique is shown in Figure 48.



Figure 48. Split Termination

Split mode termination is used to stabilize the bus voltage at  $V_{CC}/2$  and prevent it from drifting to a high common-mode voltage during periods of inactivity. The technique improves the electromagnetic compatibility of a network. The Split mode termination is put at each end of the bus.

The  $C_L$  capacitor between the two  $60\Omega$  resistors filters unwanted high frequency noise to ground. The resistors should have a tolerance of 1% or better and the two resistors should be carefully matched to provide the most effective EMI immunity. A typical value of  $C_L$  for a high speed CAN network is 4.7nF, which generates a 3dB point at 1.1Mbps. The capacitance value used is dependent on the signaling rate of the network.

ISL72028CSEH 5. Die Characteristics

# 5. Die Characteristics

Table 4. Die and Assembly Related Information

| Die Information                                                             |                                                                             |  |  |
|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|
| Dimensions                                                                  | 2413µmx3322µm (95 milsx130.79 mils) Thickness: 305µm ±25µm (12 mils ±1 mil) |  |  |
| Interface Materials                                                         | •                                                                           |  |  |
| Glassivation                                                                | Type: 12kÅ Silicon Nitride on 3kÅ Oxide                                     |  |  |
| Top Metallization                                                           | Type: 300Å TiN on 2.8µm AlCu<br>In Bondpads, TiN has been removed.          |  |  |
| Backside Finish                                                             | Silicon                                                                     |  |  |
| Process                                                                     | P6SOI                                                                       |  |  |
| Assembly Information                                                        |                                                                             |  |  |
| Substrate Potential                                                         | Floating                                                                    |  |  |
| Additional Information                                                      |                                                                             |  |  |
| Worst Case Current Density                                                  | Case Current Density 1.6x10 <sup>5</sup> A/cm <sup>2</sup>                  |  |  |
| Transistor Count                                                            | 4055                                                                        |  |  |
| Weight of Packaged Device                                                   | 0.31 grams                                                                  |  |  |
| Lid Characteristics Finish: Gold Potential: Grounded, tied to package Pin 2 |                                                                             |  |  |

ISL72028CSEH 5. Die Characteristics

# 5.1 Metallization Mask Layout



ISL72028CSEH 5. Die Characteristics

Table 5. ISL72028CSEH Die Layout X-Y Coordinates

| Pad Number | Pad Name | X (μm) | Υ (μm) | X       | Υ        |
|------------|----------|--------|--------|---------|----------|
| 1          | DNC      | 90.0   | 90.0   | 901.4   | 1365.6   |
| 2          | DNC      | 90.0   | 90.0   | 767.4   | 1365.6   |
| 3          | DNC      | 90.0   | 90.0   | -183.23 | 1365.6   |
| 4          | DNC      | 90.0   | 90.0   | -333.25 | 1365.6   |
| 5          | DNC      | 90.0   | 90.0   | -483.25 | 1365.6   |
| 6          | DNC      | 90.0   | 90.0   | -633.25 | 1365.6   |
| 7          | DNC      | 90.0   | 90.0   | -783.25 | 1365.6   |
| 8          | DNC      | 90.0   | 90.0   | -933.25 | 1365.6   |
| 9          | D        | 110.0  | 110.0  | -931.1  | 901.85   |
| 10         | GND_LSPD | 110.0  | 110.0  | -931.1  | 563.25   |
| 11         | GND      | 110.0  | 180.0  | -931.1  | 342.25   |
| 12         | GND_ESD  | 110.0  | 110.05 | -931.1  | 119.42   |
| 13         | VCC      | 110.0  | 180.0  | -931.1  | -115.05  |
| 14         | VCC_VREF | 110.0  | 180.05 | -931.1  | -371.08  |
| 15         | R        | 110.0  | 180.0  | -931.1  | -1350.0  |
| 16         | DNC      | 90.0   | 90.0   | -711.1  | -1394.95 |
| 17         | DNC      | 90.0   | 90.0   | -561.1  | -1394.95 |
| 18         | DNC      | 90.0   | 90.0   | -411.1  | -1394.95 |
| 19         | DNC      | 90.0   | 90.0   | -261.1  | -1394.95 |
| 20         | DNC      | 90.0   | 90.0   | -111.1  | -1394.95 |
| 21         | DNC      | 90.0   | 90.0   | 38.9    | -1394.95 |
| 22         | DNC      | 110.0  | 110.0  | 756.9   | -1307.3  |
| 23         | VREF     | 110.0  | 180.0  | 775.3   | -1072.3  |
| 24         | CANL     | 110.0  | 180.0  | 772.1   | 2.15     |
| 25         | CANH     | 110.0  | 180.05 | 772.1   | 343.33   |
| 26         | RS       | 110.0  | 180.0  | 848.1   | 1140.6   |

Note: Origin of coordinates is the center of the die. DNC = Do Not Connect

ISL72028CSEH 6. Revision History

# 6. Revision History

| Rev. | Date         | Description                                                                                                                                                                                                                                                                                                                       |
|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.00 | Jul 27, 2017 | Updated Note 5. On page 10 -Updated the maximum limit for Propagation Delay High to Low, $t_{PDHL2}$ from 650ns to 600nsUpdated the maximum limit for Total Loop Delay, Driver Input to Receiver Output, Dominant to Recessive - $t_{(LOOP2)}$ RS = $10k\Omega$ from 750ns to 700ns. Updated Slope Adjustment section on page 21. |
| 0.00 | Apr 14, 2017 | Initial release                                                                                                                                                                                                                                                                                                                   |

### 7. Package Outline Drawing

For the most recent package outline drawing, see K8.A.

K8.A 8 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE Rev 4, 12/14





SIDE VIEW



#### NOTES:

1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab may be used to identify pin one.

2\(\frac{1}{2}\) If a pin one identification mark is used in addition to or instead of a tab, the limits of the tab dimension do not apply.

73. The maximum limits of lead dimensions (section A-A) shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.

4. Measure dimension at all four corners.

For bottom-brazed lead packages, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads.

6 Dimension shall be measured at the point of exit (beyond the meniscus) of the lead from the body. Dimension minimum shall be reduced by 0.0015 inch (0.038mm) maximum when solder dip lead finish is applied.

- 7. Dimensioning and tolerancing per ANSI Y14.5M 1982.
- 8. Controlling dimension: INCH.

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/