

#### ISL73847SLH

Radiation Hardened Single/Dual Phase Current Mode PWM Controller

The ISL73847SLH is a synchronous buck controller that can operate as a single or dual-phase controller. It works with the ISL71441SLH (half-bridge GaN FET driver) to generate point-of-load voltage rails for commercial space applications.

Supporting an input voltage range of 4.5V to 19V, the ISL73847SLH offers a programmable PWM switching frequency from 250kHz to 1.5MHz, adjustable with a single resistor. The output voltage is configurable above 600mV, with the upper limit determined by the minimum off-time and selected switching frequency.

The ISL73847SLH features built-in current sharing, enabling two-phase operation within a single device and four-phase operation using two ISL73847SLH devices, all without requiring an external clock at ≤1.04MHz. For multi-phase operation at other frequencies, the ISL74420 provides additional scalability, making it a flexible solution for multi-phase power architectures.

Its wide input voltage range makes it ideal for high-current FPGA core power and general-purpose power applications. The current mode modulation architecture simplifies loop compensation, enhances power supply rejection, and supports remote sensing to compensate for voltage drops under load. These features deliver a high-density, robust power solution that minimizes external components while ensuring efficient and reliable performance.

The ISL73847SLH operates across the military temperature range from -55°C to +125°C and is available in a 24 Ld WSOIC plastic package.



Figure 1. FPGA Core Power Supply Application

#### **Features**

- Qualified to Renesas rad hard QML-P equivalent screening and QCI flow (R34TB0005EU)
  - All screening and QCI is in accordance with MIL-PRF-38535L Class-P
- Wide operating voltage range:
  - Input: 4.5V to 19V
  - Output: 0.6V to V<sub>PWR STAGE</sub>×((T<sub>SW</sub>-120ns)/T<sub>SW</sub>)
- Programmable PWM output switching frequency
  - 250kHz to 1.5MHz
- Optional Droop regulation
- · Current mode control provides
  - · Excellent power supply rejection
  - Simplified control scheme
- Output differential remote sensing
- Programmable soft-start
- Enable control
- Power-good Indicator
- TID rad hard assurance (RHA) wafer-by-wafer testing
  - LDR (0.01rad(Si)/s): 75krad(Si)
- SEE characterization
  - No DSEE with V<sub>DD</sub> = 25V and 86MeV•cm<sup>2</sup>/mg
  - SEFI <3µm<sup>2</sup> at 86MeV•cm<sup>2</sup>/mg
  - SET <2% on V<sub>OUT</sub> at 86MeV•cm<sup>2</sup>/mg

#### **Applications**

- FPGA Core Power Supply
- General Purpose Power Supply



Figure 2. 12V to 1V and 5V to 1V Conversion Efficiency



# **Contents**

| 1. | Overvi     | ew                                                     | . 4 |
|----|------------|--------------------------------------------------------|-----|
|    | 1.1        | Typical Application Diagrams                           | . 4 |
|    | 1.2        | Functional Block Diagram                               | . 6 |
| 2. | Pin Info   | ormation                                               | . 7 |
|    | 2.1        | Pin Assignments                                        | . 7 |
|    | 2.2        | Pin Descriptions                                       | . 7 |
| 3. | Specifi    | ications                                               | . 9 |
|    | 3.1        | Absolute Maximum Ratings                               |     |
|    | 3.2        | Recommended Operating Conditions                       |     |
|    | 3.3        | Outgas Testing                                         |     |
|    | 3.4        | Thermal Specifications                                 |     |
|    | 3.5        | Electrical Specifications                              |     |
| 4. |            | I Performance Curves                                   |     |
|    | • •        |                                                        |     |
| 5. | -          | Cloud Discription                                      |     |
|    | 5.1        | Dual Phase Operation                                   |     |
|    | 5.2        | Oscillator and Clock Synchronization                   |     |
|    |            | 5.2.1 External Synchronization (SYNC-I)                |     |
|    |            | 5.2.2 Clock Output (SYNC-O)                            |     |
|    | <b>5</b> 0 | 5.2.3 Multi-Phase Operation                            |     |
|    | 5.3        | Remote Sensing                                         |     |
|    | 5.4        | Droop Regulation                                       |     |
|    | 5.5        | Peak Current Mode Control                              |     |
|    | 5.6        | Tri-State PWM Control                                  |     |
|    | 5.7        | Boot Refresh                                           |     |
|    | 5.8        | Current Sense Amplifiers and Current Monitoring (IMON) |     |
|    | 5.9        | Adjustable Slope Compensation                          |     |
|    | 5.10       | Pulse Skipping                                         |     |
|    | 5.11       | VDD and VCC Range                                      |     |
|    | 5.12       | Enable                                                 |     |
|    | 5.13       | Initialization and Startup                             |     |
|    | 5.14       | Hiccup                                                 |     |
|    | 5.15       | Fault Handling                                         |     |
|    |            | 5.15.1 Cycle-by-Cycle Current Limit                    |     |
|    |            | 5.15.2 Inductor Peak Overcurrent Protection            |     |
|    |            | 5.15.3 Overvoltage and Undervoltage Fault              |     |
|    |            | 5.15.4 FLT Pin                                         |     |
|    |            | 5.15.5 Oscillator and Sync Input Fault                 |     |
| 6. | Applica    | ations Information                                     |     |
|    | 6.1        | PWM Output Switching Frequency Selection               | 33  |
|    | 6.2        | Output Voltage Setting                                 |     |
|    | 6.3        | Resistor Current Sensing and Monitoring Setting        | 34  |
|    | 6.4        | DCR Current Sensing                                    | 35  |
|    | 6.5        | Inductor Selection                                     |     |
|    | 6.6        | Slope Compensation                                     | 38  |
|    | 6.7        | Error Amplifier Compensation and Output Capacitance    |     |
|    | 6.8        | Pole Capacitor                                         |     |
|    | 6.9        | Droop Regulation Setting                               | 40  |
|    | 6.10       | Soft-Start Capacitor Selection                         | 41  |
|    | 6.11       | Layout                                                 | 41  |
|    |            | 6.11.1 Layout Guidelines                               | 41  |



### ISL73847SLH Datasheet

|    | 6.11.2          | Layout Example      | 42 |
|----|-----------------|---------------------|----|
| 7. | Die and Assem   | bly Characteristics | 43 |
|    | 7.1 Metalliz    | ation Mask Layout   | 44 |
| 8. | Package Outlin  | ne Drawing          | 46 |
| 9. | Ordering Inform | mation              | 47 |
| 10 | Revision Histor | rv                  | 47 |



# 1. Overview

# 1.1 Typical Application Diagrams



Figure 3. Typical Application (Single Phase) using One ISL71441SLHM Half-Bridge Driver





Figure 4. Typical Application (Dual-Phase) using Two ISL71441SLHM Half-Bridge Drivers

# 1.2 Functional Block Diagram



Figure 5. Block Diagram

## 2. Pin Information

# 2.1 Pin Assignments



Figure 6. Pin Assignments - 24 Ld WSOIC Top View

# 2.2 Pin Descriptions

| Pin<br>Number | Pin<br>Name | ESD<br>Circuit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | VDD         | 1              | The power supply input to the IC. The voltage range on this pin is 4.5V to 19V. Connect a 2.2µF or larger capacitor and a 100nF capacitor from the VDD pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2             | SYNC-I      | 2              | This pin is an input that accepts 2x the required PWM output switching frequency (regardless of single or dual phase). Internally the IC divides the clock down to get two clocks 180° from each other for each phase.  Note: This pin has an internal pull down, leave it floating if SYNC function is not needed.                                                                                                                                                                                                                                                                                                                |
| 3             | SYNC-O      | 2              | This pin can output either 1x or 2x the PWM output switching frequency depending on the loading present on the pin during power up (before soft-start). When outputting 1x, the SYNC-O is 180° out of phase with phase 1 clock. The 2x SYNC-O output is in phase with the SYNC-I. $100k\Omega \text{ to VCC: SYNC-O outputs 1x PWM output switching frequency.}$ $100k\Omega \text{ to GND: SYNC-O outputs 2x PWM output switching frequency.}$                                                                                                                                                                                    |
| 4, 5          | VCC         | 2              | Output of internal LDO for analog circuity. Short pins 4 and 5 together. Connect a 1µF ceramic capacitor from VCC to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6             | FS          | 2              | This pin sets the frequency for the internal oscillator between 0.5MHz and 3MHz. This sets the output between 0.25 MHz and 1.5MHz for each phase.  When FS is tied to VCC the internal oscillator frequency (f <sub>OSC</sub> ) is 1MHz. To adjust the internal oscillator frequency between 0.5MHz and 3MHz (0.25MHz to 1.5MHz PWM switching frequency), use a resistor between FS and GND. If SYNC-I is being used to sync to an external clock, FS needs to be set such that the internal oscillator frequency is 15% less than the external frequency.  Use Equation 3 to find which resistor is needed for a given frequency. |
| 7             | SS          | 2              | This is the soft-start pin. Connect a ceramic capacitor from SS to GND to set the soft-start ramp. The soft-start time is adjustable between 2ms and 200ms. Equation 24 shows the relationship between the soft-start capacitor and soft-start time.                                                                                                                                                                                                                                                                                                                                                                               |
| 8             | COMP        | 2              | The output of the error amplifier. Connect a resistor and capacitor in series to ground for type 2 compensation adjustment. For type-3 compensation, add an additional capacitor in parallel with the type-2 series RC components.                                                                                                                                                                                                                                                                                                                                                                                                 |



| Pin<br>Number | Pin<br>Name | ESD<br>Circuit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9             | VREF        | 2              | The output of the internal voltage reference. Insert a resistor between VREF and DROOP to enable droop regulation. Short VREF and DROOP pin together to disable droop regulation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10            | DROOP       | 2              | This pin is a current mirrored version of the output of the current sense amp output (sum of both phases). This output can be tied to the VREF pin through a resistor to enable droop regulation. The voltage created by the mirrored current and the resistor between VREF and DROOP sets the droop level.                                                                                                                                                                                                                                                                                                                                                               |
| 11            | VFB-        | 3              | This pin is the negative input for differential voltage feedback.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12            | VFB+        | 5              | This pin is the positive input for differential voltage feedback.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 13            | PWM2        | 2              | This pin is the PWM output for the secondary phase. This pin needs a $100k\Omega$ to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 14            | PG          | 1              | This pin is the power good indicator. It is an open-drain output. Limit the sink current through this pin to below 7.2mA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 15            | ISEN2+      | 4              | This pin is the positive input for the secondary phase current sense amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 16            | ISEN2-      | 1              | This pin is the negative input for the secondary phase current sense amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 17            | IMON        | 2              | This pin outputs the summed average of the current sense amplifiers outputs for telemetry purposes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 18            | FLT         | 2              | This pin sequences the startup between the ISL73847SLH and compatible drivers. On the ISL73847SLH, this pin operates as a bi-directional I/O during power up (before soft-start) and as an input while switching (during and after soft-start). This pin's input threshold voltage is $V_{\overline{FLT}MID}$ . A logic low on this pin indicates that either the ISL73847SLH or compatible driver has encountered a fault or is not ready to start switching. A logic high indicates that there are not faults for either device. Because $\overline{FLT}$ is an open-drain output, use a $4.99 \text{k}\Omega$ typical pull-up resistor to VCC for a proper high level. |
| 19            | SLOPE       | 2              | This pin adjusts the slope compensation of the ISL73847SLH. Place a resistor in the range of $25k\Omega$ to $100k\Omega$ to adjust slope compensation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 20            | GND         | N/A            | This is the ground reference for the ISL73847SLH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 21            | ISEN1-      | 1              | This pin is the negative input for the primary phase current sense amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 22            | ISEN1+      | 4              | This pin is the positive input for the primary phase current sense amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 23            | EN          | 1              | This pin is the chip enable for the ISL73847SLH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 24            | PWM1        | 2              | This pin is the PWM output for the primary phase. This pin needs a $100k\Omega$ to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |





# 3. Specifications

## 3.1 Absolute Maximum Ratings

**Caution**: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

| Parameter                                                                             | Minimum   | Maximum   | Unit |
|---------------------------------------------------------------------------------------|-----------|-----------|------|
| VDD, ISENSx, EN, PG                                                                   | GND - 0.3 | GND + 20  | V    |
| ISENSx[1][2]                                                                          | GND - 0.3 | GND + 12  | V    |
| VCC                                                                                   | GND - 0.3 | 6.5       | V    |
| VCC[1]                                                                                | GND - 0.3 | 6.5       | V    |
| VREF, DROOP, VFBx, FS, COMP, SLOPE, FLT, IMON                                         | GND - 0.3 | VCC + 0.3 | V    |
| PWMx, SYNC-I, SYNC-O                                                                  | GND - 0.3 | VCC + 0.3 | V    |
| Differential Voltage Across Current Sense Inputs V(ISENx+) - V(ISENx-) <sup>[3]</sup> | -0.3      | +0.3      | V    |
| Maximum Junction Temperature                                                          | -         | +150      | °C   |
| Maximum Storage Temperature Range                                                     | -65       | +150      | °C   |
| Human Body Model (Tested per MIL-STD-883 TM3015.7)                                    | -         | 2         | kV   |
| Charged Device Model (Tested per JS-002-2022)                                         | -         | 750       | V    |
| Latch-Up (Tested per JESD78E; Class 2, Level A)                                       | -         | ±100      | mA   |

<sup>1.</sup> Tested under a heavy ion environment at LET = 86MeV•cm²/mg at 125°C (T<sub>C</sub>) for Single Event Burnout (SEB). See the SEE Test Report for more details.

# 3.2 Recommended Operating Conditions

| Parameter                                                              | Minimum   | Maximum                                              | Unit |
|------------------------------------------------------------------------|-----------|------------------------------------------------------|------|
| VDD, EN, PG                                                            | GND + 4.5 | GND + 19.0                                           | V    |
| ISENx Common Mode Range                                                | GND - 0.3 | 19                                                   | V    |
| Differential Voltage Across Current Sense Inputs V(ISENx+) - V(ISENx-) | -75       | 100                                                  | mV   |
| PWM Output Switching Frequency                                         | 0.25      | 1.5                                                  | MHz  |
| Regulated Output Voltage                                               | 0.6       | PVIN×((T <sub>SW</sub> -<br>120ns)/T <sub>SW</sub> ) | V    |
| Ambient Temperature                                                    | -55       | 125                                                  | °C   |



<sup>2.</sup> No SEFI seen ≤10V at LET 86MeV•cm<sup>2</sup>/mg.

<sup>3.</sup> Maximum current through anti-parallel diodes should be ≤10mA.

## 3.3 Outgas Testing

| Specification (Tested per ASTM E595, 1.5)              | Value | Unit |
|--------------------------------------------------------|-------|------|
| Total Mass Loss <sup>[1]</sup>                         | 0.05  | %    |
| Collected Volatile Condensible Material <sup>[1]</sup> | 0.01  | %    |
| Water Vapor Recovered                                  | 0.01  | %    |

<sup>1.</sup> Outgassing results meet NASA requirements of total mass loss <1% and collected volatile condensible material <0.1%.

## 3.4 Thermal Specifications

| Parameter          | Package     | Symbol                         | Conditions           | Typical<br>Value | Unit |
|--------------------|-------------|--------------------------------|----------------------|------------------|------|
| Thermal Resistance | 24 Ld WSOIC | θ <sub>JA</sub> [1]            | Junction to ambient. | 39               | °C/W |
| Thermal Nesistance | 24 Lu W3010 | θ <sub>JC</sub> <sup>[2]</sup> | Junction to case.    | 14               | C/VV |

<sup>1.</sup>  $\theta_{JA}$  is measured in free air with the component mounted on a high-effective thermal conductivity test board. See TB379.

# 3.5 Electrical Specifications

 $V_{DD}$  = 4.5V & 19V,  $C_{VCC}$  = 1µF and  $T_A$  = +25°C; unless otherwise specified. Boldface limits apply across the operating temperature range, -55°C to +125°C by production testing; over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s.

| Parameter                         | Symbol                 | Test Conditions                                                                                | Min  | Typ <sup>[1]</sup> | Max | Unit |
|-----------------------------------|------------------------|------------------------------------------------------------------------------------------------|------|--------------------|-----|------|
| Input Power Supply                | 1                      |                                                                                                | •    |                    |     |      |
| Supply Voltage Range              | $V_{DD}$               | -                                                                                              | 4.5  |                    | 19  | V    |
| Rising V <sub>DD</sub> UVLO       | VDD <sub>UV(R)</sub>   | EN = V <sub>DD</sub>                                                                           | 4.05 | 4.2                | 4.4 | V    |
| Falling V <sub>DD</sub> UVLO      | VDD <sub>UV(F)</sub>   | EN = V <sub>DD</sub>                                                                           | 3.85 | 4.0                | 4.1 | V    |
| V <sub>DD</sub> UVLO Hysteresis   | VDD <sub>UV(HYS)</sub> | EN = V <sub>DD</sub>                                                                           | 150  | 220                | 300 | mV   |
| Operating Supply<br>Current       | I <sub>DDO</sub>       | V <sub>DD</sub> = 4.5V, 12V, 19V<br>EN = 3.3V, f <sub>SW</sub> = 500kHz, C <sub>L</sub> =100pF | 9    | 12                 | 16  | mA   |
| Shutdown Supply<br>Current        | I <sub>DDSD</sub>      | V <sub>DD</sub> = 4.5V, 12V, 19V, EN = GND                                                     | -    | 11                 | 35  | μΑ   |
| Internal LDO                      | 1                      |                                                                                                | •    |                    |     |      |
| Output Range                      | VCC                    | V <sub>DD</sub> = 6.0V, 19V<br>I <sub>OUT</sub> = 0mA, 20mA                                    | 4.7  | 5.0                | 5.3 | V    |
| Dropout Voltage                   | VCC <sub>DO</sub>      | V <sub>DD</sub> = 4.5V, I <sub>OUT</sub> = 50mA                                                | 85   | 160                | 250 | mV   |
| Rising V <sub>CC</sub> UVLO       | VCC <sub>UV(R)</sub>   | EN = V <sub>DD</sub>                                                                           | 3.4  | 3.6                | 3.7 | V    |
| Falling V <sub>CC</sub> UVLO      | VCC <sub>UV(F)</sub>   | EN = V <sub>DD</sub>                                                                           | 3.2  | 3.3                | 3.5 | V    |
| V <sub>CC</sub> UVLO Hysteresis   | VCC <sub>UV(HYS)</sub> | EN = V <sub>DD</sub>                                                                           | 150  | 210                | 300 | mV   |
| V <sub>CC</sub> Foldback Current  | I <sub>cc-sc</sub>     | V <sub>DD</sub> = 19V, V <sub>CC</sub> = 0V, EN = 1.6V                                         | 40   | 72                 | 90  | mA   |
| V <sub>CC</sub> Overcurrent Limit | I <sub>CC-CL</sub>     | V <sub>DD</sub> = 19V, V <sub>CC</sub> = 4.3V, EN = 1.6V                                       | 75   | 98                 | 130 | mA   |



<sup>2.</sup> For  $\theta_{\text{JC}}$ , the case temperature location is the center of the package top surface.

 $V_{DD}$  = 4.5V & 19V,  $C_{VCC}$  = 1µF and  $T_A$  = +25°C; unless otherwise specified. **Boldface limits apply across the operating** temperature range, -55°C to +125°C by production testing; over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s. (Cont.)

| Parameter                                               | Symbol                 | Test Conditions                                                                                                                                | Min   | Typ <sup>[1]</sup> | Max   | Unit |
|---------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-------|------|
| Output Regulation                                       |                        |                                                                                                                                                | •     | •                  |       |      |
|                                                         |                        | $V_{REF} = V_{DROOP}$<br>$V_{SEN1} = V_{SEN2} = 0$ mV, 50mV, $T_A = -55$ °C                                                                    | 0.592 | 0.597              | 0.601 |      |
|                                                         |                        | $V_{REF} = V_{DROOP}$<br>$V_{SEN1} = V_{SEN2} = 0$ mV, 50mV, $T_A = +25$ °C                                                                    | 0.598 | 0.600              | 0.603 |      |
| Set Point Voltage <sup>[2]</sup>                        | V <sub>FB+</sub>       | $V_{REF} = V_{DROOP}$<br>$V_{SEN1} = V_{SEN2} = 0$ mV, 50mV, $T_A = +125$ °C                                                                   | 0.594 | 0.600              | 0.608 | V    |
|                                                         |                        | $V_{REF} = V_{DROOP}$<br>$V_{SEN1} = V_{SEN2} = 0$ mV, 50mV, $T_A = +25$ °C (Post Rad)                                                         | 0.592 | 0.600              | 0.605 |      |
| Set Point Accuracy<br>Over Line Delta <sup>[2][3]</sup> | V <sub>FB+</sub>       | V <sub>REF</sub> = V <sub>DROOP</sub><br>VSEN1 = VSEN2 = 0mV                                                                                   | -1.2  | 0.2                | 0.8   | mV   |
| Set Point Accuracy<br>Over Load Delta <sup>[2][3]</sup> | V <sub>FB+</sub>       | $V_{REF} = V_{DROOP}$<br>$V_{SEN1} = V_{SEN2} = 0$ mV, 50mV                                                                                    | -1.0  | 0.05               | 1.0   | mV   |
| FB+ Input Bias Current                                  | I <sub>FB+BIAS</sub>   | V(FB+) = 0.6V                                                                                                                                  | -50   | -0.25              | 50    | nA   |
| FB- Input Bias Current                                  | I <sub>FB-BIAS</sub>   | $V(FB-) = 0V, EN>V_{IH-EN-G}$<br>$V_{SEN1} = V_{SEN2} = 0mV$                                                                                   | 30    | 121                | 350   | μΑ   |
| Soft-Start Sourcing<br>Current                          | I <sub>SOFTSTART</sub> | -                                                                                                                                              | 9.2   | 10                 | 10.5  | μА   |
| Soft-Start Pull-Down<br>Resistance                      | R <sub>SS-PULLDN</sub> | EN = 0V                                                                                                                                        | 4     | 11                 | 18    | Ω    |
| Protection Features                                     |                        |                                                                                                                                                |       |                    |       |      |
| Peak Positive Current<br>Limit Threshold                | $V_{PCL}$              | V <sub>CM</sub> = 0.6V, 5.0V, 19V                                                                                                              | 67.5  | 75                 | 82.5  | mV   |
| Peak Positive<br>Overcurrent Threshold                  | $V_{POC}$              | V <sub>CM</sub> = 0.6V, 5.0V, 19V                                                                                                              | 90    | 100                | 110   | mV   |
| Peak Negative<br>Overcurrent Threshold                  | $V_{NOC}$              | V <sub>CM</sub> = 0.6V, 5.0V, 19V                                                                                                              | -84   | -71                | -60   | mV   |
| Overvoltage Threshold                                   | V <sub>(FB, OV)</sub>  | V <sub>DD</sub> = 4.5V and 19V                                                                                                                 | 112   | 115                | 118   | %    |
| Undervoltage<br>Threshold                               | $V_{(FB,\;UV)}$        | V <sub>DD</sub> = 4.5V and 19V                                                                                                                 | 82    | 85                 | 88    | %    |
| FLT Drive current                                       | I <sub>FLT</sub>       | V <sub>DD</sub> = 4.5V and 19V, <del>FLT</del> = 400mV                                                                                         | 20    | 50                 | 75    | mA   |
| FLT Mid Threshold<br>Voltage                            | V <sub>FLTMID</sub>    | V <sub>DD</sub> = 4.5V and 19V                                                                                                                 | 1.6   | 2.08               | 2.55  | V    |
| FLT Leakage Current                                     | I <sub>FLTLKG</sub>    | $\overline{\text{FLT}} = 4.5 \text{V when V}_{\text{DD}} = 4.5 \text{V}$ $\overline{\text{FLT}} = 5 \text{V when V}_{\text{DD}} = 19 \text{V}$ | -2    | 0.07               | 2     | μA   |
| Error Amplifier                                         |                        |                                                                                                                                                | •     | •                  |       |      |
|                                                         |                        | T <sub>A</sub> = -55°C                                                                                                                         | 2.5   | 4.1                | 4.5   |      |
| Transconductance                                        | Q                      | T <sub>A</sub> = +25°C                                                                                                                         | 3     | 3.57               | 4     | mA/V |
| Taliscoliductalice                                      | 9m-EA                  | T <sub>A</sub> = +125°C                                                                                                                        | 2.5   | 3.04               | 3.5   |      |
|                                                         |                        | T <sub>A</sub> = +25°C (Post Rad)                                                                                                              | 3     | 3.6                | 4     |      |
| DC Gain                                                 | $A_{V-EA}$             | -                                                                                                                                              | 66    | 80                 | -     | dB   |



 $V_{DD}$  = 4.5V & 19V,  $C_{VCC}$  = 1µF and  $T_A$  = +25°C; unless otherwise specified. **Boldface limits apply across the operating** temperature range, -55°C to +125°C by production testing; over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s. (Cont.)

| Parameter                                                          | Symbol                 | Test Conditions                                                                                                                | Min   | Typ <sup>[1]</sup> | Max   | Unit    |
|--------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-------|---------|
| Gain-Bandwidth<br>Product                                          | GBW <sub>EA</sub>      | -                                                                                                                              | 15    | -                  | -     | MHz     |
| Output Voltage Range                                               | V                      | V <sub>DD</sub> = 4.5V                                                                                                         | 0.4   | -                  | 4.1   | V       |
| Output Voltage Mange                                               | V <sub>COMP(RNG)</sub> | V <sub>DD</sub> = 19V                                                                                                          | 0.4   | -                  | 4.6   | ]       |
| Output Slew Rate                                                   | SR <sub>EA</sub>       | -                                                                                                                              | -     | 8.5                | -     | V/µs    |
| Current-Sense Amplifie                                             | er                     |                                                                                                                                |       |                    |       |         |
|                                                                    |                        | V(I <sub>SEN+</sub> , I <sub>SEN-</sub> ) = 10mV, 50mV<br>V <sub>CM</sub> = 0.6V, 5.0V, 19V, T <sub>A</sub> = -55°C            | 0.38  | 0.4                | 0.42  |         |
| Droop                                                              | G (00) 777             | V(I <sub>SEN+</sub> , I <sub>SEN-</sub> ) = 10mV, 50mV<br>V <sub>CM</sub> = 0.6V, 5.0V, 19V, T <sub>A</sub> = +25°C            | 0.38  | 0.4                | 0.42  | μΑ/mV   |
| Transconductance                                                   | 9m(CSA, DRP)           | V(I <sub>SEN+</sub> , I <sub>SEN-</sub> ) = 10mV, 50mV<br>V <sub>CM</sub> = 0.6V, 5.0V, 19V, T <sub>A</sub> = +125°C           | 0.375 | 0.39               | 0.415 | μΑνιτίν |
|                                                                    |                        | V(I <sub>SEN+</sub> , I <sub>SEN-</sub> ) = 10mV, 50mV<br>V <sub>CM</sub> = 0.6V, 5.0V, 19V, T <sub>A</sub> = +25°C (Post Rad) | 0.38  | 0.4                | 0.42  |         |
|                                                                    |                        | $V(I_{SEN+}, I_{SEN-}) = 50$ mV, $V_{CM} = 0.6$ V, 5.0V, 19V, $T_A = -55$ °C                                                   | 16    | 18.7               | 24    | μΑ      |
| Droop Current                                                      | I <sub>DROOP</sub>     | $V(I_{SEN+}, I_{SEN-}) = 50$ mV, $V_{CM} = 0.6$ V, 5.0V, 19V, $T_A = +25$ °C                                                   | 18.2  | 19.9               | 21.8  |         |
| Droop Current                                                      |                        | $V(I_{SEN+}, I_{SEN-}) = 50$ mV, $V_{CM} = 0.6$ V, 5.0V, 19V, $T_A = +125$ °C                                                  | 16    | 20.5               | 24    |         |
|                                                                    |                        | V(I <sub>SEN+</sub> , I <sub>SEN-</sub> ) = 50mV, V <sub>CM</sub> = 0.6V, 5.0V, 19V,<br>T <sub>A</sub> = +25°C (Post Rad)      | 16    | 19.7               | 24    |         |
| IMON<br>Transconductance                                           | 9m(CSA, IMON)          | V(I <sub>SEN+</sub> , I <sub>SEN-</sub> ) = 10mV, 50mV<br>V <sub>CM</sub> = 0.6V, 5.0V, 19V                                    | 0.36  | 0.39               | 0.47  | μA/mV   |
| Gain from CSA input to PWM Comparator input                        | A <sub>CSA-PWM</sub>   | V(I <sub>SEN+</sub> , I <sub>SEN-</sub> ) = 50mV                                                                               | 7.5   | 8                  | 8.5   | mV/mV   |
|                                                                    |                        | V(I <sub>SEN+</sub> - I <sub>SEN-</sub> ) = 0mV<br>V <sub>CM</sub> = 0.6V, 5.0V, 19V, T <sub>A</sub> = -55°C                   | -5.5  | -0.2               | 5.5   |         |
| Offset Voltage                                                     | V                      | V(I <sub>SEN+</sub> - I <sub>SEN-</sub> ) = 0mV<br>V <sub>CM</sub> = 0.6V, 5.0V, 19V, T <sub>A</sub> = +25°C                   | -2    | -0.05              | 2     | m\/     |
| Onset voitage                                                      | V <sub>OS(CSA)</sub>   | V(I <sub>SEN+</sub> - I <sub>SEN-</sub> ) = 0mV<br>V <sub>CM</sub> = 0.6V, 5.0V, 19V, T <sub>A</sub> = +125°C                  | -7    | 0.15               | 7     | - mV    |
|                                                                    |                        | V(I <sub>SEN+</sub> - I <sub>SEN-</sub> ) = 0mV<br>V <sub>CM</sub> = 0.6V, 5.0V, 19V, T <sub>A</sub> = +25°C (Post Rad)        | -5    | -0.13              | 5     |         |
| Positive Input Leakage<br>Current                                  | I <sub>LKG+(CSA)</sub> | EN = 0V, V <sub>CM</sub> = 0.6V, 5.0V, 19V                                                                                     | -50   | 4                  | 50    | nA      |
| Negative Input                                                     | l                      | EN = 0V, V <sub>CM</sub> = 0.6V                                                                                                | -     | 1.55               | 200   | nA      |
| Leakage Current                                                    | I <sub>LKG-(CSA)</sub> | EN = 0V, V <sub>CM</sub> = 5.0V, 19V                                                                                           | -     | 0.325              | 1.0   | μA      |
| HS CSA Supply<br>Current per Phase<br>(Current into ISENx-<br>pin) | I <sub>CSA</sub>       | EN = 3.3V, V <sub>CM</sub> = 2.7V                                                                                              | -     | 2                  | 3     | μА      |



 $V_{DD}$  = 4.5V & 19V,  $C_{VCC}$  = 1µF and  $T_A$  = +25°C; unless otherwise specified. **Boldface limits apply across the operating** temperature range, -55°C to +125°C by production testing; over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s. (Cont.)

| Parameter                                          | Symbol                  | Test Conditions                                              | Min   | Typ <sup>[1]</sup> | Max   | Unit   |
|----------------------------------------------------|-------------------------|--------------------------------------------------------------|-------|--------------------|-------|--------|
| Transition from Low<br>Side to High Side           | V <sub>CS(TRAN)</sub>   | V <sub>DD</sub> = 4.5V                                       | 1.95  | 2.13               | 2.35  | V      |
| Transition from Low<br>Side to High Side           | V <sub>CS(TRAN)</sub>   | V <sub>DD</sub> = 19V                                        | 2.25  | 2.37               | 2.5   | V      |
| Gain-Bandwidth<br>Product                          | GBW <sub>CSA</sub>      | -                                                            | 10    | -                  | -     | MHz    |
| Oscillator/Slope Gener                             | ator                    |                                                              | •     | •                  |       |        |
| Default Oscillator<br>Frequency                    | f <sub>OSC-D</sub>      | FS = V <sub>CC</sub> , V <sub>DD</sub> = 4.5V, 19V           | 0.90  | 1.00               | 1.10  | MHz    |
|                                                    | f <sub>OSC-0.5M</sub>   | $R_{FS}$ = 205kΩ, EN = 3.3V,<br>$R_{SYNC-O}$ = 100kΩ to GND  | 0.45  | 0.5                | 0.55  |        |
| Oscillator Frequency                               | f <sub>OSC-1M</sub>     | $R_{FS}$ = 94.2kΩ, EN = 3.3V,<br>$R_{SYNC-O}$ = 100kΩ to GND | 0.90  | 1.00               | 1.10  | NAL I— |
| Range                                              | f <sub>OSC-2M</sub>     | $R_{FS}$ = 37kΩ, EN = 3.3V,<br>$R_{SYNC-O}$ = 100kΩ to GND   | 1.80  | 2.00               | 2.20  | MHz    |
|                                                    | f <sub>OSC-3M</sub>     | $R_{FS}$ = 16.7kΩ, EN = 3.3V,<br>$R_{SYNC-O}$ = 100kΩ to GND | 2.70  | 3.00               | 3.30  | 0      |
| Slope Pin Current                                  | I <sub>SLOPE</sub>      | V <sub>SLOPE</sub> = 400mV, V <sub>DD</sub> = 4.5V, 19V      | 11.2  | 12                 | 12.6  | μA     |
| Default Slope<br>Compensation<br>Reference Voltage | V <sub>SLOPE_DFLT</sub> | -                                                            | 1.14  | 1.2                | 1.26  | V      |
| Ramp Slope                                         | V <sub>RAMP-SLOPE</sub> | f <sub>SW</sub> = 500kHz, V <sub>SLOPE</sub> = 0.4V          | 0.065 | 0.098              | 0.150 | V/µs   |
| Enable                                             |                         |                                                              |       | l                  |       |        |
| Rising Enable<br>Threshold (Gross)                 | V <sub>IH-EN-G</sub>    | FS = V <sub>CC</sub>                                         | 0.9   | 1.3                | 1.6   | V      |
| Falling Enable<br>Threshold (Gross)                | V <sub>IL-EN-G</sub>    | FS = V <sub>CC</sub>                                         | 0.6   | 1.0                | 1.2   | V      |
| Enable Threshold<br>Hysteresis (Gross)             | V <sub>HYS-EN-G</sub>   | FS = V <sub>CC</sub>                                         | 200   | 350                | 500   | mV     |
| Rising Enable<br>Threshold (Fine)                  | V <sub>IH-EN-F</sub>    | FS = V <sub>CC</sub>                                         | 1.74  | 1.8                | 1.85  | V      |
| Falling Enable<br>Threshold (Fine)                 | V <sub>IL-EN-F</sub>    | FS = V <sub>CC</sub>                                         | 1.46  | 1.5                | 1.54  | V      |
| Enable Threshold<br>Hysteresis (Fine)              | V <sub>HYS-EN-F</sub>   | FS = V <sub>CC</sub>                                         | 260   | 295                | 320   | mV     |
| EN Rising to Boot<br>Refresh Delay                 | t <sub>EN</sub>         | FS = V <sub>CC</sub>                                         | 1.9   | 2.3                | 2.8   | ms     |
| Pull-Down Resistance                               | R <sub>EN</sub>         | EN = 19V                                                     | -     | 1                  | -     | ΜΩ     |
| EN Leakage                                         | EN <sub>LK</sub>        | V <sub>DD</sub> = EN = 19V                                   | 20    | 120                | 250   | nA     |



 $V_{DD}$  = 4.5V & 19V,  $C_{VCC}$  = 1µF and  $T_A$  = +25°C; unless otherwise specified. **Boldface limits apply across the operating** temperature range, -55°C to +125°C by production testing; over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s. (Cont.)

| Parameter                                           | Symbol                  | Symbol Test Conditions                                                            |                 | Typ <sup>[1]</sup> | Max  | Unit |
|-----------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------|-----------------|--------------------|------|------|
| Power-Good                                          |                         |                                                                                   |                 |                    |      |      |
| Overvoltage Error<br>Threshold                      | V <sub>OVH</sub>        | EN = 3.3V,<br>FB as a percent of V <sub>REF</sub>                                 | 106             | 108                | 112  | %    |
| Overvoltage Error<br>Threshold Recovery             | V <sub>OVL</sub>        | EN = 3.3V,<br>FB as a percent of V <sub>REF</sub>                                 |                 | 106                | 109  | %    |
| Overvoltage Error<br>Hysteresis                     | V <sub>OVH</sub>        | EN = 3.3V,<br>FB as a percent of V <sub>REF</sub>                                 |                 | 2                  | 3.5  | %    |
| Undervoltage Error<br>Threshold                     | $V_{UVL}$               | EN = 3.3V,<br>FB as a percent of V <sub>REF</sub>                                 |                 | 92                 | 95   | %    |
| Undervoltage Error<br>Threshold Recovery            | V <sub>UVH</sub>        | EN = 3.3V,<br>FB as a percent of V <sub>REF</sub>                                 | 92              | 94                 | 97   | %    |
| Undervoltage Error<br>Hysteresis                    | V <sub>UVH</sub>        | EN = 3.3V,<br>FB as a percent of V <sub>REF</sub>                                 | 1.25            | 2.05               | 3.5  | %    |
| Sink Current                                        | I <sub>PG-SINK</sub>    | V <sub>DD</sub> = 4.5V,<br>V(FB+, FB-) = V <sub>PG</sub> = 0.4V, EN = 0V          | 5               | 18                 | 35   | mA   |
| PG Leakage                                          | I <sub>PG-LKG</sub>     | $V_{DD} = 4.5V,$<br>V(FB+, FB-) = 0.6V, $V_{PG} = 19V$ , EN = 0V                  |                 | 0.02               | 0.5  | μΑ   |
| SS Voltage for PG to<br>be Active After<br>Power-Up | V <sub>SS-PG</sub>      | V(SS) = 0V to 1V.                                                                 | <b>0.82</b> 0.9 |                    | 0.98 | V    |
| PG Reaction Time to OV Fault                        | t <sub>PG-PROP-OV</sub> | V(FB+, FB-) = 0.6V to 0.7V                                                        | <b>12</b> 14.5  |                    | 18   | μs   |
| PG Reaction time to UV Fault                        | t <sub>PG-PROP-UV</sub> | V(FB+, FB-) = 0.6V to 0.5V 12 14.6                                                |                 | 14.6               | 18   | μs   |
| Hiccup Retry Delay                                  | t <sub>HIC-DLY</sub>    | C <sub>SS</sub> = 10nF                                                            | 1.8             | 2.7                | 3.8  | ms   |
| PWM Outputs                                         |                         |                                                                                   |                 |                    |      |      |
| DWM Output High                                     | V <sub>OH</sub>         | V <sub>DD</sub> = 4.5V, I <sub>PWM</sub> = -500μA                                 | 4.0             | -                  | -    | V    |
| PWM Output High                                     |                         | V <sub>DD</sub> = 19V, I <sub>PWM</sub> = -500μA                                  | 4.5             | -                  | -    | V    |
| PWM Output Mid                                      | V <sub>OZ</sub>         | I <sub>PWM</sub> = ±100μA                                                         | 1.8             | 2.0                | 2.35 | V    |
| PWM Output Low                                      | V <sub>OL</sub>         | I <sub>PWM</sub> = +500μA                                                         | -               | 0.05               | 0.4  | V    |
| Turn-On Blanking Time                               | t <sub>MINONBLK</sub>   | -                                                                                 | 90              | 99                 | 115  | ns   |
| Turn-Off Blanking Time                              | t <sub>MINOFFBLK</sub>  | -                                                                                 |                 | 112                | 130  | ns   |
| Minimum Controllable ON-Time                        | t <sub>MINCTRLON</sub>  | -                                                                                 | 100             | 115                | 135  | ns   |
| Minimum Controllable OFF-Time                       | t <sub>MINCTRLOFF</sub> | -                                                                                 | 100             | 116                | 135  | ns   |
| Passive Pull-Down                                   | R <sub>PWM-PLDN</sub>   | -                                                                                 | -               | 5                  | -    | ΜΩ   |
| Current Share between Phase 1 & 2 <sup>[4]</sup>    | I <sub>PHSHARE</sub>    | V <sub>CM</sub> = 0.6V, 5V, 19V, V(I <sub>SEN+</sub> , I <sub>SEN-</sub> ) = 50mV | -               | 8                  | -    | %    |
| Boot Refresh Repeat<br>Timer                        | t <sub>BOOT</sub>       | -                                                                                 | 62              | 68                 | 75   | μs   |



 $V_{DD}$  = 4.5V & 19V,  $C_{VCC}$  = 1µF and  $T_A$  = +25°C; unless otherwise specified. Boldface limits apply across the operating temperature range, -55°C to +125°C by production testing; over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s. (Cont.)

| Parameter                                                | Symbol                   | Test Conditions                                      |     | Typ <sup>[1]</sup> | Max | Unit |
|----------------------------------------------------------|--------------------------|------------------------------------------------------|-----|--------------------|-----|------|
| SYNC                                                     |                          |                                                      |     |                    |     |      |
| SYNC-I Input Voltage<br>High                             | V <sub>SYNCH</sub>       | -                                                    |     | -                  | -   | V    |
| SYNC-I Input Voltage<br>Low                              | V <sub>SYNCL</sub>       | -                                                    |     | -                  | 0.8 | V    |
| SYNC-I Frequency<br>(Referred to Internal<br>Oscillator) | f <sub>SYNCI</sub>       | FOSC = $500kHz$ , $R_{FS} = 205k\Omega$ 15           |     | -                  | -   | %    |
| SYNC-I Frequency<br>(Referred to Internal<br>Oscillator) | f <sub>SYNCI</sub>       | FOSC = $2MHz$ , $R_{FS} = 37k\Omega$                 |     | -                  | -   | %    |
| SYNC-I Input Current                                     | I <sub>SYNC-IN</sub>     | V <sub>SYNC</sub> = 5V                               |     | 5                  | 7.0 | μΑ   |
| SYNC-I Pull-Down<br>Resistance                           | R <sub>SYNC-PULLDN</sub> | V <sub>SYNC</sub> = 5V                               | -   | 1                  | -   | МΩ   |
| SYNC-O Output<br>Voltage High                            | V <sub>SYNC-OH</sub>     | V <sub>DD</sub> = 4.5V, I <sub>SYNC-O</sub> = -500μA | 4.2 | -                  | -   | V    |
|                                                          |                          | V <sub>DD</sub> = 19V, I <sub>SYNC-O</sub> = -500μA  | 4.6 | -                  | 1   | v    |
| SYNC-O Output<br>Voltage Low                             | V <sub>SYNC-OL</sub>     | I <sub>SYNC-O</sub> = +500μA                         | -   | -                  | 0.4 | V    |
| SYNC-I to PWMx<br>Delay                                  | t <sub>SYNC-I-DEL</sub>  | -                                                    | -   | 260                | -   | ns   |
| SYNC-O to PWMx<br>Delay                                  | t <sub>SYNC-O-DEL</sub>  | -                                                    | -   | 20                 | -   | ns   |
| SYNC-I to SYNC-O<br>Delay                                | t <sub>SYNC-DLY</sub>    | 50% of SYNC-I to 50% of SYNC-O                       |     | 240                | 275 | ns   |
| SYNC-O to PWM1<br>Phase Shift                            | t <sub>SYNCO-PWM1</sub>  | Phase shift from PWM1                                |     | 180                | 184 | 0    |
| PWM1 to PWM2<br>Phase Shift                              | t <sub>PWM1-PWM2</sub>   | Phase shift from PWM1 to PWM2                        |     | 180                | 186 | 0    |

- 1. Typical values are at 25°C and are not guaranteed.
- 2. This test is conducted in a closed loop circuit as shown in Figure 7 and includes the error amplifier offset.
- 3. This specification is included within the Set Point Voltage specification.
- 4. Limits established by characterization and/or design analysis and are not production tested.





Figure 7. Closed-Loop Circuit

Table 1. Burn-in and Operating Life Test Delta Parameters

|                          | O-mah al                |                                                   | Delta  |       |       |
|--------------------------|-------------------------|---------------------------------------------------|--------|-------|-------|
| Parameters               | Symbol                  | Conditions                                        | Min    | Max   | Limit |
| Shutdown Current 19V     | I <sub>DDSD</sub>       | V <sub>DD</sub> = 19V, EN = GND                   | -1.5   | 1.5   | μA    |
| Operating Current 19V    | I <sub>DDO</sub>        | V <sub>DD</sub> = 19V                             | -0.75  | 0.75  | mA    |
| EN Leakage 19V           | EN <sub>LK</sub>        | V <sub>DD</sub> = 19V                             | -12    | 12    | nA    |
| PG Drive Current 19V     | I <sub>PG-SINK</sub>    | V <sub>DD</sub> = 19V                             | -1.6   | 1.6   | mA    |
| SS Charging I 19V        | I <sub>SOFTSTART</sub>  | V <sub>DD</sub> = 19V                             | -0.5   | 0.5   | μA    |
| SS Charging I 4.5V       | I <sub>SOFTSTART</sub>  | V <sub>DD</sub> = 4.5V                            | -0.5   | 0.5   | μA    |
| ISEN1-I Leak 19V 19V     | I <sub>LKG-(CSA1)</sub> | V <sub>DD</sub> = 19V, V <sub>CM</sub> = 19V      | -0.07  | 0.07  | μA    |
| ISEN2-I Leak 19V 19V     | I <sub>LKG-(CSA2)</sub> | V <sub>DD</sub> = 19V, V <sub>CM</sub> = 19V      | -0.07  | 0.07  | μA    |
| CSA1DROOPI2 0.6V 19V     | Error <sub>DRP</sub>    | $V_{DD} = 19V, V_{CM} = 0.6V$                     | -1.1   | 1.1   | μA    |
| CSA1DROOPI2 5V 19V       | Error <sub>DRP</sub>    | V <sub>DD</sub> = 19V, V <sub>CM</sub> = 5V       | -1.1   | 1.1   | μΑ    |
| CSA2DROOPI2 0.6V 19V     | Error <sub>DRP</sub>    | V <sub>DD</sub> = 19V, V <sub>CM</sub> = 0.6V     | -1.1   | 1.1   | μA    |
| CSA2DROOPI2 5V 19V       | Error <sub>DRP</sub>    | V <sub>DD</sub> = 19V, V <sub>CM</sub> = 5V       | -1.1   | 1.1   | μΑ    |
| PWM1MidSink 19V          | V <sub>OZ1+</sub>       | V <sub>DD</sub> = 19V, I <sub>PWM1</sub> = +100μA | -0.3   | 0.3   | V     |
| PWM2MidSink 19V          | V <sub>OZ2+</sub>       | V <sub>DD</sub> = 19V, I <sub>PWM2</sub> = +100μA | -0.3   | 0.3   | V     |
| PWM1MidSource 19V        | V <sub>OZ1-</sub>       | V <sub>DD</sub> = 19V, I <sub>PWM1</sub> = -100μA | -0.3   | 0.3   | V     |
| PWM2MidSource 19V        | V <sub>OZ2-</sub>       | $V_{DD} = 19V, I_{PWM2} = -100\mu A$              | -0.3   | 0.3   | V     |
| PWM1Vol 19V              | V <sub>OL1+</sub>       | V <sub>DD</sub> = 19V, I <sub>PWM1</sub> = +500μA | -10    | 10    | mV    |
| PWM2Vol 19V              | V <sub>OL2+</sub>       | V <sub>DD</sub> = 19V, I <sub>PWM2</sub> = +500μA | -10    | 10    | mV    |
| PWM1Voh 19V              | V <sub>OH1-</sub>       | V <sub>DD</sub> = 19V, I <sub>PWM1</sub> = -500μA | -0.23  | 0.23  | V     |
| PWM2Voh 19V              | V <sub>OH2</sub> -      | V <sub>DD</sub> = 19V, I <sub>PWM2</sub> = -500μA | -0.23  | 0.23  | V     |
| OscFS0.5M 19V            | f <sub>OSC-0.5M</sub>   | V <sub>DD</sub> = 19V, f <sub>OSC</sub> = 500kHz  | -0.025 | 0.025 | MHz   |
| OscFS3M 19V              | f <sub>OSC-3M</sub>     | V <sub>DD</sub> = 19V, f <sub>OSC</sub> = 3MHz    | -0.16  | 0.16  | MHz   |
| SYNC-I Input Current 19V | I <sub>SYNCI-IN</sub>   | V <sub>DD</sub> = 19V, V <sub>SYNC</sub> = 5V     | -0.32  | 0.32  | μA    |



Table 1. Burn-in and Operating Life Test Delta Parameters (Cont.)

| Parameters     | Symbol               | Conditions                                          | Delta | Limit |        |
|----------------|----------------------|-----------------------------------------------------|-------|-------|--------|
| Faranieters    |                      | Conditions                                          | Min   | Max   | Liiiii |
| SYNC-O Vol 19V | V <sub>SYNC-OL</sub> | V <sub>DD</sub> = 19V, I <sub>SYNC-O</sub> = +500μA | -10   | 10    | mV     |
| SYNC-O Voh 19V | V <sub>SYNC-OH</sub> | V <sub>DD</sub> = 19V, I <sub>SYNC-O</sub> = -500μA | -0.23 | 0.23  | V      |

# 4. Typical Performance Curves

Unless otherwise noted, V<sub>OUT</sub> = 1V; L<sub>OUT</sub> = 220nH per phase, C<sub>OUT</sub> = 2.64mF per phase, C<sub>DROOP</sub> = 56nF, C<sub>VREF</sub> = 100nF, R<sub>DROOP</sub> = 0 $\Omega$ , R<sub>FS</sub> = 94.2k $\Omega$ , C<sub>SS</sub> = 22nF, C<sub>COMP</sub> = 8.2nF, R<sub>COMP</sub> = 4.22k $\Omega$ , C<sub>POLE</sub> = 330pF, C<sub>VCC</sub>= 1 $\mu$ F, R<sub>SLP</sub> = 34.8k $\Omega$ , C<sub>SLP</sub> = 100pF, T<sub>A</sub> = +25°C



1.005 1.000 2.0.995 0.990 0.985 0.980 0 10 20 30 40 50

Figure 8. Load Regulation for Various Temperatures (V<sub>IN</sub> = 5V)

Figure 9. Load Regulation for Various Temperatures  $(V_{IN} = 12V)$ 





Figure 10. Droop Regulation for Various Temperatures ( $V_{IN}$  = 5V,  $R_{DROOP}$  = 604 $\Omega$ )

Figure 11. Droop Regulation for Various Temperatures  $(V_{IN} = 12V,\,R_{DROOP} = 604\Omega)$ 





Figure 12. Line Regulation ( $I_{LOAD} = 0A$ )



Figure 13.  $V_{REF}$  Accuracy for Various Temperatures  $(V_{IN} = 5V)$ 



Figure 14.  $V_{REF}$  Accuracy for Various Temperatures  $(V_{IN} = 12V)$ 



Figure 15. Phase 1 Current Share vs Temperature  $(V_{IN} = 5V)$ 



Figure 16. Phase 2 Current Share vs Temperature  $(V_{IN} = 5V)$ 





 $(V_{IN} = 12V)$ 

0 10 20 30 40 50 0

I<sub>LOAD</sub> (A)

Figure 17. Phase 1 Current Share vs Temperature

Figure 18



Figure 18. Phase 2 Current Share vs Temperature  $(V_{IN} = 12V)$ 



Figure 19. Conversion Efficiency for Various  $V_{IN}$  ( $f_{SW} = 500$ kHz, Tested on the ISL73847MDEMO12)



Figure 20. Conversion Efficiency for Various  $V_{IN}$  ( $f_{SW}$  = 250kHz, Tested on the ISL73847MDEMO1Z),  $L_{OUT}$  = 450nH per phase,  $C_{OUT}$  = 5.28mF per phase,  $C_{COMP}$  = 15nF,  $C_{DROOP}$  = 100nF,  $R_{FS}$  = 205k $\Omega$ 



Figure 21. PWMx Frequency vs Temperature ( $V_{IN} = 5V$ ,  $I_{LOAD} = 0A$ )



Figure 22. PWMx Frequency vs Temperature ( $V_{IN} = 5V$ ,  $I_{LOAD} = 50A$ )





| ILOAD 50A/Div | 102V | 102V

Figure 23. Load Transient Response  $(P_{VIN} = V_{DD} = 5V)$ 

Figure 24. Load Transient Response  $(P_{VIN} = V_{DD} = 5V, R_{DROOP} = 604\Omega)$ 





Figure 25. Load Transient Response  $(P_{VIN} = V_{DD} = 12V)$ 

Figure 26. Load Transient Response  $(P_{VIN} = V_{DD} = 12V, R_{DROOP} = 604\Omega)$ 





Figure 27. Start-Up with EN (PVIN = V<sub>DD</sub> = 4.62V, I<sub>LOAD</sub> = 0A)

Figure 28. Start-Up with EN  $(P_{VIN} = V_{DD} = 4.62V, I_{LOAD} = 50A$ 



Figure 29. Start-Up with EN  $(P_{VIN} = V_{DD} = 12V, I_{LOAD} = 0A)$ 



Figure 30. Start-Up with EN  $(P_{VIN} = V_{DD} = 12V, I_{LOAD} = 50A)$ 



Figure 31. Start-Up with EN  $(P_{VIN} = V_{DD} = 13.2V, I_{LOAD} = 0A)$ 



Figure 32. Start-Up with EN  $(P_{VIN} = V_{DD} = 13.2V, I_{LOAD} = 50A$ 



Figure 33. Shutdown with EN  $(P_{VIN} = V_{DD} = 5V, I_{LOAD} = 0A)$ 



Figure 34. Shutdown with EN  $(P_{VIN} = V_{DD} = 5V, I_{LOAD} = 50A)$ 

Unless otherwise noted,  $V_{OUT}$  = 1V;  $L_{OUT}$  = 220nH per phase,  $C_{OUT}$  = 2.64mF per phase,  $C_{DROOP}$  = 56nF,  $C_{VREF}$  = 100nF,  $R_{DROOP} = 0\Omega, \ R_{FS} = 94.2k\Omega, \ C_{SS} = 22nF, \ C_{COMP} = 8.2nF, \ R_{COMP} = 4.22k\Omega, \ C_{POLE} = 330pF, \ C_{VCC} = 1\mu F, \ R_{SLP} = 34.8k\Omega, \ R_{COMP} = 4.22k\Omega, \ R$  $C_{SLP} = 100pF, T_A = +25^{\circ}C \text{ (Cont.)}$ 



TELEDYNE LE EN 5V/Div V<sub>OUT</sub> 200mV/Div IL1 10A/Div IL2 10A/Div PWM1 5V/Div PWM2 5V/Div FLT 5V/Div SS 1V/Div 5µs/Div

Figure 35. Shutdown with EN  $(P_{VIN} = V_{DD} = 12V, I_{LOAD} = 0A$ 

Figure 36. Shutdown with EN  $(P_{VIN} = V_{DD} = 12V, I_{LOAD} = 50A$ 





Figure 37. Pre-Biased Start-Up  $(V_{DD} = 4.62V, P_{VIN} = 12V, I_{LOAD} = 0A, Vpre-bias = 900mV$ 

Figure 38. Pre-Biased Start-Up  $(P_{VIN} = V_{DD} = 12V, I_{LOAD} = 0A, Vpre-bias = 900mV$ 





Figure 39. Overcurrent Protection ( $P_{VIN} = 12V$ ,  $V_{DD} = 5V$ )

Figure 40. Overcurrent Protection ( $P_{VIN} = V_{DD} = 12V$ )





Figure 41. Start-Up with a Short ( $P_{VIN} = V_{DD} = 5V$ )

Figure 42. Start-Up with a Short ( $P_{VIN} = V_{DD} = 12V$ )



SYNC-I 5V/Div

SYNC-O 5V/Div

PWM2 5V/Div

PWM1 5V/Div

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

2005

Figure 43. SYNC ( $V_{DD}$  = 5V,  $P_{VIN}$  = 12V, RSYNC-O = 100k $\Omega$  to VCC, FSYNC-I = 1.15MHz)

Figure 44. SYNC ( $V_{DD}$  = 5V,  $P_{VIN}$  = 12V, RSYNC-O = 100k $\Omega$  to GND, FSYNC-I= 1.15MHz)





Figure 45. SYNC ( $V_{DD}$  = 12V,  $P_{VIN}$  = 12V, RSYNC-O = 100k $\Omega$  to VCC, FSYNC-I= 1.15MHz)

Figure 46. SYNC ( $V_{DD}$  = 12V,  $P_{VIN}$  = 12V, RSYNC-O = 100k $\Omega$  to GND, FSYNC-I= 1.15MHz)



# 5. Operational Description

### 5.1 Dual Phase Operation

The ISL73847SLH can operate in single-phase or dual-phase mode. The part is configured to work in dual-phase mode by default. To operate in single-phase mode, short the PWM output to VCC. Either PWM1 or PWM2 can be chosen for single-phase operation if the other is shorted to VCC. The flexibility of using either output in single-phase can help during layout, as it may be easier to route the current-sense feedback signals to one channel or the other.

## 5.2 Oscillator and Clock Synchronization

The switching frequency of the controller is determined by a resistor to ground on the FS pin ( $R_{FS}$ ). The ISL73847SLH can operate with an oscillator frequency of 500kHz to 3MHz. If the FS pin is shorted to ground, the ISL73847SLH reads this as a fault and stops switching.

#### 5.2.1 External Synchronization (SYNC-I)

The ISL73847SLH has a SYNC-I pin that allows synchronizing it to an external clock. It is necessary to set the internal oscillator to 15% less than the required frequency of the external oscillator to use this functionality, ensuring that if the SYNC-I frequency stops at any point, the internal oscillator takes over and continues operating. The allowable frequency range for the external clock is 588kHz to 3MHz. The SYNC-I frequency should be twice the required PWM output switching frequency.

Note: The maximum SYNC-I frequency should not exceed the maximum oscillator frequency (3MHz).

#### 5.2.2 Clock Output (SYNC-O)

The ISL73847SLH has a SYNC-O pin that can output either the oscillator frequency or the PWM output switching frequency. Place a  $100k\Omega$  resistor on the SYNC-O pin to ground to output the oscillator frequency. Place a  $100k\Omega$  resistor on the SYNC-O pin to VCC to output the PWM output switching frequency. The choice to use one or the other depends on what is receiving the clock pulse. If the clock output is being used to synchronize another ISL73847SLH, it expects a frequency twice the PWM switching frequency (load the pin with  $100k\Omega$  to ground). Other PWM regulators such as the ISL7000x family of parts, switch at the same frequency as the incoming frequency (tie with  $100k\Omega$  to VCC). When SYNC-O is unloaded, it is in phase with PWM2. During a fault condition, the SYNC-O is asserted low.

#### 5.2.3 Multi-Phase Operation

More phases can be added to the system by connecting multiple ISL73847SLH devices together in a single leader, multi-follower configuration. To synchronize the two or more controllers external clocks can be supplied to the SYNC-I inputs. The frequency of the clocks should be twice the target switching frequency. The phase relationship between the clocks depends on the number of controllers being synchronized. Use Equation 1 to calculate the recommended phase delay required between each SYNC-I clock depending on the number of controllers. The total phase delay should add up to 360°.

(EQ. 1) Phase[deg] = 
$$\frac{360}{\text{Controllers}}$$

A simple way to synchronize a 4-phase design is to use the SYNC-O of the leader controller to drive the SYNC-I of the follower controller as shown in Figure 47. The SYNC-O pin needs a  $100k\Omega$  to GND to output twice the switching frequency. Because the internal oscillator of the Follower must be set to 15% lower than the external clock, the RFS and RSLOPE resistors are different from the Leader. For a 1MHz switching frequency, the typical SYNC-I to SYNC-O delay of the leader controller creates the  $180^{\circ}$  phase delay required to drive the SYNC-I of the follower controller directly. As shown, tie the DROOP pins together, tie all the VFB- pins together, and tie all the



FLTb pins together. Tie the COMP pins of all controllers together and only install the compensation components on the leader. Lastly, tie the FB+ pin on each follower to its own DROOP pin.



Figure 47. Leader-Follower Configuration for 1MHz 4-Phase Operation

Figure 48 is an oscilloscope capture where 93° phase separation is obtained between Phase 1 and Phase 3 by driving the SYNC-I of the follower with the SYNC-O of the leader directly with no extra delay circuit.



Figure 48. Using SYNC-O of Leader to drive SYNC-I of Follower Phase Shifting

For frequencies above 1MHz or phase counts over 4, an external delay circuit is required. This can be discreetly placed between the leader's SYNC-O and the follower's SYNC-I (Figure 49) or more flexibly with a smaller solution size using the ISL74420 (Figure 50).

Use Equation 2 to calculate the time delay from phase.

(EQ. 2) Delay = 
$$\frac{\text{Phase}}{(720 \times f_{SW})}$$

- Delay is the time delay in seconds.
- Phase is the phase delay in degrees.
- f<sub>SW</sub> is the target switching frequency in Hertz.





Figure 49. Leader-Follower Configuration for 4-Phase Operation

Another way to synchronize multiple ISL73847SLH devices is to use the ISL74420. Figure 50 is an example of a 4-phase using the ISL74420 to provide one clock to each controller. Both clocks are twice the converter switching frequency and 180° out-of-phase with each other for ideal multi-phase interleaving.



Figure 50. Leader-Follower Configuration for 4-Phase Operation

Figure 51 is an oscilloscope capture for a 4-phase, 1MHz, 5V to 0.8V, 100A reference design that uses the ISL74420 to output two 2MHz clocks, 180° out-of-phase for synchronization.



Figure 51. 4-Phase Clock Phase Shifting

## 5.3 Remote Sensing

The ISL73847SLH can provide differential remote sensing. This sensing allows for the power stage to reside close to the point of load and has the controller further away to reduce the possibility of noise injection because of switching noise from the power stage. In this configuration, the remote sensing also allows the ISL73847SLH to compensate for any loss along the copper planes carrying large currents.

## 5.4 Droop Regulation

Droop regulation can minimize transient voltages on the regulated output during large load steps. It lowers the output voltage as the load current increases, effectively increasing the DC output impedance for the power supply.

Droop regulation is tuned by adding a resistor between VREF and DROOP. The ISL73847SLH sinks a current on DROOP that is proportional to the sum of the differential voltage across both current sense inputs. This current through the resistor between VREF and DROOP changes the reference voltage presented to the error amplifier, thereby changing the DC regulation point. The larger the resistor, the greater the variation in regulated voltage with respect to the load current.

#### 5.5 Peak Current Mode Control

The ISL73847SLH regulates peak current mode by presenting the current-sense signal directly to the PWM comparator. The current-sense amplifier has a minimum bandwidth of 10MHz, allowing it to keep up with the ripple current through the inductor. The PWM pulse is terminated when the current crosses the error amplifier output.

The ISL73847SLH has two identical peak mode control comparators, one for each set of PWM and ISEN pins. The matching between these two comparators is important to consider when setting the overcurrent thresholds of the part. The current sharing accuracy of the two phases is specified as the millivolts of offset between the phase's actual current and what that current would ideally be. For example, if a 50A load is pulled from a 2-phase system, ideally an average current of 25A per phase is achieved. With a  $2m\Omega$  sense resistor, that corresponds to 50mV on each pair of ISEN pins. A 4mV current sharing limit ( $I_{PHSHARE}$ ) means that one phase might be as high as 54mV, which corresponds to 27A of load current. The other phase must be 23A (or 46mV) to supply the 50A load.

#### 5.6 Tri-State PWM Control

The ISL73847SLH features a tri-level PWM output with low-level, high-level, and mid-level voltage. The high-level output turns on the high-side FET, while a low-level output turns on the low-side FET, and the mid-level output



turns off both the high-side and low-side FETs. This state is helpful during fault conditions where you want to protect any downstream devices and the power stage. Connect a  $100k\Omega$  resistor on PWM1 and PWM2 to GND.

The ISL73847SLH works with drivers that accept a tri-level input, like the ISL71441SLH.

#### 5.7 Boot Refresh

When the ISL73847SLH first powers up before soft-start, it issues a boot refresh command that consists of 32 mid-to-low transitions on the PWM output, allowing sufficient time for the boot capacitor to charge up. The switching frequency determines the frequency of the boot refresh pulses and the pulse is equal to the minimum on-time (t<sub>MIN\_ON</sub>). An appropriate boot capacitor value can be determined using the frequency and pulse widths.

Whenever the ISL73847SLH is tri-stated, it starts an analog timer that lasts 60µs ±60% (tolerance because of process and part-to-part variation). Four additional boot refresh pulses are transmitted if the timer completes before the next high-level signal to ensure the boot voltage is replenished. This would be the case in a pre-biased startup, where there could be significant time between the boot refresh pulses and the first high-side signal.

## 5.8 Current Sense Amplifiers and Current Monitoring (IMON)

The ISL73847SLH uses 10MHz (minimum) transconductance amplifiers for each phase to continuously achieve peak current control by sensing the inductor current. Current sensing can be accomplished using a shunt resistor on the output side of the inductor or through inductor DCR sensing. Shunt sensing provides high precision accuracy at the cost of power dissipation, while DCR current sensing has little power dissipation because of indirectly senses the inductor current. Its drawbacks include reduced accuracy across the operating temperature range and the inability to sense when an inductor is saturating; therefore, Renesas recommends using soft saturation inductors.

The ISL73847SLH has an IMON pin that monitors the current through the power supply for telemetry purposes. Connect a resistor from the IMON pin to GND. In this configuration, the IMON pin reflects the average of the inductor ripple current. An additional capacitor in parallel with the resistor can improve averaging. The size of the capacitor needed to average the current depends on the ripple seen on the IMON pin.

## 5.9 Adjustable Slope Compensation

The ISL73847SLH is a peak current mode controller prone to subharmonic oscillations when the duty cycle exceeds 50%. Adding a compensating ramp equal to the downslope of the inductor current can dampen any subharmonic oscillation within one switching cycle. Renesas recommends using adequate slope compensation if the nominal duty is under but close to 50%, as the duty cycle could cross 50% as the load increases. The slope compensation depends on the SLOPE pin and the FS pin.

If slope compensation is insufficient, the converter can experience subharmonic oscillation that could result in noise emissions at half the switching frequency. However, too much slope compensation can deteriorate the phase margin; therefore, slope compensation must be carefully considered.

## 5.10 Pulse Skipping

The ISL73847SLH can skip pulses if the feedback indicates excessive minimum pulse width. One scenario where this can arise would be during a load release when operating close to the minimum on-time. Pulse skipping reduces the overshoot during the unloading in a transient step.

## 5.11 VDD and VCC Range

The ISL73847SLH has an internal LDO that provides the bias for all internal circuitry. The input of the LDO is VDD, which accepts a range of 4.5V up to 19V. VCC is the output of the LDO, which regulates 5V. When VDD is operating in the range of 4.5V to 5.0V, VCC tracks VDD minus the dropout.



#### 5.12 Enable

The ISL73847SLH features a 2-stage enable. When enable is at 1V (gross threshold), the internal circuitry is biased (such as reference voltage, oscillator, and logic) but switching is disabled. When the voltage of EN crosses the fine threshold, switching is enabled, and the IC attempts a boot refresh and soft-start. Because of filtering for Single Event Effects (SEE), the EN logic state (high or low) must persist for at least 80µs for the part to recognize it and respond. The enable pin has a pull-down that disables the part if the pin is not actively driven.

## 5.13 Initialization and Startup

When the ISL73847SLH first powers up, it goes through several states before boot refresh and soft-start. After VDD has crossed the rising UVLO threshold, the oscillator waits for 128 clock cycles at 500kHz before allowing the digital core to enter its configuration state. The configuration state lasts 886 clock cycles at 500 kHz. When the digital core completes its configuration, it signals the oscillator to switch to the frequency set by the FS pin or SYNC-I. After an additional 128 clock cycles at the new frequency, boot refresh pulses commence, followed by soft-start. Figure 52 and Figure 53 illustrate the start-up sequence.



Figure 52. Start-Up Timing Diagram (R<sub>SYNC-O</sub> = OPEN)



Figure 53. Start-Up Timing Diagram ( $R_{SYNC-O} = 100k\Omega$ )

During states A and C in Figure 52 and Figure 53, the oscillator blanks the clock signal to the digital core. Therefore, the oscillator has time to stabilize its frequency before entering the configuration state (B) or run state (D).



**IMPORTANT:** During states A and C, the digital core does not receive a clock; therefore, it cannot detect a rising edge on EN. Instead, the EN signal must persist long enough so the digital core can read it during states B and D. The ISL73847SLH reacts to a falling edge on EN regardless of the controller's state.

#### 5.14 Hiccup

Any time the ISL73847SLH encounters a fault, it enters hiccup mode. During hiccup mode, the controller waits for one soft-start cycle before attempting to start switching again. If the fault has not cleared after the dummy soft-start cycle has completed, the ISL73847SLH waits until it clears and starts the PWM output switching. This would be the case if the fault that tripped was the driver pulling FLT low because of an over-temperature fault.

If an output short occurs, the part would hiccup, go through a dummy soft-start cycle, and attempt to start up indefinitely until the output short is removed. In this case, as soon as the part starts switching, it would trip the gross overcurrent threshold and go back to hiccup. When the output short is removed, normal operation resumes after the configuration sequence, which is 886 clock cycles at 500kHz.

### 5.15 Fault Handling

### 5.15.1 Cycle-by-Cycle Current Limit

The current flowing through the inductor is monitored through the current-sense inputs using a sense resistor or DCR sensing. When the input reaches the current limit threshold (V<sub>PCL</sub>), the PWM pulse is terminated to limit the peak current. A single cycle-by-cycle current limit event does not trigger a hiccup, but if there are four current limit events in an eight-clock cycle window, the ISL73847SLH enters a hiccup.

#### 5.15.2 Inductor Peak Overcurrent Protection

If the output current increases after triggering the cycle-by-cycle current limit, the ISL73847SLH has a second overcurrent protection ( $V_{POC}$  and  $V_{NOC}$ ). If triggered, it drives the PWM outputs to mid-level (tri-state the power stage) and enters a hiccup. If the initial fault persists or another fault occurs during the next soft-start, the cycle repeats indefinitely and stays in hiccup. The overcurrent protection protects against both positive and negative overcurrent conditions.

#### 5.15.3 Overvoltage and Undervoltage Fault

The ISL73847SLH has overvoltage and undervoltage protection, which triggers when  $V_{(FB, OV)}$  or  $V_{(FB, UV)}$  is exceeded. If the  $V_{(FB, OV)}$  or  $V_{(FB, UV)}$  levels are reached, the part enters a hiccup.

#### 5.15.4 FLT Pin

The FLT pin (FLT stands for Fault) is a bi-directional communication pin between the ISL73847SLH controller and the , ISL71441SLH driver. On the ISL73847SLH, the FLT pin is low and is an I/O when the part is not ready (during startup) or encounters a fault. The , ISL71441SLH uses this pin to communicate if it is not ready to accept input or encounters a fault on its end. In either case, if the FLT pin is pulled low by the , ISL71441SLH, the ISL73847SLH sets its PWM outputs to mid-level and enters a hiccup. PWM at mid-level tells the , ISL71441SLH to turn off both of its FET outputs. The FLT pin is an input while switching (during and after startup).

*Note*: The FLT Mid Threshold Voltage in the Electrical Characteristic table is the same as the FLT Falling Threshold.

#### 5.15.5 Oscillator and Sync Input Fault

If the FS pin is inadvertently shorted to ground, this causes a fault in the controller, and switching would be inhibited.

The ISL73847SLH can synchronize to an external frequency. If the external clock is not present or if the internal clock frequency is not less than 15% of the required external clock frequency, the part reverts to the internal oscillator and continues operation. When the external sync input returns or if the internal clock frequency is less



than 15% of the required external clock frequency, the ISL73847SLH immediately switches back to the external clock, as shown in Figure 54.



Figure 54. Switching between Internal Oscillator and External Oscillator on SYNC-I (External clock frequency changed from 1MHz to 1.15MHz)

While switching between the internal and external oscillators, there may be a glitch observed on the regulated output. The size of this glitch depends on the frequency difference between the internal and external clock, output capacitance, and output loading.

The internal oscillator must be configured to operate 15% slower than the minimum external frequency applied to the SYNC-I pin to ensure that this fail safe works accordingly,. Setting the internal oscillator to a frequency that is too close to the external sync frequency can result in the clock output alternating between the internal and external clock, resulting in a beat frequency.

If the SYNC-I function is unnecessary, leave the pin floating as it has an internal pull-down. If whatever is driving the SYNC-I pin gets stuck in either a logic high or low, and as long as there are no transitions, the ISL73847SLH reverts to the internal oscillator.

# 6. Applications Information

# 6.1 PWM Output Switching Frequency Selection

The PWM output switching frequency is half the frequency of the internal oscillator. This is done to obtain a precise 180° phase shift between phases. The switching frequency is determined based on the requirements of the regulator size, power dissipation, and conversion ratio, where minimum controllable on/off times should be considered. Increasing the switching frequency reduces the solution size but, at the same time, increases switching losses. A balance must be reached between these parameters to decide the optimal switching frequency.



When the switching frequency is determined, the FS resistor (frequency setting resistor) can be determined by using Equation 3. Renesas recommends using precision resistors to set the oscillator frequency as variations in the resistor increase the oscillator frequency spread.



Figure 55. R<sub>FS</sub> vs Frequency

The oscillator frequency is determined by a resistor to ground on the FS pin where  $R_{FS}$  is in kiloohms (k $\Omega$ ) for a desired switching frequency  $f_{SW}$  in kilohertz (kHz).

(EQ. 3) 
$$R_{FS}[k\Omega] = \frac{56497}{f_{SW}[kHz]} - 20.96$$

**IMPORTANT**: Equation 3 approximates the real data presented in Figure 55. The data used for Figure 55 is typical, and there is some variation because of temperature and variation. This variation is shown in the electrical specifications table by providing four fixed resistors and the frequency and tolerance achieved with those resistors.

## 6.2 Output Voltage Setting

Use Equation 4 to calculate the required regulated output voltage. For greater voltage accuracy, Renesas recommends using 0.1% feedback resistors.

(EQ. 4) 
$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_2}{R_1}\right)$$

- V<sub>OUT</sub> is the required regulated output voltage.
- V<sub>REF</sub> is the internal reference voltage on the VFB+ pin, which is 0.6V (typical).
- R<sub>1</sub> is the bottom resistor in the feedback divider.
- R<sub>2</sub> is the top resistor in the feedback divider.

## 6.3 Resistor Current Sensing and Monitoring Setting

The ISL73847SLH can sense current through a shunt resistor or DCR sensing. Use Equation 5 to determine the required shunt resistance or minimum DCR of the inductor. Depending on what  $PV_{IN}$ ,  $V_{OUT}$ , and  $I_{OUT(MAX)}$  are, DCR sensing might not be practical. For example, in a high current and low output voltage application, getting an inductor that meets both the minimum DCR requirement and the saturation current capability might not be possible. In this case, shunt sensing is the only option.

(EQ. 5) 
$$R_{SEN} = \frac{V_{SEN} \times n}{I_{OUT(MAX)}}$$

- R<sub>SEN</sub> is the sense resistor or DCR of the inductor.
- n is the number of phases (for the ISL73847SLH this is either 1 or 2).



- I<sub>OUT(MAX)</sub> is the max DC output current for all phases.
- V<sub>SFN</sub> is the target current-sense amplifier input voltage during steady-state operation, which is 50mV (typical).

It is necessary to add RC filters for the sense resistor and DCR sensing. In the case of the sense resistor, it is to compensate for the parasitic inductance. Use Equation 6 to calculate the RC filter if the resistance and parasitic inductance of the sense resistor are known. For DCR sensing, the RC filter has to be properly selected such that the voltage across the cap is proportional to the current through the inductor.



Figure 56. R<sub>SEN</sub> Parasitic Inductance Compensation RC Circuit

(EQ. 6) 
$$\frac{L_{PAR}}{R_{SEN}} = R_{FIL} \times C_{FIL}$$

- R<sub>FII</sub> is the resistance of the resistor in the RC filter.
- C<sub>FII</sub> is the capacitance of the capacitor in the RC filter.
- R<sub>SFN</sub> is the sense resistor from Equation 5.
- L<sub>PAR</sub> is the parasitic inductance of R<sub>SEN</sub>.

The ISL73847SLH continuously monitors the inductor current of each phase. The IMON pin outputs a current proportional to the summation of current from both phases.

(EQ. 7) 
$$I_{MON} = \sum_{n=1}^{2} R_{SEN} \times I_{Ln} \times g_{m(CSA, IMON)}$$

- I<sub>MON</sub> is the current out of the IMON pin.
- R<sub>SEN</sub> is the sense resistor calculated from Equation 5.
- I<sub>Ln</sub> is the inductor current for a given phase, where n is the phase number.
- g<sub>m(CSA, IMON)</sub> is the transconductance from the input of the current sense amp to the IMON pin, which is 0.39μA/mV (typical).

## 6.4 DCR Current Sensing

The DCR method of current sensing in a buck converter uses the DC resistance of the inductor winding as the current sense element. This method eliminates the need for a sense resistor and improves efficiency. The inductor DCR does vary based on the temperature coefficient of the selected winding material, such as Cu. However, these variations are not quite as wide as using a MOSFET for  $r_{DS(ON)}$  sensing. This method is often used in low-output voltage converters, as any voltage drop on a sense resistor negates the low-output voltage. Keep in mind that DCR sensing is not recommended for current-sharing applications.



If the DCR =  $R_{SEN}$ , place an RC filter across the inductor. as shown in Figure 57.



Figure 57. DCR Current Sensing when DCR = R<sub>SEN</sub>

Calculate the component values using Equation 8:

(EQ. 8) 
$$\frac{L}{DCR} = R_{FIL} \times C_{FIL}$$

- L is the output inductor value.
- DCR is the DC resistance of inductor winding.
- R<sub>FIL</sub> is the resistor value selected for DCR sensing and filtering.
- C<sub>FIL</sub> is the capacitor value selected for DCR sensing and filtering.

If DCR < R<sub>SEN</sub>, a resistor can be added to get the required R<sub>SEN</sub>, as shown in Figure 58.



Figure 58. DCR Current Sensing when DCR  $< R_{SEN}$ 

Calculate the component values using Equation 9. For example, if  $R_{SEN}$  is  $2m\Omega$  and the chosen inductor has a DCR of  $1m\Omega$ , a 25mV current sense signal is produced instead of a 50mV signal. To fix this, add R =  $1m\Omega$  in series with the inductor to get a  $R_{SEN}$  =  $2m\Omega$ .

(EQ. 9) 
$$\frac{L}{DCR+R} = R_{FIL} \times C_{FIL}$$

- L is the output inductor value.
- DCR is the DC resistance of inductor winding.
- R is the added resistor in series with the inductor.
- R<sub>FIL</sub> is the resistor value selected for DCR sensing and filtering.

C<sub>FIL</sub> is the capacitor value selected for DCR sensing and filtering.



If DCR >  $R_{SEN}$ , a voltage divider must be added to the current sense filter to obtain the required  $R_{SEN}$ , as shown in Figure 59.



Figure 59. DCR Current Sensing when DCR  $> R_{SEN}$ 

Calculate the component values using Equation 10. For example, if  $R_{SEN}$  is  $2m\Omega$  and the chosen inductor has a DCR of  $3m\Omega$ , a 75mV current sense signal is produced instead of a 50mV signal. To fix this, use an  $R_{FIL1}$  =  $1k\Omega$  and  $R_{FIL2}$  =  $2k\Omega$  divider to reduce the 75mV current sense signal to 50mV.

$$\text{(EQ. 10)} \quad \frac{L}{\text{DCR}} = \frac{R_{FIL1} \times R_{FIL2}}{R_{FIL1} + R_{FIL2}} \times C_{FIL}$$

- · L is the output inductor value.
- DCR is the DC resistance of inductor winding.
- R<sub>FIL1</sub> and R<sub>FIL2</sub> are the resistor values selected for DCR sensing and filtering.
- C<sub>FIL</sub> is the capacitor value selected for DCR sensing and filtering.

### 6.5 Inductor Selection

To select the proper inductance value, determine the input voltage, output voltage, switching frequency, and inductor ripple current. Renesas recommends ensuring the inductor ripple current is 30%.

(EQ. 11) 
$$I_{OUT} = n \times I_{PHASE}$$

- n is the number of phases (for the ISL73847SLH this is either 1 or 2).
- I<sub>PHASE</sub> is the phase current.

Designing with less ripple current reduces the output voltage ripple but comes at the expense of slower transient response. Therefore, the amount of acceptable ripple would need to be decided on a per-application basis.

Use Equation 12 to calculate a good first-pass estimate for the inductor size.

(EQ. 12) 
$$L_{REC} = \frac{(V_{IN} - V_{OUT}) \times D \times n}{k \times f_{SW} \times I_{OUT}}$$

- L<sub>REC</sub> is the recommended inductance.
- V<sub>IN</sub> is the input voltage to the power supply.
- V<sub>OUT</sub> is the output voltage of the power supply.
- D is the duty cycle; for a buck converter, it is (V<sub>OUT</sub>/V<sub>IN</sub>).
- k is the inductor ripple to DC current ratio (k = 0.3 is recommended).
- n is the number of phases (for the ISL73847SLH this is either 1 or 2).
- f<sub>SW</sub> is the switching frequency of the power supply.
- I<sub>OUT</sub> is the output current of the regulator.



## 6.6 Slope Compensation

Use Equation 13 to calculate the slope compensation resistor:

(EQ. 13) 
$$R_{SLOPE} = \frac{R_{SEN} \times R_{FS} \times V_{OUT}}{k \times L_{SEL}}$$
$$25k\Omega \le R_{SLOPE} \le 100k\Omega$$

- R<sub>SLOPE</sub> is the slope compensation resistor.
- R<sub>SFN</sub> is the value of the current sensing resistor.
- R<sub>FS</sub> is the value of the resistor that sets the switching frequency.
- V<sub>OUT</sub> is the output voltage of the power supply.
- k is a constant, 25kV/s.
- L<sub>SFI</sub> is the user-selected output inductance.

The  $R_{SLOPE}$  value must stay within  $25k\Omega$  to  $100k\Omega$  for proper operation of the internal circuitry. If  $R_{SLOPE}$  is less than  $25k\Omega$ ,  $L_{SEL}$  must be decreased; If  $R_{SLOPE}$  is greater than  $100k\Omega$ ,  $L_{SEL}$  must be increased.

## 6.7 Error Amplifier Compensation and Output Capacitance

To calculate the output capacitor and compensation values, the transient response  $\Delta V_{OUT}$  and transient current step  $\Delta I_{OUT}$  must be known. With these two known values, use Equation 14 to calculate the equivalent load-line output impedance  $R_{II}$ .

(EQ. 14) 
$$R_{LL} = \frac{\Delta V_{OUT}}{\Delta I_{OUT}}$$

As an example, if a regulator needs to meet a 5% transient specification for  $V_{OUT}$  = 1V and  $\Delta I_{OUT}$  = 50A,  $\Delta V_{OUT}$  is 50mV (1V×5%), which would make  $R_{LL}$  = 50mV/50A = 1m $\Omega$ .

The error amplifier is a transconductance amplifier that makes it much easier to compensate by placing a series resistor and capacitor on the output of the amplifier (COMP pin). Use Equation 15 to determine the compensation resistor ( $R_{COMP}$ ).

$$\text{(EQ. 15)} \quad R_{COMP} = \frac{V_{OUT} \times R_{SEN} \times A_{CSA}}{n \times V_{REF} \times g_{m(EA)} \times R_{LL}}$$

- R<sub>COMP</sub> is the COMP pin resistor.
- R<sub>SEN</sub> is the sense resistor or minimum DCR of the inductor.
- A<sub>CSA</sub> is the gain of the current sense amplifier, which is 8mV/mV (typical).
- n is the number of phases (for the ISL73847SLH this is either 1 or 2).
- V<sub>REF</sub> is the internal reference voltage on the VFB+ pin, which is 0.6V (typical).
- $g_{m(EA)}$  is the transconductance of the error amplifier, which is 3.57mA/V or 3.57mS (typical).
- R<sub>LL</sub> is the equivalent load-line output impedance calculated with Equation 14.

The output capacitance determines the unity gain frequency  $f_T$ . Renesas recommends setting the unity gain frequency a decade below the switching frequency ( $f_T = f_{SW}/10$ ). After selecting real output capacitors, rearrange Equation 16 to solve for  $f_T$  and recalculate the actual unity gain frequency ( $f_T$ ).

(EQ. 16) 
$$C_{OUT(MIN)} = \frac{n \times R_{COMP} \times g_{m(EA)} \times V_{REF}}{2\pi \times f_{T} \times A_{CSA} \times R_{SEN} \times V_{OUT}}$$



- C<sub>OUT(MIN)</sub> is the minimum output capacitance needed for the required unity gain frequency of the regulator.
- R<sub>COMP</sub> is the COMP pin resistor calculated in Equation 15.
- V<sub>REF</sub> is the internal reference voltage on the VFB+ pin, which is 0.6V (typical).
- V<sub>OUT</sub> is the output voltage of the power supply.
- $f_T$  is the unity gain frequency of the regulator, typically  $f_T = f_{SW}/10$ .
- R<sub>SEN</sub> is the sense resistor or minimum DCR of the inductor.
- A<sub>CSA</sub> is the gain of the current sense amplifier, which is 8mV/mV (typical).

Equations for  $R_{COMP}$  and  $C_{OUT(MIN)}$  are derived for an ideal case where the output capacitance has no parasitic ESR and ESL. The actual equivalent output capacitance has some parasitic ESR and ESL that impact the transient response. Use Equation 17 to approximate the total transient response.

(EQ. 17) 
$$\Delta V_{OUT(TOTAL)} = \Delta V_{OUT} + \Delta V_{ESR} + \Delta V_{ESL}$$

- $\Delta V_{OUT}$  is the value in Equation 14 used for calculating R<sub>LL</sub>.
- ΔV<sub>ESR</sub> is the output voltage deviation due to the equivalent parasitic ESR, calculated in Equation 18.

(EQ. 18) 
$$\Delta V_{ESR} = \Delta I_{OUT} \times ESR$$

\( \Delta V\_{ESL} \) is the output voltage deviation due to the equivalent parasitic ESL, calculated in Equation 19, where di/dt is the slew rate of the transient step.

(EQ. 19) 
$$\Delta V_{FSI} = ESL \times di/dt$$

Note: Equation 17 is a rough estimate because these three components that affect the transient response never have maximum values simultaneously. Therefore, it should be clear that the ideal  $\Delta V_{OUT}$  calculated in Equation 14 must be reduced to account for parasitic ESR and ESL in the output capacitors. For example, for a design goal of 5% total transient response, if both  $\Delta V_{ESR}$  and  $\Delta V_{ESL}$  are causing 1%  $V_{OUT}$  disturbance each, the real  $\Delta V_{OUT}$  used in Equation 14 should be 3% (5%-2%).

 $C_{COMP}$  sets the zero frequency of the error amplifier. To maximize the phase margin of the regulator, Renesas recommends setting the zero formed by  $R_{COMP}$  and  $C_{COMP}$  a decade smaller than the actual unity gain frequency of the regulator calculated with actual output capacitance ( $f_Z = f_T/10$ ). Use Equation 20 to calculate the  $C_{COMP}$  value.

(EQ. 20) 
$$C_{COMP} = \frac{1}{2\pi \times f_Z \times R_{COMP}}$$

- C<sub>COMP</sub> is the compensation capacitance.
- R<sub>COMP</sub> is the COMP pin resistor calculated in Equation 15.
- f<sub>Z</sub> is the zero frequency set by R<sub>COMP</sub> and C<sub>COMP</sub>, based on the actual f<sub>T</sub> calculated from the actual output capacitance.

### 6.8 Pole Capacitor

A pole capacitor must be added in parallel with  $R_{COMP}$  and  $C_{COMP}$  to cancel out the zero created by the equivalent ESR and  $C_{OUT}$ . To calculate  $C_{POLE}$  use Equation 21.

(EQ. 21) 
$$C_{POLE} = \frac{C_{OUT} \times ESR}{R_{COMP}}$$



## 6.9 Droop Regulation Setting

Droop regulation changes the DC regulation set point inversely to the output load current, improving the transient response. Place a resistor between the DROOP and VREF pins to use droop regulation. If droop regulation is unnecessary, short the DROOP and VREF pins together. Figure 60 shows the transient response with droop resistor =  $0\Omega$ , and Figure 61 shows the transient response with droop resistor =  $604\Omega$ . With droop regulation, the transient response is reduced by 40%, which could allow a reduction in output capacitance if there is margin in  $\Delta V_{OUT}$ .





Figure 60. Transient Response without Droop Regulation

Figure 61. Transient Response with Droop Regulation

As the output loading increases, the current into the DROOP pin increases and generates a voltage across the resistor between the DROOP and VREF pins. This lowers the reference voltage presented to the error amplifier, effectively lowering the regulation point. The extent of the droop variation can be tuned by carefully selecting the droop resistor.

When using droop regulation, it is important to set the light load regulation point at the highest acceptable voltage using Equation 4. Then, calculate the percent deviation of the regulated voltage needed to achieve the lowest acceptable voltage at the maximum DC loading. When the percentage deviation (DRP<sub>percent</sub>) is determined, use Equation 22 to calculate the resistance between VREF and DROOP.

(EQ. 22) 
$$R_{DROOP} = \frac{DRP_{percent} \times V_{REF}}{I_{DROOP \times n}}$$

- R<sub>DROOP</sub> is the resistance between the VREF and DROOP pins.
- DRP<sub>percent</sub> is the required droop of VOUT at full load. For example, DRPpercent = 0.05 for 5% VOUT droop.
- V<sub>RFF</sub> is the internal voltage reference, which is 0.6V (typical).
- I<sub>DROOP</sub> is the current into the DROOP pin (also known as the ERROR\_DRP in the EC Table), which is 19.9μA (typical).
- n is the number of phases (for the ISL73847SLH this is either 1 or 2).

Because I<sub>DROOP</sub> follows the inductor current, average the signal to get the DC load current. Use Equation 23 to calculate the value of the capacitance:

(EQ. 23) 
$$C_{DROOP} = \frac{R_{COMP} \times C_{COMP}}{R_{DROOP}}$$

- C<sub>DROOP</sub> is the droop capacitance.
- R<sub>DROOP</sub> is the resistance between the VREF and DROOP pins.



- R<sub>COMP</sub> is the resistor in the series RC on the COMP pin from Equation 15.
- C<sub>COMP</sub> is the capacitor in the series RC on the COMP pin.

## 6.10 Soft-Start Capacitor Selection

The ISL73847SLH has an adjustable soft-start to help control the inrush current during startup. A capacitor to ground on the SS pin controls the startup dynamics of the power supply. Use Equation 24 to calculate the capacitance given the required soft-start time.

(EQ. 24) 
$$C_{SS} = \frac{t_{SS} \times I_{SS}}{V_{REF}}$$

- C<sub>SS</sub> is the soft-start capacitance.
- t<sub>SS</sub> is the required soft-start time.
- V<sub>RFF</sub> is the reference voltage, which is 0.6V (typical).
- I<sub>SS</sub> is the current sourced out of the SS pin, which is 10μA (typical).

The output should be in regulation when the soft-start capacitor reaches the band gap voltage of 0.6V. However, the ISL73847SLH waits until soft-start reaches 0.9V before allowing PGOOD to reflect the output state.

### 6.11 Layout

## 6.11.1 Layout Guidelines

The following are recommendations for the best performance on the ISL73847SLH:

- Place the VDD bulk and high-frequency capacitor as close as possible to the VDD pin.
- Place the feedback resistors as close as possible to the VFB+ and VFB- pins to minimize parasitic capacitance.
- Ensure that all feedback traces are routed away from noisy switching nodes.
- Place the RSENSE RC filter as close to the ISENX+ and ISENX- pins as possible.
- Place C<sub>COMP</sub>, R<sub>COMP</sub>, and C<sub>POLE</sub> as close as possible to the COMP pin.
- SS, DROOP, and VREF capacitors should be referenced to VFB-.
- Ensure to have a good ground plane.
- Place bulk and high-frequency PVIN capacitors close to the ISL70020SEH FETS drain (Not drawn).
- Minimize the current loop area between the PVIN bulk capacitors and GND and phase node connections
- Connect the feedback traces to the load for point-of-load (POL) regulation.
- Ensure that the traces carrying high load currents are wide enough.



## 6.11.2 Layout Example



Figure 62. Layout Recommendations



# 7. Die and Assembly Characteristics

Table 2. Die and Assembly Related Information

| Die Information            |                                           |  |  |  |
|----------------------------|-------------------------------------------|--|--|--|
| Dimension                  | 3710μm (146 mils) × 7110μm (280 mils)     |  |  |  |
| Zimenelen                  | Thickness: 483μm ±25μm (19 mils ±1 mil)   |  |  |  |
| Interface Materials        |                                           |  |  |  |
| Passivation                | Type: Silicon Dioxide and silicon nitride |  |  |  |
| 1 assivation               | Thickness: 24.5kÅ                         |  |  |  |
| Top Metallization          | Type: Top metal/Bond Pad Composition      |  |  |  |
| TOP WETAIIZATION           | 99.5% AI, 0.5%Cu                          |  |  |  |
| Backside Finish            | Silicon                                   |  |  |  |
| Process                    | 0.25µm BiCMOS                             |  |  |  |
| Assembly Information       |                                           |  |  |  |
| Substrate Potential        | Internal connection to GND                |  |  |  |
| Additional Information     |                                           |  |  |  |
| Worst Case Current Density | 31.36mA/μm                                |  |  |  |
| Transistor Count           | 268182                                    |  |  |  |
| Weight of Packaged Device  | 0.64 grams                                |  |  |  |



## 7.1 Metallization Mask Layout





Table 3. Layout X-Y Coordinates (Centroid of Bond Pad)

| Pad Name    | Pad Number | Pin Number | X-Coordinate<br>(um) | Y-Coordinate<br>(um) | Pad Size X<br>(um) | Pad Size Y<br>(um) | Bond Wire<br>Diameter<br>(0.001") |
|-------------|------------|------------|----------------------|----------------------|--------------------|--------------------|-----------------------------------|
| VDDP        | 1          | 1          | 1559                 | 5706                 | 117                | 117                | 1.3                               |
| VDD         | 2          | 1          | 1195                 | 5699                 | 117                | 117                | 1.3                               |
| SYNCI       | 3          | 2          | 695                  | 5699                 | 117                | 117                | 1.3                               |
| SYNCO       | 4          | 3          | 0                    | 4924                 | 117                | 117                | 1.3                               |
| DVCC        | 5          | 4          | 0                    | 4407                 | 117                | 117                | 1.3                               |
| PVCC        | 6          | 5          | 0                    | 4070                 | 117                | 117                | 1.3                               |
| AVCC        | 7          | 5          | 0                    | 3216                 | 117                | 280                | 1.3                               |
| FS          | 8          | 6          | 0                    | 2565                 | 117                | 117                | 1.3                               |
| SS          | 9          | 7          | 0                    | 2010                 | 117                | 117                | 1.3                               |
| COMP        | 10         | 8          | 0                    | 1340                 | 117                | 117                | 1.3                               |
| VREF        | 11         | 9          | 0                    | 670                  | 117                | 117                | 1.3                               |
| DROOP       | 12         | 10         | 0                    | 0                    | 117                | 117                | 1.3                               |
| VFBN        | 13         | 11         | 627                  | -905                 | 117                | 117                | 1.3                               |
| VFBP        | 14         | 12         | 1191                 | -905                 | 117                | 117                | 1.3                               |
| PWM2        | 15         | 13         | 1855                 | -912                 | 117                | 117                | 1.3                               |
| PG          | 16         | 14         | 2379                 | -912                 | 117                | 117                | 1.3                               |
| ISEN2P      | 17         | 15         | 3211                 | 31                   | 117                | 117                | 1.3                               |
| ISEN2N      | 18         | 16         | 3211                 | 373                  | 117                | 117                | 1.3                               |
| ISEN2N_BIAS | 19         | 16         | 3211                 | 726                  | 117                | 117                | 1.3                               |
| IMON        | 20         | 17         | 3211                 | 1290                 | 117                | 117                | 1.3                               |
| FLT         | 21         | 18         | 3211                 | 1871                 | 117                | 117                | 1.3                               |
| SLOPE       | 22         | 19         | 3211                 | 2392                 | 117                | 117                | 1.3                               |
| AGND        | 23         | 20         | 3211                 | 2848                 | 117                | 280                | 1.3                               |
| DGND        | 24         | 20         | 3211                 | 3270                 | 117                | 117                | 1.3                               |
| PGND        | 25         | 20         | 3211                 | 3635                 | 117                | 117                | 1.3                               |
| ISEN1N_BIAS | 27         | 21         | 3211                 | 4070                 | 117                | 117                | 1.3                               |
| ISEN1N      | 26         | 21         | 3211                 | 4421                 | 117                | 117                | 1.3                               |
| ISEN1P      | 28         | 22         | 3211                 | 4763                 | 117                | 117                | 1.3                               |
| EN          | 29         | 23         | 2322                 | 5706                 | 117                | 117                | 1.3                               |
| PWM1        | 30         | 24         | 1855                 | 5706                 | 117                | 117                | 1.3                               |



## 8. Package Outline Drawing

For the most recent package outline drawing, see M24.3.

M24.3

24 Lead Wide Body Small Outline Plastic Package (SOIC)

Rev 2, 3/11





#### NOTES:

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Package width does not include interlead flash or protrusions.
   Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 5. Terminal numbers are shown for reference only.
- The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- 7. Controlling dimension: MILLIMETER. Converted inch dimensions in ( ) are not necessarily exact.
- 8. This outline conforms to JEDEC publication MS-013-AD ISSUE C.

## 9. Ordering Information

| Part Number <sup>[1]</sup> | Part<br>Marking | Radiation<br>Hardness<br>(Total Ionizing<br>Dose) | Package<br>Description <sup>[2]</sup><br>(RoHS Compliant) | MSL<br>Rating <sup>[3]</sup> | Package<br>Drawing | Carrier<br>Type | Temp.<br>Range   |
|----------------------------|-----------------|---------------------------------------------------|-----------------------------------------------------------|------------------------------|--------------------|-----------------|------------------|
| ISL73847SLHMBZ             | 73847SLH        | LDR to<br>75krad(Si)                              | 24 Ld WSOIC<br>Packaged Device                            | 1                            | M24.3              | Tray            | -55 to<br>+125°C |

<sup>1.</sup> These Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu-Ag plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020.

- 2. For the Pb-Free Reflow Profile, see TB493.
- 3. For more information about Moisture Sensitivity Level (MSL), see TB363.

# 10. Revision History

| Rev. | Date         | Description                                                                                                       |  |  |  |
|------|--------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1.03 | Nov 5, 2025  | Updated the Abs Max section by removing second row and changed VCC (heavy ion environment) max from 6.3V to 6.5V. |  |  |  |
| 1.02 | Jul 24, 2025 | Updated Page 1 information. Added the Multi-Phase Operation section.                                              |  |  |  |
| 1.01 | Jan 16, 2025 | Corrected package graphic in the pin assignment section.                                                          |  |  |  |
| 1.00 | Nov 13, 2024 | Initial release                                                                                                   |  |  |  |



### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.