# intersil

## DATASHEET

## ISL75051ASEH, ISL73051ASEH

3A, Radiation Hardened, Positive, Ultra-Low Dropout Regulator

FN8964 Rev.3.00 May 16, 2019

The <u>ISL75051ASEH</u> and <u>ISL73051ASEH</u> are radiation hardened low-voltage, high-current, single-output LDOs specified for up to 3.0A of continuous output current. These devices operate across an input voltage range of 2.2V to 6.0V and can provide output voltages of 0.8V to 5.0V adjustable, based on the resistor divider setting. Dropout voltages as low as 65mV can be achieved using the device.

The OCP pin allows the short-circuit output current limit threshold to be programmed by a resistor from the OCP pin to GND. The OCP setting range is 0.5A minimum to 8.5A maximum. The resistor sets the constant current threshold for the output under fault conditions. The thermal shutdown disables the output if the device temperature exceeds the specified value. It subsequently enters an ON/OFF cycle until the fault is removed. The ENABLE feature allows the part to be placed into a low current shutdown mode that typically draws about  $10\mu$ A.

These devices are optimized for fast transient response and Single Event Effects (SEE). This reduces the magnitude of Single Event Transients (SET) seen on the output. Additional protection diodes and filters are not needed. These devices are stable with tantalum capacitors as low as  $47\mu$ F and provide excellent regulation all the way from no load to full load. Programmable soft-start allows the user to program the inrush current by using the decoupling capacitor value on the BYP pin.

## Applications

- LDO regulator for space applications
- $\bullet$  DSP, FPGA, and  $\mu P$  core power supplies
- Post-regulation of switched mode power supplies
- Down-hole drilling



Figure 1. Typical Application

#### Features

- DLA SMD <u>5962-11212</u>
- Output current up to 3.0A at  $T_J = +150^{\circ}C$
- Output accuracy  $\pm 1.5\%$  over MIL temperature range
- Ultra low dropout:
  - 65mV (typical) dropout at 1.0A
  - 225mV (typical) dropout at 3.0A
- · SET mitigation with no added filtering/diodes
- Input supply range: 2.2V to 6.0V
- Fast load transient response
- Shutdown current of 10µA (typical)
- · Output adjustable using external resistors
- PSRR 66dB (typical) at 1kHz
- Enable and PGood features
- Programmable soft-start/inrush current limiting
- Over-temp shutdown and programmable OCP limits
- Stable with 47µF min tantalum capacitor
- Radiation hardness (ISL75051ASEH only)
  - High dose rate (50-300rad(Si)/s): 100krad(Si)
  - Low dose rate (<0.01rad(Si)/s): 50krad(Si)
- Radiation hardness (ISL73051ASEH only)
  - Low dose rate (<0.01rad(Si)/s): 50krad(Si)

#### **Related Literature**

- For a full list of related documents, visit our website:
  - <u>ISL75051ASEH</u>, <u>ISL73051ASEH</u> device pages



Figure 2. Dropout vs IOUT

## Contents

| 1.  | Overview                             | 3  |
|-----|--------------------------------------|----|
| 1.1 | Block Diagram                        | 3  |
| 1.2 | Typical Application                  | 3  |
| 1.3 | Ordering Information                 | 4  |
| 1.4 | Pin Configuration                    | 5  |
| 1.5 | Pin Descriptions                     | 5  |
| 2.  | Specifications                       | 6  |
| 2.1 | Absolute Maximum Ratings             | 6  |
| 2.2 | Thermal Information.                 | 6  |
| 2.3 | Recommended Operating Conditions     | 6  |
| 2.4 | Radiation Information.               | 7  |
| 2.5 | Electrical Specifications            | 7  |
| 3.  | Typical Operating Performance        | 9  |
| 4.  | Applications Information.            | 12 |
| 4.1 | Input Voltage Requirements.          | 12 |
| 4.2 | Adjustable Output Voltage            | 12 |
| 4.3 | Input and Output Capacitor Selection | 12 |
| 4.4 | Enable                               | 13 |
| 4.5 | Power-Good.                          | 14 |
| 4.6 | Soft-Start                           | 14 |
| 4.7 | Current Limit Protection             | 15 |
| 4.8 | Thermal Guidelines                   | 16 |
| 5.  | Die and Layout Characteristics       | 17 |
| 6.  | Metallization Mask Layout            | 18 |
| 7.  | Revision History                     | 19 |
| 8.  | Package Outline Drawings             | 20 |

## 1. Overview

#### 1.1 Block Diagram



Figure 3. Block Diagram

### **1.2** Typical Application



Figure 4. Typical Application

#### 1.3 Ordering Information

| Ordering SMD Number<br>( <u>Notes 1</u> , <u>2</u> ) | Part Number                   | Temp Range<br>(°C) | Package<br>(RoHS Compliant)  | Pkg<br>Dwg. # |
|------------------------------------------------------|-------------------------------|--------------------|------------------------------|---------------|
| 5962R1121203VXC                                      | ISL75051ASEHVF                | -55 to +125        | 18 Ld CDFP                   | K18.D         |
| N/A                                                  | ISL75051ASEHF/PROTO (Note 3)  | -55 to +125        | 18 Ld CDFP                   | K18.D         |
| 5962R1121203V9A                                      | ISL75051ASEHVX                | -55 to +125        | Die                          |               |
| 5962R1121203VYC                                      | ISL75051ASEHVFE               | -55 to +125        | 18 Ld CDFP with Bottom METAL | K18.E         |
| N/A                                                  | ISL75051ASEHFE/PROTO (Note 3) | -55 to +125        | 18 Ld CDFP with Bottom Metal | K18.E         |
| N/A                                                  | ISL75051ASEHX/SAMPLE (Note 3) | -55 to +125        | Die Sample                   |               |
| 5962L1121204VXC                                      | ISL73051ASEHVF                | -55 to +125        | 18 Ld CDFP                   | K18.D         |
| N/A                                                  | ISL73051ASEHF/PROTO (Note 3)  | -55 to +125        | 18 Ld CDFP                   | K18.D         |
| 5962L1121204V9A                                      | ISL73051ASEHVX                | -55 to +125        | Die                          |               |
| 5962L1121204VYC                                      | ISL73051ASEHVFE               | -55 to +125        | 18 Ld CDFP with Bottom Metal | K18.E         |
| N/A                                                  | ISL73051ASEHFE/PROTO (Note 3) | -55 to +125        | 18 Ld CDFP with Bottom Metal | K18.E         |
| N/A                                                  | ISL73051ASEHX/SAMPLE (Note 3) | -55 to +125        | Die Sample                   |               |
| N/A                                                  | ISL75051ASEHEV1Z (Note 4)     | Evaluation Board   | 1                            |               |

Notes:

1. These Pb-free Hermetic packaged products employ 100% Au plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.

2. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed must be used when ordering.

3. The /PROTO and /SAMPLE are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions across the temperature range specified in the DLA SMD and are in the same form and fit as the qualified device. The /SAMPLE die is capable of meeting the electrical limits and conditions specified in the DLA SMD at +25°C only. The /SAMPLE is a die and does not receive 100% screening across the temperature range to the DLA SMD electrical limits. These part types do not come with a certificate of conformance because there is no radiation assurance testing and they are not DLA qualified devices.

4. Evaluation board uses the /PROTO parts. The /PROTO parts are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity.

| Part Numbers | TID Ratings                                                   |  |  |  |
|--------------|---------------------------------------------------------------|--|--|--|
| ISL75051ASEH | HDR to 100krad(Si) RHA Tested<br>LDR to 50krad(Si) RHA Tested |  |  |  |
| ISL73051ASEH | LDR to 50krad(Si) RHA Tested                                  |  |  |  |

#### Table 1. Key Differences Between Family of Parts

#### 1.4 Pin Configuration



Note: The ESD triangular mark indicates Pin #1. It is a part of the device marking and is placed on the lid in the quadrant where Pin #1 is located.

## 1.5 Pin Descriptions

| Pin Number             | Pin Name | Description                                                                                                          |  |
|------------------------|----------|----------------------------------------------------------------------------------------------------------------------|--|
| 1                      | GND      | GND pin.                                                                                                             |  |
| 2, 3, 4, 5, 6, 7       | VOUT     | Output voltage pins.                                                                                                 |  |
| 8                      | VADJ     | The VADJ pin allows V <sub>OUT</sub> to be programmed with an external resistor divider.                             |  |
| 9                      | BYP      | To filter the internal reference, connect a 0.1µF capacitor from the BYP pin to GND.                                 |  |
| 10                     | EN       | /IN independent chip enable. TTL and CMOS compatible.                                                                |  |
| 11                     | OCP      | Allows the current limit to be programmed with an external resistor.                                                 |  |
| 12, 13, 14, 15, 16, 17 | VIN      | Input supply pins.                                                                                                   |  |
| 18                     | PG       | $V_{OUT}$ in regulation signal. Logic low defines when $V_{OUT}$ is not in regulation. Must be grounded if not used. |  |
| Top Lid                | GND      | The top lid is connected to the GND pin of the package.                                                              |  |
| Bottom Metal           | -        | The bottom E-pad is only available on the K18.E package and is not electrically connected.                           |  |

## 2. Specifications

#### 2.1 Absolute Maximum Ratings

| Parameter                                                     | Minimum | Maximum | Unit |
|---------------------------------------------------------------|---------|---------|------|
| V <sub>IN</sub> Relative to GND ( <u>Note 5</u> )             | -0.3    | 6.7     | V    |
| V <sub>OUT</sub> Relative to GND ( <u>Note 5</u> )            | -0.3    | 6.7     | V    |
| PG, EN, OCP/ADJ Relative to GND ( <u>Note 5</u> )             | -0.3    | 6.7     | V    |
| V <sub>IN</sub> Relative to GND ( <u>Notes 5</u> , <u>6</u> ) | -0.3    | 6.2     | V    |
| V <sub>OUT</sub> Relative to GND ( <u>Notes 5, 6</u> )        | -0.3    | 6.2     | V    |
| PG, EN, OCP/ADJ Relative to GND ( <u>Notes 5, 6</u> )         | -0.3    | 6.2     | V    |
| Junction Temperature (T <sub>J</sub> ) ( <u>Note 5</u> )      |         | +175    | °C   |
| ESD Rating                                                    | Va      | lue     | Unit |
| Human Body Model (Tested per MIL-PRF-883 3015.7)              | 2       | .5      | kV   |
| Machine Model (Tested per JESD22-A115C) 250                   |         |         |      |
| Charged Device Model (Tested per JS-002-2014)                 |         | 1       | kV   |

Notes:

5. Extended operation at these conditions can compromise reliability. Exceeding these limits results in damage. Recommended operating conditions define limits where specifications are established.

6. Tested in a heavy ion environment at LET = 86.3MeV·cm<sup>2</sup>/mg at +125°C (T<sub>C</sub>).

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

## 2.2 Thermal Information

| Thermal Resistance (Typical)                                       | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|--------------------------------------------------------------------|------------------------|------------------------|
| 18 Ld CDFP Package ( <u>Notes 7</u> , <u>8</u> )                   | 28                     | 4                      |
| 18 Ld CDFP Package with Bottom Metal and Solder Mount (Notes 7, 8) | 24                     | 3.3                    |

Notes:

 θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See <u>TB379</u>.

8. For  $\theta_{JC}$ , the "case temp" location is the center of the package underside.

| Parameter                 | Minimum | Maximum | Unit |
|---------------------------|---------|---------|------|
| Storage Temperature Range | -65     | +150    | °C   |

#### 2.3 Recommended Operating Conditions

| Parameter ( <u>Note 9</u> )                 | Minimum | Maximum | Unit |
|---------------------------------------------|---------|---------|------|
| Ambient Temperature Range (T <sub>A</sub> ) | -55     | +125    | °C   |
| Junction Temperature (T <sub>J</sub> )      |         | +150    | °C   |
| V <sub>IN</sub> Relative to GND             | 2.2     | 6.0     | V    |
| V <sub>OUT</sub> Range                      | 0.8     | 5       | V    |
| PG, EN, OCP/ADJ Relative to GND             | 0       | +6.0    | V    |

Note:

9. Refer to "Thermal Guidelines" on page 16.

#### 2.4 Radiation Information

| Parameter                                                    | Minimum | Maximum  | Unit                    |
|--------------------------------------------------------------|---------|----------|-------------------------|
| Maximum Total Dose                                           |         |          |                         |
| Dose Rate = 50-300rad(Si)/s (ISL75051ASEH only)              |         | 100      | krad(Si)                |
| Dose Rate = 0.01rad(Si)/s                                    | 50      | krad(Si) |                         |
| SEE Performance                                              |         |          | ·                       |
| SET (V <sub>OUT</sub> <±5% During Events) ( <u>Note 10</u> ) |         | 86.3     | MeV•cm <sup>2</sup> /mg |
| SEL/SEB (No Latch-Up/Burnout)                                |         | 86.3     | MeV•cm <sup>2</sup> /mg |

Note:

10. Refer to this device's Radiation report for more details.

## 2.5 Electrical Specifications

Unless otherwise noted, all parameters are established over the following specified conditions:  $V_{IN} = V_{OUT} + 0.4V$ ,  $V_{OUT} = 1.8V$ ,  $C_{IN} = C_{OUT} = 220\mu$ F,  $25m\Omega$ , and  $0.1\mu$ F X7R,  $T_J = +25^{\circ}$ C,  $I_L = 0$ A. Applications must follow thermal guidelines of the package to determine worst-case junction temperature (see <u>Note 14</u>). **Boldface limits apply across the operating temperature range, -55^{\circ}C to +125°C.** Pulse load techniques are used by ATE to ensure  $T_J = T_A$  defines established limits.

| Dovomotor                      | Symbol           | Test Conditions                                                                                                            | Min                | Trees | Max                | 11:0:4 |
|--------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------|-------|--------------------|--------|
| Parameter                      | Symbol           | Test Conditions                                                                                                            | ( <u>Note 11</u> ) | Тур   | ( <u>Note 11</u> ) | Unit   |
| DC Characteristics             |                  |                                                                                                                            |                    |       |                    |        |
| DC Output Voltage Accuracy     | V <sub>OUT</sub> | V <sub>OUT</sub> resistor adjust to 0.52V, 1.5V, and 1.8V<br>2.2V < V <sub>IN</sub> < 3.6V; 0A < I <sub>LOAD</sub> < 3.0A  | -1.5               | 0.2   | 1.5                | %      |
|                                |                  | V <sub>OUT</sub> resistor adjust to 5.0V<br>V <sub>OUT</sub> + 0.4V < V <sub>IN</sub> < 6.0V; 0A < I <sub>LOAD</sub> <3.0A | -1.5               | 0.2   | 1.5                | %      |
| VADJ Pin Voltage               | V <sub>ADJ</sub> | 2.2V < V <sub>IN</sub> < 6.0V; I <sub>LOAD</sub> = 0A                                                                      | 514.8              | 520.0 | 525.2              | mV     |
| BYP Pin                        | V <sub>BYP</sub> | 2.2V < V <sub>IN</sub> < 6.0V; I <sub>LOAD</sub> = 0A                                                                      |                    | 520   |                    | mV     |
| DC Input Line Regulation       |                  | 2.2V < V <sub>IN</sub> < 3.6V, V <sub>OUT</sub> = 1.5V, +25°C and -55°C<br>( <u>Note 12</u> )                              |                    | 1.13  | 3.50               | mV     |
|                                |                  | 2.2V < V <sub>IN</sub> < 3.6V, V <sub>OUT</sub> = 1.5V, +125°C<br>( <u>Note 12</u> )                                       |                    | 1.13  | 8.00               | mV     |
|                                |                  | 2.2V < V <sub>IN</sub> < 3.6V, V <sub>OUT</sub> = 1.8V, +25°C and -55°C<br>( <u>Note 12</u> )                              |                    | 1.62  | 3.50               | mV     |
|                                |                  | 2.2V < V <sub>IN</sub> < 3.6V, V <sub>OUT</sub> = 1.8V, +125°C<br>( <u>Note 12</u> )                                       |                    | 1.62  | 10.50              | mV     |
|                                |                  | V <sub>OUT</sub> + 0.4V < V <sub>IN</sub> < 6.0V, V <sub>OUT</sub> = 5.0V ( <u>Note 12</u> )                               |                    | 12.50 | 20.00              | mV     |
| DC Output Load Regulation      |                  | V <sub>OUT</sub> = 1.5V; 0A < I <sub>LOAD</sub> < 3.0A,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 0.4V ( <u>Note 12</u> )    | -4.00              | -0.8  | -0.1               | mV     |
|                                |                  | V <sub>OUT</sub> = 1.8V; 0A < I <sub>LOAD</sub> < 3.0A,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 0.4V ( <u>Note 12</u> )    | -4.80              | -1.20 | -0.05              | mV     |
|                                |                  | V <sub>OUT</sub> = 5.0V; 0A < I <sub>LOAD</sub> < 3.0A,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 0.4V ( <u>Note 12</u> )    | -15.00             | -6.00 | -0.05              | mV     |
| VADJ Input Current             |                  | V <sub>ADJ</sub> = 0.5V                                                                                                    |                    |       | 1                  | μA     |
| Ground Pin Current             | ΙQ               | V <sub>OUT</sub> = 1.5V; I <sub>LOAD</sub> = 0A, V <sub>IN</sub> = 2.2V                                                    |                    | 11    | 13                 | mA     |
|                                |                  | V <sub>OUT</sub> = 5.0V; I <sub>LOAD</sub> = 0A, V <sub>IN</sub> = 6.0V                                                    |                    | 16    | 19                 | mA     |
|                                |                  | V <sub>OUT</sub> = 1.5V; I <sub>LOAD</sub> = 3.0A, V <sub>IN</sub> = 2.2V                                                  |                    | 11    | 14                 | mA     |
|                                |                  | V <sub>OUT</sub> = 5.0V; I <sub>LOAD</sub> = 3.0A, V <sub>IN</sub> = 6.0V                                                  |                    | 16    | 20                 | mA     |
| Ground Pin Current in Shutdown | ISHDN            | ENABLE Pin = 0V, V <sub>IN</sub> = 6.0V                                                                                    |                    | 10    | 30                 | μA     |

Unless otherwise noted, all parameters are established over the following specified conditions:  $V_{IN} = V_{OUT} + 0.4V$ ,  $V_{OUT} = 1.8V$ ,  $C_{IN} = C_{OUT} = 220\mu$ F,  $25m\Omega$ , and  $0.1\mu$ F X7R,  $T_J = +25^{\circ}$ C,  $I_L = 0$ A. Applications must follow thermal guidelines of the package to determine worst-case junction temperature (see <u>Note 14</u>). **Boldface limits apply across the operating temperature range, -55^{\circ}C to +125°C.** Pulse load techniques are used by ATE to ensure  $T_J = T_A$  defines established limits. (Continued)

| Parameter                                      | Symbol           | Test Conditions                                                                                                  | Min<br>( <u>Note 11</u> ) | Тур  | Max<br>( <u>Note 11</u> ) | Unit              |
|------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------|---------------------------|------|---------------------------|-------------------|
| Dropout Voltage                                | V <sub>DO</sub>  | I <sub>LOAD</sub> = 1.0A, V <sub>OUT</sub> = 2.5V ( <u>Note 13</u> )                                             |                           | 65   | 100                       | mV                |
|                                                |                  | I <sub>LOAD</sub> = 2.0A, V <sub>OUT</sub> = 2.5V ( <u>Note 13</u> )                                             |                           | 140  | 200                       | mV                |
|                                                |                  | I <sub>LOAD</sub> = 3.0A, V <sub>OUT</sub> = 2.5V ( <u>Note 13</u> )                                             |                           | 225  | 300                       | mV                |
| Output Short-Circuit Current                   | ISCL             | V <sub>OUT</sub> = 0V, V <sub>IN</sub> = 2.2V, R <sub>SET</sub> = 5.11k                                          |                           | 1.1  |                           | А                 |
|                                                |                  | V <sub>OUT</sub> = 0V, V <sub>IN</sub> = 6.0V, R <sub>SET</sub> = 5.11k                                          |                           | 1.2  |                           | Α                 |
| Output Short-Circuit Current                   | I <sub>SCH</sub> | V <sub>OUT</sub> = 0V, V <sub>IN</sub> = 2.2V, R <sub>SET</sub> = 511Ω                                           |                           | 5.7  |                           | Α                 |
|                                                |                  | V <sub>OUT</sub> = 0V, V <sub>IN</sub> = 6.0V, R <sub>SET</sub> = 511Ω                                           |                           | 6.2  |                           | Α                 |
| Thermal Shutdown<br>Temperature                | TSD              | V <sub>OUT</sub> + 0.4V < V <sub>IN</sub> < 6.0V                                                                 |                           | 175  |                           | °C                |
| Thermal Shutdown Hysteresis (Rising Threshold) | TSDn             | V <sub>OUT</sub> + 0.4V < V <sub>IN</sub> < 6.0V                                                                 |                           | 25   |                           | °C                |
| AC Characteristics                             | 1                |                                                                                                                  | 1                         |      | •                         |                   |
| Input Supply Ripple Rejection                  | PSRR             | $V_{P-P}$ = 300mV, f = 1kHz, I <sub>LOAD</sub> = 3A; V <sub>IN</sub> = 2.5V,<br>V <sub>OUT</sub> = 1.8V          | 42                        | 66   |                           | dB                |
|                                                |                  | V <sub>P-P</sub> = 300mV, f = 100kHz, I <sub>LOAD</sub> = 3A;<br>V <sub>IN</sub> = 2.5V, V <sub>OUT</sub> = 1.8V |                           | 30   |                           | dB                |
| Phase Margin                                   | PM               | $V_{OUT} = 1.8V, C_{L} = 220\mu F$ Tantalum                                                                      |                           | 70   |                           | dB                |
| Gain Margin                                    | GM               | $V_{OUT} = 1.8V, C_{L} = 220\mu F$ Tantalum                                                                      |                           | 16   |                           | dB                |
| Output Noise Voltage                           |                  | I <sub>LOAD</sub> = 10mA, BW = 300Hz < f < 300kHz,<br>BYPASS to GND capacitor = 0.2µF                            |                           | 100  |                           | μV <sub>RMS</sub> |
| Device Start-Up Characteristic                 | cs: Enable       | Pin                                                                                                              | 1                         |      | •                         |                   |
| Rising Threshold                               |                  | 2.2V < V <sub>IN</sub> < 6.0V                                                                                    | 0.6                       | 0.9  | 1.2                       | V                 |
| Falling Threshold                              |                  | 2.2V < V <sub>IN</sub> < 6.0V                                                                                    | 0.47                      | 0.70 | 0.90                      | V                 |
| Enable Pin Leakage Current                     |                  | V <sub>IN</sub> = 6.0V, EN = 6.0V                                                                                |                           |      | 1                         | μA                |
| Enable Pin Propagation Delay                   |                  | V <sub>IN</sub> = 2.2V, EN rise to I <sub>OUT</sub> rise                                                         | 225                       | 300  | 450                       | μs                |
| Hysteresis                                     |                  | Must be independent of $V_{IN}$ ; 2.2V < $V_{IN}$ < 6.0V                                                         | 90                        | 200  | 318                       | mV                |
| Device Start-Up Characteristic                 | cs: PG Pir       | 1                                                                                                                |                           |      |                           |                   |
| PG Rising Threshold                            |                  | 2.2V < V <sub>IN</sub> < 6.0V                                                                                    | 85                        | 90   | 97                        | %                 |
| PG Falling Threshold                           |                  | 2.2V < V <sub>IN</sub> < 6.0V                                                                                    | 82                        | 88   | 93                        | %                 |
| PG Hysteresis                                  |                  | 2.2V < V <sub>IN</sub> < 6.0V                                                                                    | 2.5                       | 3.2  | 5.0                       | %V <sub>OUT</sub> |
| PG Low Voltage                                 |                  | I <sub>SINK</sub> = 1mA                                                                                          |                           | 35   | 100                       | mV                |
|                                                |                  | I <sub>SINK</sub> = 6mA                                                                                          |                           | 185  | 400                       | mV                |
| PG Leakage Current                             |                  | V <sub>IN</sub> = 6.0V, PG = 6.0V                                                                                |                           | 0.01 | 1.00                      | μA                |

Notes:

11. Parameters with MIN and/or MAX limits are 100% tested at -55°C, +25°C, and +125°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

12. Line and Load Regulation done under pulsed condition for T <10ms.

 Dropout is defined as the difference between the supply V<sub>IN</sub> and V<sub>OUT</sub>, when the supply produces a 2% drop in V<sub>OUT</sub> from its nominal value. Data measured within a 3ms period.

14. See<u>"Applications Information" on page 12</u> and TB379.

## 3. Typical Operating Performance



Figure 5. Load Regulation, VOUT vs IOUT



Figure 6. Load Regulation, VADJ vs IOUT



Figure 7. Load Regulation, VOUT vs IOUT



Figure 9. Load Regulation, VOUT vs IOUT



Figure 8. Load Regulation, VADJ vs IOUT



Figure 10. Load Regulation,  $V_{ADJ}$  vs  $I_{OUT}$ 



Figure 11. V<sub>IN</sub> vs V<sub>ADJ</sub> Over-Temperature







Figure 14. R<sub>OCP</sub> vs OCP at -58°C, V<sub>OUT</sub> = 1.5V







Figure 13. R<sub>OCP</sub> vs OCP at +128°C, V<sub>OUT</sub> = 1.5V





#### ISL75051ASEH, ISL73051ASEH



Figure 17. Power-On and Power-Off, EN = 0 to 1, +25°C,  $V_{IN}$  = 3.3V,  $V_{OUT}$  = 0.8V,  $I_{OUT}$  = 0.5A, PGOOD Turn-On







Figure 18. Power-On and Power-Off, EN = 0 to 1, +25°C,  $V_{IN}$  = 2.2V,  $V_{OUT}$  = 0.8V,  $I_{OUT}$  = 0.5A, PGOOD Turn-On













## 4. Applications Information

#### 4.1 Input Voltage Requirements

These radiation hardened LDOs work from a  $V_{IN}$  in the range of 2.2V to 6.0V. The input supply can have a tolerance of as much as ±10% for conditions noted in the <u>"Electrical Specifications" on page 7</u>. The minimum input voltage is 2.2V. However, due to the nature of an LDO,  $V_{IN}$  must be some margin higher than the output voltage, and dropout at the maximum rated current of the application, if active filtering (PSRR) is expected from  $V_{IN}$  to  $V_{OUT}$ . The dropout specification of this family of LDOs has been generously specified to allow applications to design for efficient operation.

#### 4.2 Adjustable Output Voltage

The output voltage of the radiation hardened LDOs can be set to any user-programmable level between 0.8V and 5.0V. This is achieved with a resistor divider connected between the OUT, ADJ, and GND pins. With the internal reference at 0.52V, the divider ratio should be fixed so that when the desired  $V_{OUT}$  level is reached, the voltage presented to the ADJ pin is 0.52V. Resistor values for typical voltages are shown in Table 2.

| V <sub>OUT</sub> (V) | R <sub>BOTTOM</sub> (Ω) | R <sub>TOP</sub> (kΩ) |
|----------------------|-------------------------|-----------------------|
| 0.8                  | 7.87k                   | 4.32                  |
| 1.5                  | 2.26k                   | 4.32                  |
| 1.8                  | 1.74k                   | 4.32                  |
| 2.5                  | 1.13k                   | 4.32                  |
| 4.0                  | 634                     | 4.32                  |
| 5.0                  | 499                     | 4.32                  |

(EQ. 1) 
$$\mathsf{R}_{\mathsf{BOTTOM}} = \frac{\mathsf{R}_{\mathsf{TOP}}}{\left(\frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{ADJ}}}\right) - 1}$$

#### 4.3 Input and Output Capacitor Selection

The radiation hardened operation requires the use of a combination of tantalum and ceramic capacitors to achieve a good volume-to-capacitance ratio. The recommended combination is a  $220\mu$ F, 10V,  $25m\Omega$  rated DSSC 04051-032 series tantalum capacitor in parallel with a  $0.1\mu$ F MIL-PRF-49470 CDR04 ceramic capacitor that is connected between the VIN to GND pins and the VOUT to GND pins of the LDO, with PCB traces no longer than 0.5cm.

While using the same capacitor for both VIN and VOUT simplifies the design and reduces the BOM count, it is not required to do so. The VIN capacitance provides transient current during start-up and load steps while ensuring that VIN does not drop below the UVLO threshold. The VIN capacitance can be sized appropriately for a given application as long as those two criteria are met.

The stability of the device depends on the capacitance and ESR of the output capacitor. The usable ESR range for the device is  $6m\Omega$  to  $100m\Omega$ . At the lower limit of ESR =  $6m\Omega$ , the phase margin is about 51°. On the high side, an ESR of  $100m\Omega$  is found to limit the gain margin at around 10dB. The typical GM/PM seen with capacitors is shown in Table 3.

| ſ | Capacitance (µF) | ESR (mΩ) | Gain Margin (dB) | Phase Margin (°) |
|---|------------------|----------|------------------|------------------|
|   | 47               | 35       | 14               | 55               |
|   | 100              | 25       | 16               | 57               |

#### Table 3. Typical GM/PM with Various Capacitors

| Capacitance (µF) | ESR (mΩ) | Gain Margin (dB) | Phase Margin (°) |
|------------------|----------|------------------|------------------|
| 220              | 6        | 19               | 51               |
| 220              | 25       | 16               | 69               |
| 100              | 100      | 10               | 62               |

Table 3. Typical GM/PM with Various Capacitors (Continued)

The type numbers of the KEMET capacitors used in the device are shown in Table 4.

| Table 4. KEMET C | apacitors Used in Device |
|------------------|--------------------------|
|------------------|--------------------------|

| KEMET Type Number  | Capacitor Details |
|--------------------|-------------------|
| T525D476M016ATE035 | 47μF, 10V, 35mΩ   |
| T525D107M010ATE025 | 100μF, 10V, 25mΩ  |
| T530D227M010ATE006 | 220μF, 10V, 6mΩ   |
| T525D227M010ATE025 | 220μF, 10V, 25mΩ  |
| T495X107K016ATE100 | 100μF, 16V, 100mΩ |

A typical gain phase plot measured on the ISL75051ASEHEV1Z evaluation board for  $V_{IN} = 3.3V$ ,  $V_{OUT} = 1.8V$ , and  $I_{OUT} = 3A$  with a 220µF, 10V, 25m $\Omega$  capacitor is shown in Figure 23 and is measured at GM = 16.3dB and PM = 69.16°.



Figure 23. Typical Gain Phase Plot

#### 4.4 Enable

These devices can be enabled by applying a logic high on the EN pin. The enable threshold is typically 0.9V. A soft-start cycle is initiated when the devices are enabled using this pin. Taking this pin to logic low disables the devices.

The EN can be driven from either an open drain or a totem pole logic drive between the EN pin and GND. Assuming an open-drain configuration, M1 actively pulls down the EN line, as shown in Figure 24 on page 14, and thereby discharges the input capacitance, shutting off the devices immediately.



#### 4.5 Power-Good

The power-good pin is asserted high when the voltage on the ADJ pin crosses the rising threshold of  $0.9 \times V_{ADJ}$  (typical). On the falling threshold, power-good is asserted low when the voltage on the ADJ pin crosses the falling threshold of  $0.88 \times V_{ADJ}$ . The power-good output is an open-drain output rated for a continuous sink current of 1 mA.

#### 4.6 Soft-Start

Soft-start is achieved by the BYP pin charging time constant. The capacitor value on the pin determines the time constant and can be calculated using Equations 2 through 4 based on the  $V_{IN}$  range:

If the V<sub>IN</sub> range is  $2.2V \le V_{IN} < 2.7V$ :

(EQ. 2)  $t_{SS} = (-4.8376 \bullet V_{IN}) + (0.0254 \bullet T_A) + (0.0522 \bullet C_{BYP}) + 11.8526$ 

If the V<sub>IN</sub> range is  $2.7V \le V_{IN} < 4.0V$ :

(EQ. 3)  $t_{SS} = (-1.4711 \bullet V_{IN}) + (0.0179 \bullet T_A) + (0.0377 \bullet C_{BYP}) + 4.7430$ 

If the V<sub>IN</sub> range is  $4.0V \le V_{IN} < 6.0V$ :

(EQ. 4)  $t_{SS} = (-0.4458 \bullet V_{IN}) + (0.0130 \bullet T_A) + (0.0295 \bullet C_{BYP}) + 1.8527$ 

where  $t_{SS}$  = soft-start time (ms),  $V_{IN}$  = input supply (V),  $T_A$  = ambient temperature, and  $C_{BYP}$  = BYPASS capacitor (nF).

The BYPASS capacitor,  $C_1$ , charges with a current source and provides an EA reference, -IN, with an SS ramp. V<sub>OUT</sub> follows this ramp in turn. The ramp rate can be calculated based on the  $C_1$  value. For conditions in which  $C_1$  is opened, or for small values of  $C_1$ , the ramp is provided by  $C_2 = 50$  pF, with a source of 0.5µA. Connecting  $C_1$  min = 0.1µF to the BYPASS pin is recommended for normal operation.



#### 4.7 Current Limit Protection

The radiation hardened LDOs incorporate protection against overcurrent due to any short or overload condition applied to the output pin. The current limit circuit becomes a constant current source when the output current exceeds the current limit threshold, which can be adjusted by means of a resistor connected between the OCP pin and GND. If the short or overload condition is removed from  $V_{OUT}$ , the output returns to normal voltage mode regulation. The OCP can be calculated with Equation 5:

$$\begin{array}{ll} (\text{EQ. 5}) & 2.2 \, \text{V} \leq \text{V}_{\text{IN}} < 3.0 \, \text{V}: \\ & \text{I}_{\text{OCP}} = (\text{V}_{\text{IN}} \cdot 1.2688) + \left(\frac{2.8691}{\text{R}_{\text{OCP}}}\right) + (\text{T}_{\text{A}} \cdot -0.002) - 2.1851 \\ & 3.0 \, \text{V} \leq \text{V}_{\text{IN}} < 6.6 \, \text{V}: \\ & \text{I}_{\text{OCP}} = (\text{V}_{\text{IN}} \cdot 6.168 \text{E} - 02) + \left(\frac{3.3161}{\text{R}_{\text{OCP}}}\right) + (\text{T}_{\text{A}} \cdot 1.5312 \text{E} - 04) - 0.3176 \end{array}$$

where OCP = Overcurrent Threshold in amps and ROCP = OCP resistor in  $k\Omega$ . Visit our <u>website</u> for an Excel tool to help calculate the ROCP value needed for a given OCP level.

In the event of an overload condition based on the set OCP limit, the die temperature can exceed the internal over-temperature limit, and the LDOs begin to cycle on and off due to the fault condition (Figure 26). However, thermal cycling may never occur if the heatsink used for the package can keep the die temperature below the limits specified for thermal shutdown.



#### 4.8 Thermal Guidelines

If the die temperature exceeds approximately  $+175^{\circ}$ C, the LDO output shuts down to zero until the die temperature cools to approximately  $+155^{\circ}$ C. The level of power combined with the thermal impedance of the package ( $\theta_{JC}$  of 4°C/W for the 18 Ld CDFP package) determines whether the junction temperature exceeds the thermal shutdown temperature specified in the Electrical Specifications table on <u>page 8</u>.

Mount these devices on a high-effective thermal conductivity PCB with thermal vias, per JESD51-7 and JESD51-5. Place a silpad between the package base and the PCB copper plane. The  $V_{IN}$  and  $V_{OUT}$  ratios should be selected to ensure that dissipation for the selected  $V_{IN}$  range keeps  $T_J$  within the recommended operating level of +150°C for normal operation.

## 5. Die and Layout Characteristics

| Die Information                                                      |                                                                                                 |  |
|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|
| Dimensions                                                           | 4555μm x 4555μm (179.3 mils x 179.3 mils)<br>Thickness: 304.8μm ±25.4μm (12.0 mils ±1 mil)      |  |
| Interface Materials                                                  |                                                                                                 |  |
| Glassivation                                                         | IassivationType: Silicon Oxide and Silicon Nitride<br>Thickness: 0.3µm ±0.03µm to 1.2µm ±0.12µm |  |
| Top Metallization Type: AICu (99.5%/0.5%)<br>Thickness: 2.7µm ±0.4µm |                                                                                                 |  |
| Backside Metallization                                               | None                                                                                            |  |
| Substrate                                                            | Type: Silicon                                                                                   |  |
| Backside Finish                                                      | Silicon                                                                                         |  |
| Process                                                              | 0.6µM BiCMOS Junction Isolated                                                                  |  |
| Assembly Information                                                 |                                                                                                 |  |
| Substrate Potential                                                  | Unbiased                                                                                        |  |
| Additional Information                                               |                                                                                                 |  |
| Worst Case Current Density                                           | <2 x 10 <sup>5</sup> A/cm <sup>2</sup>                                                          |  |
| Transistor Count                                                     | 2932                                                                                            |  |
| Weight of Packaged Device                                            | K18.D: 1.07g typical with leads clipped<br>K18.E: 1.07g typical with leads clipped              |  |
| Layout Characteristics                                               |                                                                                                 |  |
| Step and Repeat                                                      | 4555µmx4555µm                                                                                   |  |

#### Table 5. Die and Assembly Related Information

## 6. Metallization Mask Layout

|     | Pad X Y Coordinates |           |           |            |            |
|-----|---------------------|-----------|-----------|------------|------------|
| Pad | Name                | Χ<br>(μm) | Υ<br>(μm) | DX<br>(µm) | DY<br>(µm) |
| 1   | GND                 | 0         | 0         | 254        | 254        |
| 2   | GND                 | -393      | 0         | 254        | 254        |
| 3   | VOUT                | -711      | -710      | 254        | 422        |
| 4   | VOUT                | -711      | -1858     | 254        | 422        |
| 5   | VOUT                | -711      | -2964     | 254        | 422        |
| 6   | ADJ                 | -1680     | -3070     | 254        | 254        |
| 7   | BYP                 | -1621     | -3879     | 254        | 254        |
| 8   | EN                  | 2164      | -3879     | 254        | 254        |
| 9   | OCP                 | 2222      | -3131     | 254        | 246        |
| 10  | VIN                 | 1078      | -2965     | 254        | 422        |
| 11  | VIN                 | 1078      | -1853     | 254        | 422        |
| 12  | VIN                 | 1078      | -711      | 254        | 422        |
| 13  | PG                  | 420       | -25       | 254        | 254        |



## 7. Revision History

| Rev. | Date          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3.00 | May 16, 2019  | Updated links throughout document.<br>Added second paragraph in "Input and Output Capacitor Selection" on page 12.<br>Updated disclaimer.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 2.00 | Mar 2, 2018   | Updated Figure 3 on page 3.<br>Changed Maximum Total Dose Rate at 0.01rad(Si)/s from 100krad(Si) to 50krad(Si) on page 7.<br>Changed Maximum SEE Performance from 86MeV•cm <sup>2</sup> /mg to 86.3MeV•cm <sup>2</sup> /mg on page 7.<br>Updated Note 10 to link to the device's test report for SET and SEL/SEB on page 7.<br>Removed Radiation Characteristics section (multiple pages).<br>Updated Renesas disclaimer.<br>Removed About Intersil section.                                                                                                                             |  |
| 1.00 | Nov 14, 2017  | Added ISL75051ASEHF/PROTO and ISL73051ASEHF/PROTO to the Ordering Information table on page 4.<br>Updated Pin descriptions adding bottom metal information.<br>Updated Absolute Maximum Ratings table and added Note 6.<br>Updated Radiation Information table and removed Note 10 on page 7.<br>Updated DC Output Regulation (V <sub>OUT</sub> = 1.8V) minimum spec from ""-4.0" to "-4.80".<br>Updated PG Rising Threshold maximum spec from "96" to "97".<br>Updated PG Hysteresis maximum spec from "4.0" to "5.0".<br>Updated heading for the tables in sections 3.1, 3.2, and 3.3. |  |
| 0.00 | Sept 25, 2017 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |

For the most recent package outline drawing, see K18.D.

## 8. Package Outline Drawings

K18.D 18 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE Rev 5, 3/13



intersil

For the most recent package outline drawing, see K18.E.

#### K18.E

18 Lead Ceramic Metal Seal Flatpack Package with Bottom Metal Rev 1,  $3\!/13$ 



#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/