# RENESAS

# ISL91211AIK, ISL91211BIK

Triple/Quad Output Power Management IC for Industrial and Computing Applications

The <u>ISL91211AIK</u> is a 4-phase, three output programmable Power Management IC (PMIC) and the <u>ISL91211BIK</u> is a 4-phase, four output programmable PMIC. Optimized with highly efficient synchronous buck converters for multiphase and single-phase operations, these converters deliver up to 5A per phase maximum output current. Featuring four buck controllers that can reconfigure their power stages to the controllers, both PMICs offer flexibility and allow seamless, design-in for a wide range of applications that need high output power and a small solution size.

ISL91211AIK and ISL91211BIK integrate low ON-resistance MOSFETs at 2MHz switching frequency, allowing smaller external inductors and capacitors to be used. With automatic Diode Emulation and Pulse Skipping modes under light-load conditions, this feature improves efficiency and maximizes battery life. The ISL91211AIK and ISL91211BIK deliver a highly robust power solution through a controller based on the Renesas proprietary Rapid Robust Ripple Regulator (R5) technology, offering tight output accuracy and load regulation, ultra-fast transient response, seamless DCM/CCM transitions, and no required external compensation.

In addition to the standard interrupt, chip enable, and watchdog reset functions, the ISL91211AIK and ISL91211BIK also feature four MPIOs and three GPIOs that supports SPI, I<sup>2</sup>C communication protocol, and various other pin mode functions.

# Features

- Triple output 2+1+1 phases (ISL91211AIK) or quad output, four single phases (ISL91211BIK)
- 2.7V to 5.5V supply voltage
- 5A per phase peak current capability
- Small solution size (for four phase design)
- High efficiency (92.2%, L = 220nH for 3.8V<sub>IN</sub>/1.8V<sub>OUT</sub>)
- Low I<sub>Q</sub> in low power mode
- Proprietary control scheme reduces output capacitor and supports fast load transient (such as >50A/µs per phase)
- ±0.7% system accuracy, remote voltage sensing
- I<sup>2</sup>C programmable output from 0.3V to 2V
- Independent Dynamic Voltage Scaling (DVS) for each output
- Soft-start and fault detection (UV, OV, OC, OT), short-circuit protection
- 4.70mmx6.30mm 35 ball BGA with 0.8mm pitch

### Applications

- · Industrial controls and FPGAs
- · Computing servers and systems
- Home gateways and appliances

#### **Related Literature**

For a full list of related documents, visit our website: <u>ISL91211AIK</u> and <u>ISL91211BIK</u> device pages



Figure 1. Simplified Block Diagram



Figure 2. Single-Phase Efficiency vs Load Current



# Contents

| 1.  | Overview                                      | . 3 |
|-----|-----------------------------------------------|-----|
| 1.1 | Typical Application Diagrams                  | . 3 |
| 1.2 | Block Diagram                                 | . 4 |
| 1.3 | Ordering Information                          | . 5 |
| 1.4 | Pin Configuration                             | . 6 |
| 1.5 | Pin Descriptions                              | . 6 |
| 1.6 | I/O Pin Configurations                        | . 8 |
| 2.  | Specifications                                | . 9 |
| 2.1 | Absolute Maximum Ratings                      | . 9 |
| 2.2 | 0                                             |     |
| 2.3 |                                               |     |
| 2.4 | Analog Specifications                         |     |
| 3.  | Output Configurations                         | 12  |
| 4.  | Typical Operating Performance                 | 14  |
| 5.  | Applications Information.                     | 20  |
| 5.1 | Inductor Selection                            | 20  |
| 5.2 | Output Capacitor Selection                    | 20  |
| 5.3 | Input Capacitor Selection.                    | 20  |
| 5.4 | Dynamic Voltage Scaling (DVS)                 | 21  |
| 5.5 | Configuring DVS Speed                         | 23  |
| 5.6 | Output Voltage Setting                        | 23  |
| 5.7 | 1 5                                           |     |
| 5.8 | Watchdog Time (WDOG_RST Pin)                  |     |
| 5.9 | Interrupt Pin                                 | 26  |
| 6.  | Protection Features (FAULTS)                  | 27  |
| 6.1 | Over-Temperature Protection                   | 27  |
| 6.2 | Overcurrent Protection Mode                   | 27  |
| 6.3 | Overvoltage (OV)/Undervoltage (UV) Protection | 27  |
| 7.  | Serial Communication Interface                | 28  |
| 7.1 | SPI Interface                                 | 28  |
| 7.2 | I <sup>2</sup> C Interface                    |     |
| 8.  | Board Layout Recommendations                  | 35  |
| 8.1 | PCB Layout Summary                            |     |
| 8.2 |                                               |     |
|     |                                               |     |
| 9.  | Register Address Map                          |     |
| 10. | Register Description by Address               | 39  |
| 11. | Revision History                              | 52  |
| 12. | Package Outline Drawing                       | 53  |



# 1. Overview

# 1.1 Typical Application Diagrams



Figure 3. 2 Phase + 1 Phase + 1 Phase



Figure 4. 1 Phase + 1 Phase + 1 Phase + 1 Phase



# 1.2 Block Diagram



Figure 5. Block Diagram



# 1.3 Ordering Information

| Part Number<br>( <u>Notes 1, 3, 4</u> ) | Part<br>Marking                   | Temp Range<br>(°C) | Tape and Reel<br>(Units) ( <u>Note 2</u> ) | Package<br>(RoHS Compliant)  | Pkg.<br>Dwg # |  |  |  |
|-----------------------------------------|-----------------------------------|--------------------|--------------------------------------------|------------------------------|---------------|--|--|--|
| ISL91211AIKZ-T                          | 211AK                             | -40 to +85         | 3k                                         | 4.70mmx6.30mm, 35 Ball TFBGA | V35.4.7x6.3   |  |  |  |
| ISL91211BIKZ-T                          | 211BK                             | -40 to +85         | 3k                                         | 4.70mmx6.30mm, 35 Ball TFBGA | V35.4.7x6.3   |  |  |  |
| ISL91211AIK-EV1Z                        | ISL91211AIK-EV1Z Evaluation board |                    |                                            |                              |               |  |  |  |
| ISL91211BIK-EV1Z                        | Evaluation b                      | valuation board    |                                            |                              |               |  |  |  |

Notes:

1. For additional part options contact your local sales office.

2. See <u>TB347</u> for details about reel specifications.

 These Pb-free TFBGA packaged products employ special Pb-free material sets; molding compounds/die attach materials and SnAgCu -e6 solder ball terminals, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free TFBGA packaged products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020.

4. For Moisture Sensitivity Level (MSL), see the <u>ISL91211AIK</u> and <u>ISL91211BIK</u> product information page. For more information about MSL, see <u>TB363</u>.

Table 1. Key Differences Between Family of Parts

| Part Number | Pin Configuration | Pitch | Output Configuration        | Max Load Per Phase |
|-------------|-------------------|-------|-----------------------------|--------------------|
| ISL91211AIK | 35 Ball 5x7 TFBGA | 0.8mm | Triple Output (2+1+1 Phase) | 5A                 |
| ISL91211BIK | 35 Ball 5x7 TFBGA | 0.8mm | Quad Output (1+1+1+1 Phase) | 5A                 |
| ISL91302BIK | 35 Ball 5x7 TFBGA | 0.8mm | Single Output (4+0 Phase)   | 5A                 |
|             | 35 Ball 5x7 TFBGA | 0.8mm | Dual Output (3+1 Phase)     | 5A                 |
|             | 35 Ball 5x7 TFBGA | 0.8mm | Dual Output (2+2 Phase)     | 5A                 |



# **1.4** Pin Configuration

#### JEDEC Standard: Balls Down, A1 Top Left Corner



35 Ball 5x7 TFBGA Top View

# 1.5 Pin Descriptions

| Pin Location | Pin Name | Туре         | Description                                                                                                                         |
|--------------|----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------|
| A1           | PVIN_A   | Input        | Power supply for Power Stage A.                                                                                                     |
| A2           | PH_A     | Output       | Switching node for Power Stage A.                                                                                                   |
| A3           | PGND_AB  | Input        | Ground connection for Power Stage A and B.                                                                                          |
| B3           | PGND_AB  | Input        | Ground connection for Power Stage A and B.                                                                                          |
| A4           | PH_B     | Output       | Switching node for Power Stage B.                                                                                                   |
| A5           | PVIN_B   | Input        | Power supply for Power Stage B.                                                                                                     |
| B1           | GPIO0    | Input        | GPIO0. See <u>Table 2</u> . This pin is the $I^2C$ clock for pin modes 0x0, 0x2, and 0x4 through 0x7 and 0xC.                       |
| B2           | GPIO1    | Input/Output | GPIO1. See <u>Table 2</u> . This pin is the I <sup>2</sup> C data for pin modes $0x0$ , $0x2$ , and $0x4$ through $0x7$ and $0xC$ . |



| Pin Location | Pin Name  | Туре         | Description                                                                                                       |
|--------------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------|
| B5           | WDOG_RST  | Input        | Digital input, resets bucks to default output voltage.                                                            |
| C1           | EN        | Input        | Master chip enable input, NMOS logic threshold.                                                                   |
| C2           | INT       | Output       | Interrupt line.                                                                                                   |
| C3           | GPIO2     | Input        | GPIO2. See Table 2.                                                                                               |
| B4, C4       | GND       | Input        | Analog chip ground.                                                                                               |
| C5           | RTN1      | Input        | Remote ground sense for Buck1.                                                                                    |
| D1           | VOUT4     | Input        | Buck4 output voltage sense for the ISL91211BIK.<br>Note: Short to ground for the ISL91211AIK.                     |
| D2           | RTN3      | Input        | Remote ground sense for Buck3.                                                                                    |
| D3           | VOUT3     | Input        | Output voltage sense for Buck3.                                                                                   |
| D4           | VOUT2     | Output       | Output voltage sense for Buck2.                                                                                   |
| E4           | RTN2      | Input        | Remote ground sense for Buck2.                                                                                    |
| D5           | VOUT1     | Input        | Remote output voltage sense for Buck1.                                                                            |
| E1           | RTN4      | Input        | Buck4 output voltage sense for the ISL91211BIK.<br>Note: Short to ground for the ISL91211AIK.                     |
| E2           | AVIN_FILT | Output       | Filtered analog supply voltage, 2.5V to 5.5V. Place a decoupling capacitor close to the IC.                       |
| F2           | VIO       | Input        | I/O supply voltage for digital communications. Nominally connected to 1.8V supply.                                |
| E3           | MPIO0     | Input/Output | Multipurpose I/O, see <u>Table 2</u> . Can be NC if not used.                                                     |
| F4           | MPIO1     | Input/Output | Multipurpose I/O, see <u>Table 2</u> . Can be NC if not used. Must be pulled up to VIO if using I <sup>2</sup> C. |
| E5           | MPIO2     | Input/Output | Multipurpose I/O, see <u>Table 2</u> . Can be NC if not used.                                                     |
| F1           | AVIN      | Input        | Analog supply voltage, 2.5V to 5.5V.                                                                              |
| G2           | PH_C      | Output       | Switching node for Power Stage C.                                                                                 |
| F3           | PGND_CD   | Input        | Ground connection for Power Stage C and D.                                                                        |
| G3           | PGND_CD   | Input        | Ground connection for Power Stage C and D.                                                                        |
| G5           | PH_D      | Output       | Output switching node for Power Stage D.                                                                          |
| F5           | MPIO3     | Input/Output | Multipurpose I/O, see <u>Table 2</u> . Can be NC if not used.                                                     |
| G1           | PVIN_C    | Input        | Power supply connection for Power Stage C.                                                                        |
| G5           | PVIN_D    | Input        | Power supply connection for Power Stage D.                                                                        |



# **1.6** I/O Pin Configurations

The ISL91211AIK and ISL91211BIK feature three general-purpose I/O (GPIO) pins for I<sup>2</sup>C and other functions, along with four multi-purpose I/O (MIO) pins. These pins perform different functions depending on the IO\_PINMODE setting. The default factory setting for IO\_PINMODE is 0x0. For features requiring IO\_PINMODE to be different than the default value, contact Renesas <u>support</u> for factory OTP programming.

#### Table 2. I/O Pin Mode

| IO_PINMODE | MPIO0         | MPIO1         | MPIO2         | MPIO3         | GPI00   | GPIO1   | GPIO2 | Description                                                                    |
|------------|---------------|---------------|---------------|---------------|---------|---------|-------|--------------------------------------------------------------------------------|
| 0x0        | SCK           | SS_B          | MOSI          | MISO          | I2C_CLK | I2C_SDA | N/A   | I <sup>2</sup> C/SPI both available                                            |
| 0x1        | SCK           | SS_B          | MOSI          | MISO          | EN_A    | EN_B    | EN_C  | SPI mode with<br>hardware enables for<br>Bucks 1-4                             |
| 0x2        | PGOOD1        | PGOOD2        | PGOOD3        | PGOOD4        | I2C_CLK | I2C_SDA | N/A   | I <sup>2</sup> C with individual<br>PGOODs for Bucks 1-4                       |
| 0x3        | SCK           | SS_B          | MOSI          | MISO          | DVS_A   | DVS_B   | DVS_C | SPI with hardware DVS pins                                                     |
| 0x4        | DVS_PIN1      | DVS_PIN0      | PGOOD1        | PGOOD2        | I2C_CLK | I2C_SDA | N/A   | I <sup>2</sup> C with Global DVS<br>mode with PGOOD1<br>and PGOOD2             |
| 0x5        | BUCK1_DVS0    | BUCK1_DVS1    | BUCK2_DVS0    | BUCK2_DVS1    | I2C_CLK | I2C_SDA | N/A   | l <sup>2</sup> C with full pin<br>controlled DVS for<br>Buck1 and Buck2        |
| 0x6        | BUCK1_DVS0    | BUCK1_DVS1    | BUCK2_DVS0    | BUCK3_DVS0    | I2C_CLK | I2C_SDA | N/A   | l <sup>2</sup> C with full DVS for<br>Buck 1, 1-pin DVS for<br>Buck2 and Buck3 |
| 0x7        | BUCK1_DVS0    | BUCK2_DVS0    | BUCK3_DVS0    | BUCK4_DVS0    | I2C_CLK | I2C_SDA | N/A   | I <sup>2</sup> C with 1-pin DVS for each buck                                  |
| 0xC        | MPIO_DATA [0] | MPIO_DATA [1] | MPIO_DATA [2] | MPIO_DATA [3] | I2C_CLK | I2C_SDA | N/A   | l <sup>2</sup> C with four parallel controllable data lines.                   |

Note:

5. Pin modes 0x8 through 0xB and 0xD through 0xF are reserved.

#### Table 3. Pin Mode Descriptions

| Name                              | Definition                                                                                                                                                                          |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCK                               | SPI clock                                                                                                                                                                           |
| SS_B                              | SPI/I <sup>2</sup> C selector. Low = SPI, High = I <sup>2</sup> C                                                                                                                   |
| MOSI                              | SPI master out, slave in                                                                                                                                                            |
| MISO                              | SPI master in, slave out                                                                                                                                                            |
| I2C_CLK                           | I <sup>2</sup> C clock                                                                                                                                                              |
| I2C_SDA                           | I <sup>2</sup> C data                                                                                                                                                               |
| PGOOD1, PGOOD2, PGOOD3,<br>PGOOD4 | Four power-good out pins (one per buck)                                                                                                                                             |
| EN_A, EN_B, EN_C                  | Three buck enable input pins. A single buck enable pin can enable/disable up to four bucks.<br>Enable/disable on a buck can be controlled from one enable pin (EN_A, EN_B, or EN_C) |
| DVS_A, DVS_B, DVS_C               | Three DVS input pins. A single DVS pin can control the DVS voltage for up to four bucks. DVS voltage on a buck can be controlled from one DVS pin (DVS_A, DVS_B, or DVS_C).         |
| DVS_PIN1, DVS_PIN0                | DVS look-up table allows two pins to control up to four bucks.                                                                                                                      |



# 2. Specifications

# 2.1 Absolute Maximum Ratings

| Parameter                                       | Minimum | Maximum     | Unit |
|-------------------------------------------------|---------|-------------|------|
| PVIN and AVIN Pins to PGND                      | -0.3    | +6          | V    |
| VOUT Pin (BUCKx_VOUTFBDIV[1:0] = 0x00)          | -0.3    | +2.0        | V    |
| VOUT Pin (BUCKx_VOUTFBDIV[1:0] = 0x01)          | -0.3    | +2.4        | V    |
| VOUT Pin (BUCKx_VOUTFBDIV[1:0] = 0x02)          | -0.3    | +3.0        | V    |
| PH to PGND                                      | -0.3    | +0.3 + PVIN | V    |
| VIO, EN Pins to GND                             | -0.3    | +0.3 + AVIN | V    |
| RTN, GND to PGND                                | -0.3    | +0.3        | V    |
| INT, WDOG_RST, MPIO, GPIO Pins to GND           | -0.3    | +0.3 + VIO  | V    |
| ESD Rating ( <u>Note 6</u> )                    | V       | alue        | Unit |
| Human Body Model (Tested per JS-001-2017)       | 2       |             | kV   |
| Charged Device Model (Tested per JS-002-2014)   | 750     |             | V    |
| Latch-Up (Tested per JESD78E; Class 2, Level A) |         | 100         | mA   |

**CAUTION:** Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

#### Note:

6. ESD ratings apply to external pins only.

# 2.2 Thermal Information

| Thermal Resistance (Typical)                               | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|------------------------------------------------------------|------------------------|------------------------|
| 4.70mmx6.30mm, 35 Ball TFBGA Package ( <u>Notes 7, 8</u> ) | 47                     | 3                      |

#### Notes:

7.  $\theta_{JA}$  is measured in free air with the component mounted on a high-effective thermal conductivity test board with direct attach features. See <u>TB379</u>.

8. For  $\theta_{JC},$  the case temperature location is taken at the package top center.

| Parameter                         | Minimum | Maximum          | Unit |
|-----------------------------------|---------|------------------|------|
| Maximum Junction Temperature      |         | +150             | °C   |
| Maximum Storage Temperature Range | -65     | +150             | °C   |
| Pb-Free Reflow Profile            |         | See <u>TB493</u> |      |

# 2.3 Recommended Operation Conditions

| Parameter                                | Minimum | Maximum | Unit |
|------------------------------------------|---------|---------|------|
| Junction Temperature                     | -40     | +125    | °C   |
| Supply Voltage                           |         | ·       |      |
| AVIN to GND                              | 2.7     | 5.5     | V    |
| PVIN to PGNDx                            | 2.7     | 5.5     | V    |
| VIO Voltage (VIO to PGND)                | 1.7     | AVIN    | V    |
| INT, WDOG_RST, MPIO, GPIO<br>Pins to GND | 0       | VIO     | V    |



# 2.4 Analog Specifications

AVIN/PVIN = 3.7V,  $V_{OUT}$  = 1V, L = 220nH, Frequency = 2MHz,  $V_{IO}$  = 1.8V. Boldface limits apply across the operating temperature range, -40°C to +85°C.

| Parameter                                     | Symbol             | Test Conditions                                                                                                                                                                       | Min<br>( <u>Note 9</u> ) | Тур  | Max<br>( <u>Note 9</u> ) | Unit |
|-----------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|------|
| Input Supply                                  |                    | •                                                                                                                                                                                     |                          | •    |                          |      |
| Supply Voltage                                | AVIN               |                                                                                                                                                                                       | 2.7                      |      | 5.5                      | V    |
| Supply Voltage                                | PVIN               |                                                                                                                                                                                       | 2.7                      |      | 5.5                      | V    |
| AVIN Supply Current                           | Ι <sub>Q</sub>     | EN = 0V                                                                                                                                                                               |                          | 0.1  | 1                        | μA   |
| AVIN + PVINx Supply Current                   |                    | EN = 0V                                                                                                                                                                               |                          | <1   | 6                        | μA   |
| AVIN + PVINx Supply Current                   |                    | All Buck EN[0] = 0x0                                                                                                                                                                  |                          | 17   |                          | μA   |
| EN = AVIN = PVINx = 3.7V                      |                    | BUCK1_EN[0] = 0x1, all other<br>BUCK EN[0] = 0x0, not switching DCM<br>operation                                                                                                      |                          | 82   |                          | μA   |
|                                               |                    | BUCK2, 3 or 4_EN[0] = 0x1, all other<br>BUCK EN[0] = 0x0, not switching DCM<br>operation                                                                                              |                          | 62   |                          | μA   |
|                                               |                    | BUCK1_EN[0] = 0x1, all other<br>BUCK EN[0] = 0x0, not switching, forced CCM<br>operation                                                                                              |                          | 1.2  |                          | mA   |
|                                               |                    | BUCK2, 3 or 4_EN[0] = 0x1, all other<br>BUCK EN[0] = 0x0, not switching, forced CCM<br>operation                                                                                      |                          | 1    |                          | mA   |
| AVIN UVLO Rising Threshold                    | VUVLOR             |                                                                                                                                                                                       | 2.50                     | 2.58 | 2.65                     | V    |
| AVIN UVLO Falling Threshold                   | VUVLOF             |                                                                                                                                                                                       | 2.28                     | 2.34 | 2.39                     | V    |
| Buck Regulation                               |                    |                                                                                                                                                                                       |                          |      |                          |      |
| Buck Output Voltage Range                     | V <sub>OUT</sub>   | BUCKx_VOUTFBDIV[1:0] = 0x00                                                                                                                                                           | 0.3                      |      | 1.2                      | V    |
| (Each Output)                                 |                    | BUCKx_VOUTFBDIV[1:0] = 0x01                                                                                                                                                           | 0.375                    |      | 1.5                      | V    |
|                                               |                    | BUCKx_VOUTFBDIV[1:0] = 0x02                                                                                                                                                           | 0.500                    |      | 2.0                      | V    |
| Output Voltage Step Size                      | V <sub>STEP</sub>  | 10-bit control,<br>BUCKx_VOUTFBDIV[1:0] = 0x00                                                                                                                                        |                          | 1.2  |                          | mV   |
|                                               |                    | 10-bit control,<br>BUCKx_VOUTFBDIV[1:0] = 0x01                                                                                                                                        |                          | 1.5  |                          | mV   |
|                                               |                    | 10-bit control,<br>BUCKx_VOUTFBDIV[1:0] = 0x02                                                                                                                                        |                          | 2.0  |                          | mV   |
| Output Voltage Accuracy ( <u>Note 10</u> )    | V <sub>ACC</sub>   | CCM, V <sub>OUT</sub> > 0.6V                                                                                                                                                          | -0.3                     |      | 0.3                      | %    |
|                                               |                    | $\begin{array}{l} \text{CCM, V}_{\text{OUT}} > 0.6\text{V} \\ \text{T}_{\text{A}} = -10^{\circ}\text{C to } +85^{\circ}\text{C} \end{array}$                                          | -0.7                     |      | 0.7                      | %    |
|                                               |                    | CCM, V <sub>OUT</sub> < 0.6V                                                                                                                                                          | -4                       |      | 4                        | mV   |
|                                               |                    | CCM, V <sub>OUT</sub> < 0.6V<br>T <sub>A</sub> = -10°C to +85°C                                                                                                                       | -5.5                     |      | 5.5                      | mV   |
| Current Matching                              | I <sub>MATCH</sub> | I <sub>OUT</sub> = 5A per phase in ISL91211AIK                                                                                                                                        |                          | 10   |                          | %    |
| Dynamic Response                              |                    |                                                                                                                                                                                       |                          |      |                          | _    |
| Boot-Up Time                                  | V <sub>BT</sub>    | Delay time from when PVIN, AVIN, and EN<br>assert to Buck1 PWM switching. This time<br>includes the internal reference startup, OTP<br>load, and the Buck controller calibration time |                          | 1.4  |                          | ms   |
| Dynamic Voltage Scaling<br>(Output Slew Rate) | V <sub>DVS</sub>   | 2.7V < V <sub>IN</sub> < 5.5V<br>3mV/µs                                                                                                                                               | -15                      |      | 15                       | %    |



AVIN/PVIN = 3.7V,  $V_{OUT} = 1V$ , L = 220nH, Frequency = 2MHz,  $V_{IO} = 1.8V$ . Boldface limits apply across the operating temperature range, -40°C to +85°C. (Continued)

| Parameter                                  | Symbol                 | Test Conditions                                                        | Min<br>( <u>Note 9</u> ) | Тур  | Max<br>( <u>Note 9</u> ) | Unit |
|--------------------------------------------|------------------------|------------------------------------------------------------------------|--------------------------|------|--------------------------|------|
| Frequency                                  |                        |                                                                        |                          |      |                          |      |
| Switching Frequency (CCM)                  | f <sub>sw</sub>        |                                                                        |                          | 2    |                          | MHz  |
| CCM Frequency Tolerance                    | f <sub>sw_TOL</sub>    |                                                                        | -15                      |      | 15                       | %    |
| Power Stage                                |                        | •                                                                      |                          |      | 1                        |      |
| Buck Output Current (Each Phase)           |                        | 2.7V < V <sub>IN</sub> < 5.5V                                          |                          |      | 5                        | Α    |
| High-Side Switch ON-Resistance             | HS r <sub>DS(ON)</sub> |                                                                        |                          | 32   |                          | mΩ   |
| Low-Side Switch ON-Resistance              | LS r <sub>DS(ON)</sub> |                                                                        |                          | 17.5 |                          | mΩ   |
| MPIO/GPIO                                  |                        | •                                                                      |                          |      | 1                        |      |
| MPIO/GPIO Operating Conditions             |                        |                                                                        |                          |      |                          |      |
| Allowable Range of Supply for<br>Operation | VIO                    |                                                                        | 1.7                      | 1.8  | AVIN                     | V    |
| Chip Enable Logic Threshold Leve           | I                      |                                                                        |                          |      | •                        |      |
| Low-Level Input Voltage Range              | V <sub>IL</sub>        |                                                                        |                          |      | 0.5                      | V    |
| High-Level Input Voltage                   | V <sub>IH</sub>        |                                                                        | 1.35                     |      |                          | V    |
| MPIO/GPIO Logic Threshold Levels           | 5                      |                                                                        |                          |      | •                        |      |
| Low-Level Input Voltage Range              | V <sub>IL</sub>        |                                                                        |                          |      | 0.25 * V <sub>IO</sub>   | V    |
| High-Level Input Voltage                   | V <sub>IH</sub>        |                                                                        | 0.75 * V <sub>IO</sub>   |      |                          | V    |
| Hysteresis On Input                        | V <sub>HYS</sub>       |                                                                        | 0.1 * V <sub>IO</sub>    |      |                          | V    |
| Low-Level Output                           | V <sub>OL</sub>        | 1mA                                                                    |                          |      | 0.4                      | V    |
| High-Level Output                          | V <sub>OH</sub>        | 1mA (250µA for 20% drive configuration)                                | V <sub>IO</sub> - 0.4    |      |                          | V    |
| Serial Interfaces                          |                        |                                                                        | •                        |      | •                        |      |
| I <sup>2</sup> C Frequency Capability      | f <sub>I2C</sub>       |                                                                        |                          |      | 3.4                      | MHz  |
| SPI Frequency Capability                   | f <sub>SPI</sub>       |                                                                        |                          | 26   |                          | MHz  |
| Protection                                 |                        |                                                                        | •                        |      | •                        | •    |
| HSD Current Limit                          | I <sub>LIMIT</sub>     | 2.7V < V <sub>IN</sub> < 5.5V ISL91211AIK Phase D,<br>OC = 12A         | -10                      |      | 10                       | %    |
|                                            |                        | 2.7V < V <sub>IN</sub> < 5.5V ISL91211AIK Phase A, B,<br>OC = 8A       | -10                      |      | 10                       | %    |
|                                            |                        | 2.7V < V <sub>IN</sub> < 5.5V ISL91211BIK Phase A, B, C,<br>D, OC = 8A | -10                      |      | 10                       | %    |
| Output UVP Threshold Accuracy              | V <sub>UVP</sub>       | Thresholds: -250mV                                                     | -35                      |      | 40                       | mV   |
| Output OVP Threshold Accuracy              | V <sub>OVP</sub>       | Thresholds: +250mV                                                     | -35                      |      | 35                       | mV   |
| Thermal Shutdown Threshold                 | T <sub>SPS</sub>       | 2.7V < V <sub>IN</sub> < 5.5V                                          | 143                      |      | 162                      | °C   |
|                                            |                        | Hysteresis                                                             |                          | 55   |                          | °C   |

#### Notes:

9. Parameters with MIN and/or MAX limits established by test, characterization, and/or design.

10. V<sub>OUT</sub> feedback divider ratio equals 1 (BUCKx\_VOUTFBDIV[1:0] = 0x00).



# 3. Output Configurations

# Table 4. Output Configurations

| Output<br>Configuration                            | Power Stage<br>Assignment                                                                                            | Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|--|--|--|
| 2-phase +<br>1-phase +                             | 2-phase: Controller #1<br>(VOUT1)                                                                                    | ISL91211AIK Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                 |  |  |  |  |
| 1-phase<br>Connect:<br>VOUT4/RTN4 to<br>PGND Plane | <ul> <li>Ph1: PH_D</li> <li>Ph2: PH_C</li> <li>1-phase: Controller #2</li> <li>(VOUT2)</li> <li>Ph1: PH_B</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                 |  |  |  |  |
|                                                    | (VOUT3)                                                                                                              | 1-phase: Controller #3<br>(VOUT3)<br>• Ph1: PH_A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PVIN_A     PH_A     PGND_AB     PH_B     PVIN_B |  |  |  |  |
|                                                    |                                                                                                                      | GPIO0 GPIO1 PGND_AB GND WDOG_RST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                 |  |  |  |  |
|                                                    |                                                                                                                      | EN INT GPIO2 GND RTN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                 |  |  |  |  |
|                                                    |                                                                                                                      | VOUTA RINI3 VOUT3 VOUT2 VOUT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                 |  |  |  |  |
|                                                    |                                                                                                                      | The second secon |                                                 |  |  |  |  |
|                                                    |                                                                                                                      | AVIN VIO PGND_<br>CD MPIO1 MPIO3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                 |  |  |  |  |
|                                                    |                                                                                                                      | PVIN_C     PH_C     PGND_CD     PH_D     PVIN_D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                 |  |  |  |  |
|                                                    |                                                                                                                      | PH2 PH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |  |  |  |
|                                                    |                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                 |  |  |  |  |



| Output<br>Configuration                        | Power Stage<br>Assignment                                                                                                                 | Diagram                 |                                    |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------------|
| 1-phase +<br>1-phase +<br>1-phase +<br>1-phase | 1-phase: Controller #1<br>(VOUT1)<br>• Ph1: PH_D<br>1-phase: Controller #2<br>(VOUT2)<br>• Ph1: PH_B<br>1-phase: Controller #3<br>(VOUT3) | ISL91211BIK Conf        | Figuration<br>VOUT2<br>FIN2<br>PH1 |
|                                                | • Ph1: PH_A<br>1-phase: Controller #4<br>(VOUT4)<br>• Ph1: PH_C                                                                           | PVIN_A PH_A PGND_AB     | PH_B PVIN_B                        |
|                                                |                                                                                                                                           | GPIO0 GPIO1 PGND_AB     | GND WDOG_<br>RST                   |
|                                                |                                                                                                                                           | EN INT GPIO2            | GND RTN1                           |
|                                                |                                                                                                                                           | VOUT4 RTN3 VOUT3        | VOUT2 VOUT1                        |
|                                                |                                                                                                                                           | RTN4 AVIN_FILT MPIOO    | RTM2 MPIO2                         |
|                                                |                                                                                                                                           | AVIN VIO PGND_<br>CD    | MPI01 MPI03                        |
|                                                |                                                                                                                                           | PVIN_C PH_C PGND_<br>CD | PH_D PVIN_D                        |
|                                                |                                                                                                                                           | VOUT4                   |                                    |

# Table 4. Output Configurations (Continued)

# 4. Typical Operating Performance

Unless otherwise noted, operating conditions are:  $V_{IN}$  = 3.8V,  $V_{OUT}$  = 1V,  $V_{IO}$  and Enable = 1.8V,  $T_A$  = +25°C,  $f_{SW}$  = 2MHz, 2+1+1 configuration, L = 220nH per phase, SW1:  $C_{OUT}$  = 2x22µF + 2x4.3µF + 4x1µF, SW2-3:  $C_{OUT}$  = 1x22µF + 4x4.3µF.



Figure 6. Dual-Phase Efficiency (V<sub>OUT</sub> = 0.9V), Continuous Load Sweep (0.1A to 10A)



Figure 7. Dual-Phase Efficiency (V<sub>OUT</sub> = 1V), Continuous Load Sweep (0.1A to 10A)







Figure 9. Single-Phase Efficiency (V<sub>OUT</sub> = 0.8V), Continuous Load Sweep (0.1A to 5A)



Figure 10. Single-Phase Efficiency (V<sub>OUT</sub> = 1V), Continuous Load Sweep (0.1A to 5A)



Unless otherwise noted, operating conditions are:  $V_{IN}$  = 3.8V,  $V_{OUT}$  = 1V,  $V_{IO}$  and Enable = 1.8V,  $T_A$  = +25°C,  $f_{SW}$  = 2MHz, 2+1+1 configuration, L = 220nH per phase, SW1:  $C_{OUT}$  = 2x22µF + 2x4.3µF + 4x1µF, SW2-3:  $C_{OUT}$  = 1x22µF + 4x4.3µF. (Continued)







Figure 12. 2-Phase Efficiency V<sub>IN</sub> = 3.8V



Figure 13. 2-Phase Efficiency V<sub>IN</sub> = 5.0V







Figure 15. Single Phase Efficiency V<sub>IN</sub> = 3.8V



Figure 16. Single Phase Efficiency  $V_{IN}$  = 5.0V



Unless otherwise noted, operating conditions are:  $V_{IN}$  = 3.8V,  $V_{OUT}$  = 1V,  $V_{IO}$  and Enable = 1.8V,  $T_A$  = +25°C,  $f_{SW}$  = 2MHz, 2+1+1

V<sub>IN</sub> = 3.8V, V<sub>OUT</sub> = 1V Load Step Slew Rate: 10A/µs, 0.1A to 10A 220nH Inductor (Cyntec) 5x22µF Capacitor (0603 6.3V Murata) 2x4.3µF Capacitor (Low ESL)

Figure 17. Dual-Phase Load Transient (10A/µs)



 $V_{IN}$  = 3.8V,  $V_{OUT}$  = 1V Load Step Slew Rate: 10A/µs, 0.1A to 5A 220nH Inductor (Cyntec) 2x22µF Capacitor (0603 6.3V Murata) 4x4.3µF Capacitor (Low ESL)

Figure 19. Single-Phase Load Transient (10A/µs)



Figure 21. Dual-Phase Line Transient, V<sub>OUT</sub> = 1V,  $V_{IN}$  = 3.1V to 4.8V, Load = 8A, TR and TF = 15µs



V<sub>IN</sub> = 3.8V, V<sub>OUT</sub> = 1V Load Step Slew Rate: 25A/µs, 0.1A to 5A 220nH Inductor (Cyntec) 5x22µF Capacitor (0603 6.3V Murata) 2x4.3µF Capacitor (Low ESL)

Figure 18. Dual-Phase Load Transient (25A/µs)



32µs/Div

V<sub>IN</sub> = 3.8V, V<sub>OUT</sub> = 1V Load Step Slew Rate: 25A/µs, 0.1A to 5A 220nH Inductor (Cyntec) 2x22µF Capacitor (0603 6.3V Murata) 4x4.3µF Capacitor (Low ESL)

Figure 20. Single-Phase Load Transient (25A/µs)





Unless otherwise noted, operating conditions are:  $V_{IN}$  = 3.8V,  $V_{OUT}$  = 1V,  $V_{IO}$  and Enable = 1.8V,  $T_A$  = +25°C,  $f_{SW}$  = 2MHz, 2+1+1 configuration, L = 220nH per phase, SW1:  $C_{OUT}$  = 2x22µF + 2x4.3µF + 4x1µF, SW2-3:  $C_{OUT}$  = 1x22µF + 4x4.3µF. (Continued)



50µs/Div





Figure 24. 1.1V to 0.5V DVS, Load = 5A, Slew Rate =  $3mV/\mu s$ , CH1 -  $V_{OUT}$ , CH4 -  $I_{LX1}$ , CH3 -  $I_{LX2}$ , CH2 - DVS Command









Unless otherwise noted, operating conditions are:  $V_{IN}$  = 3.8V,  $V_{OUT}$  = 1V,  $V_{IO}$  and Enable = 1.8V,  $T_A$  = +25°C,  $f_{SW}$  = 2MHz, 2+1+1 configuration, L = 220nH per phase, SW1:  $C_{OUT}$  = 2x22µF + 2x4.3µF + 4x1µF, SW2-3:  $C_{OUT}$  = 1x22µF + 4x4.3µF. (Continued)

Figure 29. Dual Phase,  $V_{OUT}$  vs  $V_{IN}$  (10mA to 10A)



Figure 30. Single Phase,  $V_{OUT}$  vs  $V_{IN}$  (10mA to 5A)



Figure 31. Dual Phase, V<sub>OUT</sub> vs Load (10mA to 10A)



Figure 32. Single Phase, V<sub>OUT</sub> vs Load (10mA to 5A)



Figure 33. Dual-Phase Forced CCM, V<sub>OUT</sub> vs Temperature (-40°C to +85°C)







Figure 34. Shutdown Current vs V<sub>IN</sub>



Figure 35. Quiescent Current (All Bucks Off) vs VIN



Figure 36. Single-Phase PVIN/AVIN Current (PWM Switching) vs  $\rm V_{IN}$ 



Figure 37. Single-Phase PVIN/AVIN Current (PFM Switching) vs V<sub>IN</sub>



# 5. Applications Information

# 5.1 Inductor Selection

The ISL91211AIK and ISL91211BIK high-performance PMICs are integrated with synchronous buck converters delivering up to 5A of peak current per phase at 0.3V to 2.0V regulated voltage. The ISL91211BIK operates with up to four single phases (1+1+1+1 configuration), while the ISL91211AIK works with one dual phase and two single phases (2+1+1 configuration) at a switching frequency of 2MHz. In the dual phase configuration, each channel requires an inductor of equal value that can deliver up to the maximum load divided by two.

| Manufacturer   | Part<br>Number | L x W x H (mm) | VALUE (nH) | DCR mΩ<br>(Typ) | ISAT<br>(Typ) |
|----------------|----------------|----------------|------------|-----------------|---------------|
| Cyntec         | HMLB25201T     | 2.5x2.0x1.0    | 220        | 9.4             | 7.0           |
| Taiyo<br>Yuden | MAKK2520HR22M  | 2.5x2.0x1.0    | 220        | 16              | 8.5           |
| Cyntec         | HTTN2016T      | 2.0x1.6x1.0    | 220        | 13              | 7.2           |
| Murata         | DFE2016E       | 2.0x1.6x1.0    | 240        | 16              | 7.0           |
| Murata         | DFE252012F     | 2.5x2.0x1.2    | 470        | 23              | 6.7           |

#### Table 5. Recommended Output Inductors

# 5.2 Output Capacitor Selection

Output capacitors filter the switching voltage at the phase node into a regulated output voltage. The amount of output capacitance required is based on maximum load step, the slew rate of the load step, and the maximum allowable voltage regulation tolerance during the transient. The amount of ripple voltage at the output capacitor is also a design constraint; the total peak-to-peak ripple voltages produced from the output capacitor is equal to its ESR multiplied by the worst-case inductor ripple current.

Use ceramic capacitors due to their low ESR and ESL properties. Select X7R type capacitors and consider DC bias effects. A wide range of output capacitor values can be used.

| Table 6. | Recommended | <b>Output Capacitors</b> |
|----------|-------------|--------------------------|
|----------|-------------|--------------------------|

| Manufacturer | Part Number         | Case Size | Value (µF) | Voltage (V) |
|--------------|---------------------|-----------|------------|-------------|
| TDK          | C1608X5R1A226M080AC | 0603      | 22         | 10          |
| TDK          | C0510X6S0G105M030AC | 0204      | 1          | 4           |
| Murata       | LLD154R60G435ME01   | 0402      | 4.3        | 4           |
| Murata       | LLL1U4R60G435ME22   | 0204      | 4.3        | 4           |

# 5.3 Input Capacitor Selection

Ceramic input capacitors source the AC component of the input current flowing into the high-side MOSFETs. Place them as close to the IC as possible. A  $10\mu$ F local decoupling capacitor is recommended for each phase PVIN. If long wires are used to bring power to the IC, use additional bulk capacitors between CIN and the battery/power supply to dampen ringing and overshoot at start-up.

Internal analog reference circuits also require additional filtering at the AVIN\_FILT pin.

 Table 7.
 Recommended Input Capacitors

| Mfr     | Part Number          | Case Size | Value (µF) | Volt (V) | Input     |
|---------|----------------------|-----------|------------|----------|-----------|
| TDK     | CGB2A1X5R1A105M033BC | 0402      | 1          | 10       | AVIN_FILT |
| Kemet   | C0402C104K8RACTU     | 0402      | 0.1        | 10       | AVIN_FILT |
| Samsung | CL05A10MP5NUNC       | 0402      | 10         | 10       | PVIN      |



# 5.4 Dynamic Voltage Scaling (DVS)

The ISL91211AIK and ISL91211BIK have several options to achieve Dynamic Voltage Scaling (DVS). Each buck controller has four independently programmable voltage settings to set the output voltage. The settings are DVS0, DVS1, DVS2, and DVS3. Changing the selected DVS number selects the corresponding output voltage. The two methods to select the DVS are as follows:

**Method 1:** Use internal registers to select DVS by writing to the BUCKx\_DVSSELECT[1:0] bits in the BUCKx\_DVSSEL register for each respective buck using SPI or I<sup>2</sup>C.

To use this method, the BUCKx\_DVSCTRL[0] bit must be set to 0x0 for the corresponding buck. The BUCKx\_DVSSELECT[1:0] setting allows you to switch between the four different DVS settings, each corresponding to a set of DVS registers holding the DVS information.

For example, DVS0 corresponds to BUCKx\_DVS0VOUT92[7:0] and BUCKx\_DVS0VOUT10[1:0]. The two register values combined represent the complete 10-bit DAC code for DVS0.

| Table 8. | <b>DVS Method Selection</b> |
|----------|-----------------------------|
|----------|-----------------------------|

| BUCK1_DVSCTRL[0] |                                                                 |  |  |  |
|------------------|-----------------------------------------------------------------|--|--|--|
| 0x0              | Use BUCKx_DVSSELECT[1:0] to select the active DVS configuration |  |  |  |
| 0x1              | Use the DVS pin(s) to control DVS selection                     |  |  |  |

#### Table 9. DVS Pointers

| BUCKx_DVSSELECT[1:0] | Active DVS for BUCKx |
|----------------------|----------------------|
| 0x0                  | DVS0                 |
| 0x1                  | DVS1                 |
| 0x2                  | DVS2                 |
| 0x3                  | DVS3                 |

Each output voltage is set writing a 10-bit word to DVS Configuration 1 (BUCKx\_DVS0CFG1 register) and DVS Configuration 0 (BUCKx\_DVS0CFG0 register) in each buck. Configuration 1 holds the eight most significant bits, and Configuration 0 holds the last two bits of the 10-bit word. The output voltage does not change until the LSB register has been written. Table 10 shows the relationship between the DVS word and V<sub>OUT</sub>.

#### Table 10. 10-Bit DVS Code to Voltage Translation

| FBDIV     | 1.0                  | 0.8                  | 0.6                  |
|-----------|----------------------|----------------------|----------------------|
| DAC [9:0] | V <sub>OUT</sub> (V) | V <sub>OUT</sub> (V) | V <sub>OUT</sub> (V) |
| 0x000     | 0.0000               | 0.0000               | 0.0000               |
| 0x001     | 0.0012               | 0.0015               | 0.0020               |
|           |                      |                      |                      |
| 0x200     | 0.6144               | 0.768                | 1.024                |
| 0x201     | 0.6156               | 0.7695               | 1.026                |
|           |                      |                      |                      |
| 0x3E8     | 1.2                  | 1.5                  | 2.0                  |

**Method 2:** Use the GPIO/MPIO pins to configure DVS. There are five variations depending on the IO\_PINMODE register setting. See <u>Table 2</u> for information about the variations.

**Note:** To use DVS with the GPIO/MPIO pins, IO\_PINMODE must be OTP programmed before a startup boot sequence is initiated. On-the-fly programming is not recommended for the following configurations.

(i) IO\_PINMODE = 0x3: SPI with multiple Buck DVS pins.

| MPIO0 | MPIO1 | MPIO2 | MPIO3 | GPIO0 | GPIO1 | GPIO2 |
|-------|-------|-------|-------|-------|-------|-------|
| SCK   | SS_B  | MOSI  | MISO  | DVS_A | DVS_B | DVS_C |

BUCKx\_DVSPIN\_CFG[1:0] bits in BUCKx\_SHUTDN\_DLY registers maps the particular buck DVS to DVS\_x GPIO pin. Use the same pin to control DVS for all buck controllers. BUCKx\_DVSCTRL[0] should be OTP programmed high before the startup sequence. The active DVS follows the DVS\_x pin logic for the respective buck. See <u>Table 11</u> for more information.

#### Table 11.

| BUCKx_DVSPIN_CFG[1:0] | F                                                                            | unction              |
|-----------------------|------------------------------------------------------------------------------|----------------------|
| 0x0                   | DVS_A pin                                                                    | Active DVS for BUCKx |
|                       | 0                                                                            | DVS0                 |
|                       | 1                                                                            | DVS1                 |
| 0x1                   | DVS_B pin                                                                    | Active DVS for BUCKx |
|                       | 0                                                                            | DVS0                 |
|                       | 1                                                                            | DVS1                 |
| 0x2                   | DVS_C pin                                                                    | Active DVS for BUCKx |
|                       | 0                                                                            | DVS0                 |
|                       | 1                                                                            | DVS1                 |
| 0x3                   | BUCKx DVS0 pointer follows I <sup>2</sup> C/SPI programmed register setting. |                      |

(ii) IO\_PINMODE = 0x4:  $I^2C$  with Global DVS and PGOOD pins.

| MPIO0    | MPIO1    | MPIO2  | MPIO3  | GPIO0   | GPIO1   |
|----------|----------|--------|--------|---------|---------|
| DVS_PIN1 | DVS_PIN0 | PGOOD1 | PGOOD2 | I2C_CLK | I2C_SDA |

The BUCKx\_DVSPIN\_CTRL[1:0] bits in the BUCKx\_DVSCFG register in combination with the DVS\_PIN1 and DVS\_PIN0 set the active DVS for the respective BUCK. See <u>Table 12</u> for more information. BUCKx\_DVSCTRL[0] should be OTP programmed high before the startup sequence.

#### Table 12. Global DVS Pin Logic

| BUCKx_DVSPIN_CTRL[1:0] | DVS_PIN1 | DVS_PIN0 | Active DVS |
|------------------------|----------|----------|------------|
| 0x0                    | X        | Х        | DVS0       |
| 0x1                    | Х        | 0        | DVS0       |
|                        | Х        | 1        | DVS1       |
| 0x2                    | 0        | Х        | DVS0       |
|                        | 1        | Х        | DVS2       |
| 0x3                    | 0        | 0        | DVS0       |
|                        | 0        | 1        | DVS1       |
|                        | 1        | 0        | DVS2       |
|                        | 1        | 1        | DVS3       |

**Note:** The 'X' indicates that either a 0 or 1 is acceptable.

(iii) IO\_PINMODE = 0x5: I<sup>2</sup>C with two DVS pins for Buck1 and two DVS pins for Buck2.

| MPIO0      | MPIO1      | MPIO2      | MPIO3      | GPIO0   | GPIO1   |
|------------|------------|------------|------------|---------|---------|
| BUCK1_DVS0 | BUCK1_DVS1 | BUCK2_DVS0 | BUCK2_DVS1 | I2C_CLK | I2C_SDA |



The active DVS is selected based on the combined BUCKx\_DVS0 and BUCKx\_DVS1 input pin logic. See <u>Table 13</u> for more information. BUCKx\_DVSCTRL[0] should be OTP programmed high before the startup sequence.

|            | 0          |                      |
|------------|------------|----------------------|
| BUCKx_DVS1 | BUCKx_DVS0 | Active DVS for BUCKx |
| 0          | 0          | DVS0                 |
| 0          | 1          | DVS1                 |
| 1          | 0          | DVS2                 |
| 1          | 1          | DVS3                 |

#### Table 13. Active DVS for 2 DVS Pins Configuration

(iv) IO PINMODE = 0x6: I<sup>2</sup>C with full 2 pin DVS control for Buck1 and 1 pin DVS control for Buck2 and Buck3.

| MPIO0      | MPIO1      | MPIO2      | MPIO3      | GPIO0   | GPIO1   |
|------------|------------|------------|------------|---------|---------|
| BUCK1_DVS0 | BUCK1_DVS1 | BUCK2_DVS0 | BUCK3_DVS0 | I2C_CLK | I2C_SDA |

BUCKx\_DVSCTRL[0] should be OTP programmed high before the startup sequence. BUCK1\_DVS0 and BUCK1\_DVS1 follow the same active DVS table as in IO\_PINMODE = 0x5. See <u>Table 14</u> for more information.

#### Table 14. Active DVS for 1 DVS Pin Configuration

| BUCKx_DVS1 | BUCKx_DVS0 | Active DVS for BUCKx |
|------------|------------|----------------------|
| 0          | 0          | DVS0                 |
| 0          | 1          | DVS1                 |

(v) IO\_PINMODE = 0x7:  $I^2C$  with 1 pin DVS control for each buck.

| MPIO0      | MPIO1      | MPIO2      | MPIO3      | GPIO0   | GPIO1   |
|------------|------------|------------|------------|---------|---------|
| BUCK1_DVS0 | BUCK2_DVS0 | BUCK3_DVS0 | BUCK4_DVS0 | I2C_CLK | I2C_SDA |

BUCKx\_DVSCTRL[0] should be OTP programmed high before the startup sequence. BUCKx\_DVS0 follows the same active DVS table for 1 DVS pin configuration as in IO\_PINMODE = 0x6. See <u>Table 3</u> for more information.

### 5.5 Configuring DVS Speed

#### 5.5.1 Power-Up and Shutdown Slew Rate Setting

The BUCKx\_RSPPUP[2:0] bits in the BUCKx\_RSPCFG0 register set the slew rates (DVS speed) in BUCKx only during VOUTx power-up. Similarly, the BUCKx\_RSPPDN[2:0] bits in the BUCKx\_RSPCFG0 register set the slew rates in BUCKx during normal VOUTx shutdown. The achievable slew rates vary with different FBDIV settings (factory OTP programmed). For more details, see Register <u>BUCK1\_RSPCFG0</u>.

### 5.5.2 DVS Transition Slew Rate Setting

The BUCKx\_RSPUP[2:0] and BUCKx\_RSPDN[2:0] bits in the BUCKx\_RSPCFG1 register set the slew rates (DVS speed) in BUCKx during normal DVS transition. The achievable slew rates vary with different FBDIV settings (factory OTP programmed). For more details, see Register <u>BUCK1\_RSPCFG1</u>.

### 5.6 Output Voltage Setting

Each output voltage is set by writing a 10-bit word to DVS Configuration 1 (BUCKx\_DVS0CFG1 register) and DVS Configuration 0 (BUCKx\_DVS0CFG0 register) in each buck. Configuration 1 holds the MSB and Configuration 0 holds the last two bits of the 10-bit word. The output voltage does not change until the LSB register is written. <u>BUCK1\_DVS0CFG1</u> shows the relationship between the DVS word and V<sub>OUT</sub>.



# 5.7 Power Sequencing

When the master chip Enable (EN) pin is above an NMOS threshold, the ISL91211AIK and ISL91211BIK powers up its key biasing circuits, loads the OTP configuration registers, and performs one of the following actions based on the preprogrammed OTP setting.

# 5.7.1 Manual Buck Start-Up

Program the internal IO\_BUCKx\_EN bits to 1 from I<sup>2</sup>C/SPI to enable the respective buck. When IO\_PINMODE = 0x1, the EN\_A, EN\_B, and EN\_C pins can also be used to enable the respective bucks. If using this pin mode, the internal IO\_BUCKx\_EN bits should be set high in OTP. The slew rate of each buck during its soft-start is specified by the BUCKx\_RSPPUP[2:0] bits.

Note: The programmable delay (1ms to 63ms) using BUCKx\_EN\_DLY[5:0] is not used for Manual Buck startup.

# 5.7.2 Auto Buck Start-Up from Master Chip Enable Pin

Run a predetermined startup sequence for the buck outputs as soon as BOOT is complete. The slew rate of each buck during its soft-start is specified in BUCKx\_RSPPUP[2:0].

<u>Figure 38</u> provides an example of power-up configurability. The master chip enable pin (EN) transitions from 0 to 1, and OTP is loaded over 1.4ms. After the initial 1.4ms boot interval, the buck output start-up sequence begins. In the <u>Figure 38</u> example, BUCK1\_EN\_DLY is set for 0ms, BUCK2\_EN\_DLY is set for 1ms, BUCK3\_EN\_DLY is set for 2ms, and BUCK4\_EN\_DLY is set for 3ms.



Figure 38. Master Chip Enable Power-Up Example

The buck outputs can also be programmed to execute a controlled shutdown in two ways.

### 5.7.3 Manual Buck Power-Down

Program the internal IO\_BUCKx\_EN bit to 0 through  $I^2C/SPI$  or lower the Buck Enable pin (EN\_A, EN\_B, and EN\_C when IO\_PINMODE = 0x1). The manual method can be used to power down a specific buck (with a controlled slew rate) while keeping the rest of the chip alive.

**Note:** The programmable (0ms to 63ms) delay from BUCKx\_SHUTDN\_DLY[5:0] is not used for manual buck power-down.

# 5.7.4 Auto Buck Power-Down from Master Chip Enable Pin

When the master chip Enable pin (EN) is below the falling threshold of the comparator, the Bucks are ramped down at a controlled rate using preprogrammed delays. The bias circuits then power down, forcing the chip into shutdown. The slew rate of each buck during its power-down (down to ~250mV) is specified in BUCKx\_RSPPDN[2:0].



<u>Figure 39</u> provides an example of power-down configurability. The master chip enable pin (EN) transitions from logic 1 to 0. In the <u>Figure 39</u> example, BUCK1\_SHUTDN\_DLY is set for 1ms, BUCK2\_SHUTDN\_DLY is set for 1ms, BUCK3\_SHUTDN\_DLY is set for 1ms, and BUCK4\_SHUTDN\_DLY is set for 1ms.



Figure 39. Auto Chip Power-Down Example

The actual slew rate that each buck ramps down to is specified by the register BUCKx\_RSPPDN. The default slew rate for each buck discharging during power-down sequence is 3mV/µs. This slew rate is controlled until the output voltage is ~250mV. Below 250mV, there are two output voltage decay options:

**Option 1:** If the disable event for a buck output is the master chip enable pin (EN) falling below its logic high threshold, then when the output falls below 250mV, the output voltage decay is dictated by the system load passively discharging the buck output capacitance. PULL\_DOWN\_DISCHARGE bit per the BUCK2\_CFG2 register is **not** used in this method.

**Option 2:** If the disable event for a buck output is the master chip enable pin (EN) remaining high and the enable register bit (IO\_BUCKx\_EN) transitioning form a logic 1 to a logic 0, then PULL\_DOWN\_DISCHARGE bit per the BUCK2\_CFG2 register is used enabling an internal weak pull down.

Note: The weak pull-down can be disabled using factory OTP.



Figure 40. Buck Disable Waveform

# 5.8 Watchdog Time (WDOG\_RST Pin)

The ISL91211AIK and ISL91211BIK implement a watchdog function that allows the output voltages to return to a safe OTP default when communication to the processor host is lost. This is determined by monitoring the state of the WDOG\_RST pin. If the pin goes low for greater than 10ms, the default voltages from OTP are restored.

All four bucks respond to the WDOG\_RST pin. The polarity of the WDOG\_RST pin is active low.



#### Table 15. WDOG\_RST Function

| Action              |                                                                                                                             |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
| At Boot Up          | DVS registers are loaded with values stored in OTP                                                                          |  |
| After Debounce Time | Restores selected output voltages to their original values stored in OTP (DVS0), and slews the buck outputs to that voltage |  |

Total recovery time for the buck is the sum of the  $t_{SLEW}$  and  $t_{DEBOUNCE}$ . The WDOG\_RST pin resets the ISL91211AIK and ISL91211BIK buck outputs to the target voltage set by DVS0, which is in the BUCKx\_DVS0CFG1 and BUCKx\_DVS0CFG0 registers.

 $t_{SLEW}$  is determined by the default output voltage divided by  $3mV/\mu s$ , while  $t_{DEBOUNCE}$  is set at 10ms.



Figure 41. Watchdog Timer Example Case

### 5.9 Interrupt Pin

The ISL91211AIK and ISL91211BIK alert the host when a warning or a fault has occurred through an IRQ interrupt request signal with configurable masking options that is connected to a configurable interrupt (INT) pin. The interrupt pin can be programmed to be active high, active low, an open drain, or a CMOS output.







# 6. Protection Features (FAULTS)

The ISL91211AIK and ISL91211BIK have Overcurrent (OC), overvoltage, undervoltage, and over-temperature protection features.

# 6.1 Over-Temperature Protection

The ISL91211AIK and ISL91211BIK provide protection against over-temperature conditions. The over-temperature protection circuit continuously monitors the die temperature and raises a fault when the temperature exceeds +150°C. When the over-temperature fault occurs, all the buck converters shut down by default, they are then re-enabled when the OT fault deasserts. Hysteresis enables the circuit to clear the fault when the temperature falls below a predefined safe temperature. Hysteresis is hard-coded as the difference between +95°C and +150°C.

# 6.2 Overcurrent Protection Mode

The overcurrent protection block has a current comparator that compares the load current through the high-side power FET with the reference current level through a replica device. After RC delay filtering and/or cycle detection filtering, the output of the overcurrent protection block goes to the fault detection block, which makes the decision to disable the buck and latch the power-stage into high impedance mode. The digital core periodically re-enables the buck to detect whether the fault has cleared.

# 6.3 Overvoltage (OV)/Undervoltage (UV) Protection

The ISL91211AIK and ISL91211BIK protect against output Overvoltage (OV) and Undervoltage (UV) fault conditions. The OV/UV protection circuitry has low power comparators configured with differential input and single-ended outputs capable of working over a large common-mode input range. This comparator monitors the output voltage in both DCM and CCM for faults.

By default, when an OV is triggered, the buck converter crowbars the output by turning on the low-side NMOS for a duration of  $32\mu$ s to  $64\mu$ s. After that, the buck shuts down and exits crowbar. The buck tries to start up and if the fault condition still exists, the buck reacts to OV again until the fault is removed. When an UV event is triggered, the buck converter shuts down and restarts until the fault is cleared. The UV/OV threshold is a configurable window around the V<sub>OUT</sub> DAC target. The default setting is ±250mV.



# 7. Serial Communication Interface

The ISL91211AIK and ISL91211BIK have two serial interface protocols to read/write the registers.

- SPI
- I<sup>2</sup>C



Figure 43. SPI/I<sup>2</sup>C Interface

The arbitration of the register access bus (between SPI and  $I^2C$ ) is determined by the IO\_PINMODE register and the MPIO1 pin as shown in <u>Table 16</u>.

#### Table 16. SPI/I<sup>2</sup>C Register Access

| Register IO_PINMODE | MPIO_1 Pin (SS_B) | Register Access                           |
|---------------------|-------------------|-------------------------------------------|
| 0                   | 0                 | SPI (Read/Write Access ( <u>Note 11</u> ) |
|                     | 1                 | I <sup>2</sup> C ( <u>Note 12</u> )       |

Notes:

11. When the device is configured for SPI access,  $I^2C$  should not be addressed with the device ID.

12. When the device is configured for I<sup>2</sup>C access, in PINMODE 0, the SS\_B line must be held high.

After switching from SPI to  $I^2C$  or from  $I^2C$  to SPI, a minimum 50ns wait time is required before starting a transaction.

### 7.1 SPI Interface

SPI is a 4-wire slave interface that can operate at a clock speed of up to 26MHz. It is based on byte transfers.

### 7.1.1 SPI Data Protocol

Both Read and Write SPI transactions begin when SS\_B goes low and end when SS\_B goes high.

Write Operation: To write to the ISL91211AIK and ISL91211BIK, the master (controller) does the following:

- 1. Drives SS\_B low.
- 2. Sends the Control Byte, followed by the register address, packet length (if IO\_SPIMODE = 1), and Data bytes to be written.
- 3. Drives SS\_B high to terminate the transaction as shown in Figure 44.

The MSB of the Control byte is the R/W bit, that must be set to the write operation (see IO\_SPIRWPOL). Bit 6, AI (Auto Increment) indicates whether the write is a single byte write operation or a multi-byte write. Bits 1 and 0 of the Control byte indicate the page number of the register location to be written (MSBs of the register address). The register address byte is the 8-bit register address within the page specified by the Page[1:0] bits. If IO\_SPIMODE = 1, the register address is followed by the 8-bit packet length, indicating the number of bytes to be written. Following the packet length field, the master sends the data bytes. When all eight bits are received, they are written to the specified register address. ISL91211AIK and ISL91211BIK then increments the register address. In single-byte transactions, (AI = 0 or Packet length = 1), the ISL91211AIK and ISL91211BIK enter the



wait state and wait for SS\_B to go high. In multi-byte transactions with IO\_SPIMODE = 1, the ISL91211AIK and ISL91211BIK write incoming data bytes to sequentially incrementing addresses when the number of bytes, specified by packet length, are received, ISL91211AIK and ISL91211BIK enter the wait state and wait for SS\_B to go high. In multi-byte transactions with IO\_SPIMODE = 0 and AI = 1, the ISL91211AIK and ISL91211BIK keep writing the subsequently received data bytes to sequentially incrementing addresses until SS\_B goes high. If SS\_B goes high in the middle of a transaction, the transaction is terminated. All data bytes that receive all eight bits are written.



\* Only present when IO\_SPIMODE = 1 ^ Only present for Multi Word Transactions

#### Figure 44. SPI Write Transaction with IO\_SPIMODE = 1; IO\_SPICPOL = 0; IO\_SPICPHA = 0

Read Operation: To read from the ISL91211AIK and ISL91211BIK, the master (controller) does the following:

- 1. Drives SS\_B low.
- 2. Sends the Control Byte, followed by the register address and packet length (if IO\_SPIMODE = 1).
- 3. The ISL91211AIK and ISL91211BIK send the Data bytes from the requested registers.
- 4. The master drives SS\_B high to terminate the transaction as shown in Figure 45.

The MSB of the Control byte is the R/W bit, that must be set to the Read operation (see IO\_SPIRWPOL). Bit 6, Al indicates whether the read is a single byte read operation or a multi-byte read. Bits 1 and 0 of the Control byte indicate the page number of the register location desired to be read (MSBs of the register address). The register address byte is the 8-bit register address within the page specified by the Page[1:0] bits. If IO\_SPIMODE = 1, the register address is followed by an 8-bit packet length, indicating the number of bytes to be written. Following the packet length field, the ISL91211AIK and ISL91211BIK send the data from the requested register. When all eight bits of data from the requested register address are sent, the ISL91211AIK and ISL91211BIK increment the register address. In a single byte transaction, (AI = 0 or Packet length = 1), the ISL91211AIK and ISL91211BIK go into the wait state and wait for SS\_B to go high. In a multi-byte transaction with IO\_SPIMODE = 1, the ISL91211AIK and ISL91211BIK send the data bytes from sequentially incrementing addresses until the number of bytes specified by 'packet length' are sent, then enter the wait state and wait for SS\_B to go high. In a multi-byte transaction with IO\_SPIMODE = 0 and AI = 1, the ISL91211AIK and ISL91211BIK keep sending data bytes from sequentially incrementing addresses until S\_B goes high.

**Note:** The MISO pin is pulled low while SS\_B is high.



| SS_B falling edge of SCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | after rising edge of SCK                                                                              | rising edge of SCK                                                                                    |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|
| scк                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                       |                                                                                                       |  |
| MOSI (R/W) AI () A[9] A[8] (A[7] (A[6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ) A[0] ) PL[7] ) PL[6] ) PL[0]                                                                        |                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 00[7]                                                                                                 |                                                                                                       |  |
| DATA         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I | 16         17         18          24         25           7:0]         Packet Length[7:0]*         Re | 26          32         33         34          40           lead Data0 [7:0]         Read Data1 [7:0]^ |  |

\* Only present when IO\_SPIMODE = 1 ^ Only present for Multi Word Transactions

#### Figure 45. SPI Read Transaction with IO\_SPIMODE = 1; IO\_SPICPOL = 0; IO\_SPICPHA = 0

| R/W           | Read/Write Bit Indicating Read or Write Operation                                                       |
|---------------|---------------------------------------------------------------------------------------------------------|
| AI            | Auto Increment. 1 indicates a multi byte transfer. 0 indicates a single byte transfer                   |
| Page          | 2-bit page address of the register to be written/read                                                   |
| Address       | 8-bit register address of the register to be written/read                                               |
| Packet Length | 8-bit packet length indicating number of data bytes to be transferred. Overrides AI when IO_SPIMODE = 1 |
| Read Datan    | Data in the register at Address [7:0] + n                                                               |
| Write Datan   | Data to be written to the register at Address [7:0] + n                                                 |

### 7.1.2 SPI Configuration

The following register bits configure the SPI operation:

- **IO\_SPICPOL:** SPI clock polarity, configures the ISL91211AIK and ISL91211BIK as active high, IO\_SPICPOL = 0
- **IO\_SPICPHA:** SPI clock phase, ISL91211AIK and ISL91211BIK sample data on rising edge of SPI clock, IO\_SPICPHA = 0

The four possible clocking modes are shown in Figure 46.



Figure 46. Four Possible Clocking Modes



• IO\_SPIRWPOL: R/W bit polarity, ISL91211AIK and ISL91211BIK SPI\_RWPOL is set to 0, 1: Read, 0: Write.

| SPI_RWPOL | R/W | Operation |
|-----------|-----|-----------|
| 0         | 0   | Write     |
| 0         | 1   | Read      |

• **IO\_SPIMODE**: Packet length enable, ISL91211AIK and ISL91211BIK use packet length mode by default, meaning the third data byte from the master is the packet length and indicates the total number of data words to be sent/received in a burst transaction.

# 7.1.3 SPI Timing

<u>Figure 47</u> shows SPI timing for IO\_SPICPOL = 0; IO\_SPICPHA = 0. The timing values in <u>Table 17</u> are also true for other values of IO\_SPICPOL, IO\_SPICHPA.

#### Table 17. Timing Values

| Parameter                                                   | Symbol         | Min  | Тур | Max | Unit |
|-------------------------------------------------------------|----------------|------|-----|-----|------|
| Clock Period                                                | t <sub>1</sub> | 38.4 |     |     | ns   |
| Enable Lead Time                                            | t <sub>2</sub> | 12   |     |     | ns   |
| Enable Lag Time                                             | t <sub>3</sub> | 12   |     |     | ns   |
| Clock High or Low Time                                      | t <sub>4</sub> | 15   |     |     | ns   |
| Data Setup Time (Input)                                     | t <sub>5</sub> | 12   |     |     | ns   |
| Data Hold Time (Input)                                      | t <sub>6</sub> | 10   |     |     | ns   |
| Time MISO will be Stable before the Next Rising Edge of CLK | t <sub>7</sub> | 5    |     |     | ns   |
| Data Held after Clock Edge (Output)                         | t <sub>8</sub> | 5    |     |     | ns   |
| Load Capacitance                                            | CL             |      |     | 10  | pF   |





# 7.2 I<sup>2</sup>C Interface

The I<sup>2</sup>C interface is a simple, bidirectional 2-wire bus protocol, with a serial clock control (SCL/I2C\_CLK) signal and serial data signal (SDA/I2C\_SDA). The ISL91211AIK and ISL91211BIK host a slave I<sup>2</sup>C interface that supports data speeds up to 3.4Mbps. I2C\_CLK is an input to the ISL91211AIK and ISL91211BIK supplied by the controller, while the SDA is bidirectional. The ISL91211AIK and ISL91211BIK have an open-drain output to transmit data on the SDA. Place an external pull-up resistor on the serial data line to pull the drain output high during data transmission.

The ISL91211AIK and ISL91211BIK use a 7-bit hardware address scheme. The default address is set to 0x1E by a onetime programmable fuse.

# 7.2.1 I<sup>2</sup>C Bus Operation

The chip supports 7-bit addressing. The ISL91211AIK and ISL91211BIK I<sup>2</sup>C device address is reconfigurable through the OTP.

All communication over the I<sup>2</sup>C interface is conducted by sending the MSB of each byte of data first. Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (see Figure 52).

All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH-to-LOW transition of SDA while SCL is HIGH. The ISL91211AIK and ISL91211BIK continuously monitor the SDA and SCL lines for the START condition and do not respond to any command until this condition is met. All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW-to-HIGH transition of SDA while SCL is HIGH.

An Acknowledge (ACK) is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (Figure 52). The ISL91211AIK and ISL91211BIK respond with an ACK after recognition of a START condition, followed by a valid Identification (I<sup>2</sup>C Address) Byte. The ISL91211AIK and ISL91211BIK also respond with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation.

**Write Operation:** A Write operation requires a START condition, followed by an ISL91211AIK and ISL91211BIK I<sup>2</sup>C Address byte with the R/W bit set to 0, a Register Address Byte, Data Bytes, and a STOP condition. The ISL91211AIK and ISL91211BIK respond with an ACK after each byte. After every data byte, the ISL91211AIK and ISL91211BIK auto increment the register address so that subsequent data bytes are written to sequentially incremental register locations. A STOP condition that terminates the write operation must be sent by the master after sending at least one full data byte and its associated ACK signal. If a STOP byte is issued in the middle of a data byte, the write is not performed.



Figure 48. 1-Byte Write to Register M



Figure 49. L-Byte Sequential Data Write Starting Register M



**Read Operation:** A Read operation consists of a three-byte dummy write instruction to send the register address to begin reading from, followed by a Current Address Read operation. The master initiates the operation, issuing the following sequence: a START condition, followed by an ISL91211AIK and ISL91211BIK I<sup>2</sup>C Address byte with the R/W bit set to 0, a Register Address Byte, a second START, and a second ISL91211AIK and ISL91211BIK I<sup>2</sup>C Address byte with the R/W bit set to 1. After each of the three bytes, the ISL91211AIK and ISL91211BIK respond with an ACK. The ISL91211AIK and ISL91211BIK then transmit Data Bytes. The master terminates the Read operation from the ISL91211AIK and ISL91211BIK by issuing a STOP condition following the last bit of the last data byte. After every data byte, ISL91211AIK and ISL91211BIK auto increment the register address so subsequent data bytes are sent from sequentially incremental register locations.

| $\vdash$       | 1 | 2 |     | 7                | 8 | 9 | 1 | 2 |     | 7      | 8 | 9                 | S. | 1 2 | 7 | 8 | 9             | 1 | 2 |     | 7    | 8 | 9 | ~ |
|----------------|---|---|-----|------------------|---|---|---|---|-----|--------|---|-------------------|----|-----|---|---|---------------|---|---|-----|------|---|---|---|
| DEVICE I2C 0 D |   |   | ACK | Reg Address<br>M |   |   |   |   | ACK | RESTAL |   | /ICE I2C<br>DRESS | 1  | ACK | R |   | Data<br>Reg M |   |   | ACK | STOF |   |   |   |

1 Byte Data Read from Register M

Figure 50. 1-Byte Data Read From Register M





# 7.2.2 I<sup>2</sup>C Timing

The I<sup>2</sup>C I/O timing specifications are shown in <u>Figure 52</u> and <u>Table 18</u>. The I<sup>2</sup>C controller provides a slave I<sup>2</sup>C transceiver capable of interpreting I<sup>2</sup>C protocol in the following modes:

- Standard
- Fast
- · Fast+
- High Speed



Figure 52. I<sup>2</sup>C Timing



#### Table 18. Timing Specifications

|                                                                                                   |                      |      | ndard<br>ode | Fast<br>Mode                    |        | Fast<br>Mode Plus               |        | High Sp<br>Mode          |      |      |  |
|---------------------------------------------------------------------------------------------------|----------------------|------|--------------|---------------------------------|--------|---------------------------------|--------|--------------------------|------|------|--|
| Parameter                                                                                         | Symbol               | Min  | Max          | Min                             | Max    | Min                             | Max    | Min                      | Max  | Unit |  |
| Clock Frequency                                                                                   | f <sub>SCL</sub>     | 0    | 100          | 0                               | 400    | 0                               | 1000   | 0                        | 3400 | kHz  |  |
| Hold Time (repeated) START<br>Condition (the first clock pulse<br>is generated after this period) | t <sub>HD</sub> ;STA | 4000 | -            | 600                             | -      | 260                             | -      | 160                      | -    | ns   |  |
| LOW Period of the SCL Clock                                                                       | t <sub>LOW</sub>     | 4700 | -            | 1300                            | -      | 500                             | -      | 160                      | -    | ns   |  |
| HIGH Period of the SCL Clock                                                                      | t <sub>HIGH</sub>    | 4000 | -            | 600                             | -      | 260                             | -      | 60                       | -    | ns   |  |
| Set-Up Time for a Repeated<br>START Condition                                                     | t <sub>SU;STA</sub>  | 4700 | -            | 600                             | -      | 260                             | -      | 160                      | -    | ns   |  |
| Data Hold Time                                                                                    | t <sub>HD;DAT</sub>  | 15   | -            | 15                              | -      | 15                              | -      | 15                       | 70   | ns   |  |
| Data Set-Up Time                                                                                  | t <sub>SU;DAT</sub>  | 250  | -            | 100                             | -      | 50                              | -      | 10                       | -    | ns   |  |
| Rise Time of SCL                                                                                  | t <sub>rCL</sub>     | -    | 1000         | -                               | 300    | -                               | 120    | -                        | 40   | ns   |  |
| Fall Time of SCL                                                                                  | t <sub>fCL</sub>     | -    | 300          | -                               | 300    | -                               | 120    | -                        | 40   | ns   |  |
| Rise Time of SDA                                                                                  | t <sub>rDA</sub>     | -    | 1000         | -                               | 300    | -                               | 120    | -                        | 80   | ns   |  |
| Fall Time of SDA                                                                                  | t <sub>fDA</sub>     | -    | 300          | -                               | 300    | -                               | 120    | -                        | 80   | ns   |  |
| Set-Up Time for STOP<br>Condition                                                                 | t <sub>SU;STO</sub>  | 4000 | -            | 600                             | -      | 260                             | -      | 160                      | -    | ns   |  |
| Bus Free Time between a STOP and START Condition                                                  | t <sub>BUF</sub>     | 4700 | -            | 1300                            | -      | 500                             | -      | -                        | -    | ns   |  |
| Capacitive Load for each Bus<br>Line                                                              | C <sub>b</sub>       | -    | 400          | -                               | 400    | -                               | 400    |                          | 100  | pF   |  |
| Output Fall Time from VIHmin<br>to VILmax                                                         | t <sub>of</sub>      | -    | 250[5]       | 20 × (V <sub>DD</sub> /5.5V)[6] | 250[5] | 20 × (V <sub>DD</sub> /5.5V)[6] | 120[7] | 10<br>( <u>Note 14</u> ) | 80   | ns   |  |
| Pulse Width of Spikes<br>Suppressed by the Input Filter                                           | t <sub>SP</sub>      | -    | -            | 0                               | 50     | 0                               | 50     | 0                        | 10   | ns   |  |

#### Notes:

13. Valid only for  $V_{DD}$  < 4V.

14. Valid only for  $V_{DD}$  < 1.9V.

15.  $V_{DD}$  is the pull-up source to the I^2C lines (GPIO0, GPIO1).



# 8. Board Layout Recommendations

The ISL91211AIK and ISL91211BIK are 4-channel PMICs consisting of high frequency switching regulators with dual and single phase capability. Correct PCB layout is crucial to ensure satisfactory performance. The power loop is composed of the output inductor L, the output capacitor  $C_{OUT}$ , the SW pin, and the PGND pin. Make the power loop as small as possible. The connecting traces among the power loop components should be direct, short, and wide. The same design practices apply to the connections at PVIN. Place the input capacitor as close as possible to the PVIN and PGND pins of the corresponding power stage.

The switching node of the converter, the SW pin, and the traces connected to this node are very noisy, so keep the remote sense lines and other noise sensitive traces away from these traces. Keep the trace connection between the SW pin and the inductor short and wide, and use multiple copper planes in parallel, with sufficient vias in between to maximize thermal performance and efficiency. Renesas recommends descending only one layer for the phase traces to reduce the effective path to the inductor. Ensure the length and width of each inductor trace, and number of vias used, match resistances; this helps ensure proper current matching, when using the dual phase configuration in the ISL91211AIK.

Connect the ground of the input and output capacitors as close as possible. Use as much ground plane as possible underneath the ISL91211AIK and ISL91211BIK. More ground plane supports high current flow and creates a low impedance path for the return current between ISL91211AIK and ISL91211BIK and the load. As much as possible, use a solid ground plane, it helps prevent the SW node traces and high-speed clock signals from interfering with remote sense lines in adjacent layers, and improves EMI performance.

Place an AVIN filter capacitor as close as possible to the ISL91211AIK and ISL91211BIK, but away from noise sources, and reference the GND pad of the decoupling capacitor to a quiet GND plane. The AVIN and AGND pins of the ISL91211AIK and ISL91211BIK should reference to a copper plane.

Do not use plated through-holes when passing the TFBGA pins to lower layers. Renesas recommends using microvias that are staggered if they pass down multiple layers.

The VOUT and RTN lines are sense the output voltage and should be routed directly to the load. Connecting the RTN line to ground away from the load causes a ground error in the output voltage load regulation due to parasitic ground resistance. Also, keep these traces away from switching nodes, which could be phase nodes or high-speed digital signals. Use small low inductance (ESL) capacitors at the load to improve noise immunity and transient response to the ISL91211AIK and ISL91211BIK.



Figure 53. Recommended PCB Layout Top Layer





Figure 54. Recommended PCB Layout Second Layer



Figure 55. Recommended PCB Layout Bottom Layer

#### 8.1 PCB Layout Summary

- Place input capacitors as close as possible to their respective PVIN and PGND pins.
- Route phase nodes with short, wide traces, and avoid any sensitive nodes.
- Route the VOUT and RTN lines directly to the load using small, low inductance (ESL) capacitors at the load for bypassing.
- Output capacitors should be close to the inductors and have low impedance paths to the PGND pins.
- Keep digital and phase nodes from intersecting the AVIN\_FILT, VOUT, and RTN lines.
- Create a PGND plane on the second layer of the PCB below the power components and bumps carrying high switching currents.


# 8.2 PCB Design for TFBGA Recommendations

 Table 19.
 PCB Design for TFBGA Recommendations

| Design Feature                        | Design Specification                                                                                                                                                              |  |  |  |  |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Cu Pad Diameter                       | 0.8mm pitch: 0.45 ±0.05mm                                                                                                                                                         |  |  |  |  |  |
| Microvia Structure                    | All microvias should be copper filled                                                                                                                                             |  |  |  |  |  |
| Microvia Stacking                     | Avoid microvia stacking if possible. Use staggered vias instead. If microvia stacking is absolutely necessary for the layout, the maximum number of recommended via stacks is two |  |  |  |  |  |
| Plated Through-Hole<br>(PTH) Location | No PTH should be placed under the BGA bump pads. Use microvias and trace routing to fan the PTH away from the BGA bump array                                                      |  |  |  |  |  |



# 9. Register Address Map

| Address | Register        | Address | Register         | Address | Register         |
|---------|-----------------|---------|------------------|---------|------------------|
| 0x01    | IO_CHIPNAME     | 0x55    | BUCK1_RSPCFG0    | 0x80    | BUCK3_DVS2CFG1   |
| 0x13    | FLT_RECORDTEMP  | 0x56    | BUCK1_EN_DLY     | 0x81    | BUCK3_DVS2CFG0   |
| 0x14    | FLT_RECORDBUCK1 | 0x57    | BUCK1_SHUTDN_DLY | 0x82    | BUCK3_DVS3CFG1   |
| 0x15    | FLT_RECORDBUCK2 | 0x58    | BUCK2_EA2        | 0x83    | BUCK3_DVS3CFG0   |
| 0x16    | FLT_RECORDBUCK3 | 0x5B    | BUCK2_DCM        | 0x87    | BUCK3_DVSSEL     |
| 0x17    | FLT_RECORDBUCK4 | 0x5C    | BUCK2_CFG3       | 0x88    | BUCK3_RSPCFG1    |
| 0x23    | IO_SPICFG       | 0x5D    | BUCK2_CFG2       | 0x89    | BUCK3_RSPCFG0    |
| 0x24    | IO_MODECTRL     | 0x62    | BUCK2_DVS0CFG1   | 0x8A    | BUCK3_EN_DLY     |
| 0x32    | FLT_MASKTEMP    | 0x63    | BUCK2_DVS0CFG0   | 0x8B    | BUCK3_SHUTDN_DLY |
| 0x33    | FLT_MASKBUCK1   | 0x64    | BUCK2_DVS1CFG1   | 0x8C    | BUCK4_EA2        |
| 0x34    | FLT_MASKBUCK2   | 0x65    | BUCK2_DVS1CFG0   | 0x8F    | BUCK4_DCM        |
| 0x35    | FLT_MASKBUCK3   | 0x66    | BUCK2_DVS2CFG1   | 0x90    | BUCK4_CFG3       |
| 0x36    | FLT_MASKBUCK4   | 0x67    | BUCK2_DVS2CFG0   | 0x96    | BUCK4_DVS0CFG1   |
| 0x3B    | BUCK1_EA2       | 0x68    | BUCK2_DVS3CFG1   | 0x97    | BUCK4_DVS0CFG0   |
| 0x3E    | BUCK1_DCM       | 0x69    | BUCK2_DVS3CFG0   | 0x98    | BUCK4_DVS1CFG1   |
| 0x3F    | BUCK1_CFG3      | 0x6D    | BUCK2_DVSSEL     | 0x99    | BUCK4_DVS1CFG0   |
| 0x46    | BUCK1_PHADD     | 0x6E    | BUCK2_RSPCFG1    | 0x9A    | BUCK4_DVS2CFG1   |
| 0x48    | BUCK1_DVS0CFG1  | 0x6F    | BUCK2_RSPCFG0    | 0x9B    | BUCK4_DVS2CFG0   |
| 0x49    | BUCK1_DVS0CFG0  | 0x70    | BUCK2_EN_DLY     | 0x9C    | BUCK4_DVS3CFG1   |
| 0x4A    | BUCK1_DVS1CFG1  | 0x71    | BUCK2_SHUTDN_DLY | 0x9D    | BUCK4_DVS3CFG0   |
| 0x4B    | BUCK1_DVS1CFG0  | 0x72    | BUCK3_EA2        | 0xA1    | BUCK4_DVSSEL     |
| 0x4C    | BUCK1_DVS2CFG1  | 0x75    | BUCK3_DCM        | 0xA3    | BUCK4_RSPCFG0    |
| 0x4D    | BUCK1_DVS2CFG0  | 0x76    | BUCK3_CFG3       | 0xA2    | BUCK4_RSPCFG1    |
| 0x4E    | BUCK1_DVS3CFG1  | 0x7C    | BUCK3_DVS0CFG1   | 0xA4    | BUCK4_EN_DLY     |
| 0x4F    | BUCK1_DVS3CFG0  | 0x7D    | BUCK3_DVS0CFG0   | 0xA5    | BUCK4_SHUTDN_DLY |
| 0x53    | BUCK1_DVSSEL    | 0x7E    | BUCK3_DVS1CFG1   |         |                  |
| 0x54    | BUCK1_RSPCFG1   | 0x7F    | BUCK3_DVS1CFG0   |         |                  |
|         |                 |         |                  | -       |                  |

Note: The registers not listed in the register map and RESERVED bits in the register map are reserved for factory use only. Changing these registers/bits can result in unexpected operation.



# 10. Register Description by Address

| Address    | Bit   | Name         | R/W | Default                                                                                                                                                               | Description                                                                                                                                                       |
|------------|-------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IO_CHIPNAI | ME    | 1            | 1   |                                                                                                                                                                       |                                                                                                                                                                   |
| 0x01       | 7:0   | IO_CHIPNAME  | R   | 0x03                                                                                                                                                                  | Chip Name 0x03 ISL91211AIK and ISL91211BIK                                                                                                                        |
| FLT_RECOF  |       | P            |     |                                                                                                                                                                       |                                                                                                                                                                   |
| 0x13       |       |              | 0x0 | BOOT Occurred         Read only, cleared when read         0x0       No boot process has occurred.         0x1       Boot process has occurred, OTP read is finished. |                                                                                                                                                                   |
|            | 6:2   | RSVD         | R   | 0x0                                                                                                                                                                   | Reserved                                                                                                                                                          |
|            | 1     | FLT_TEMPSDR  | R   | 0x0                                                                                                                                                                   | Over-Temperature (OT) Shutdown (Rising Threshold)Read only, cleared when read0x0No fault, less than threshold.0x1Fault, greater than threshold.                   |
|            | 0     | FLT_TEMPSDF  | R   | 0x0                                                                                                                                                                   | Over-Temperature (OT) Shutdown (Falling Threshold)Read only, cleared when read0x0No fault, less than threshold.0x1Fault, greater than threshold.                  |
| FLT_RECOF  | RDBUC | K1           |     |                                                                                                                                                                       |                                                                                                                                                                   |
| 0x14       | 7     | RSVD         | R   | 0x0                                                                                                                                                                   | Reserved                                                                                                                                                          |
|            | 6     | FLT_BUCK1_OC | R   | 0x0                                                                                                                                                                   | Overcurrent (OC) for BUCK1         Read only, cleared when read         0x0       No fault, less than threshold.         0x1       Fault, greater than threshold. |
|            | 5     | FLT_BUCK1_OV | R   | 0x0                                                                                                                                                                   | Overvoltage (OV)         Read only, cleared when read         0x0       No fault, less than threshold.         0x1       Fault, greater than threshold.           |
|            | 4     | FLT_BUCK1_UV | R   | 0x0                                                                                                                                                                   | Undervoltage (UV)         Read only, cleared when read         0x0       No fault, less then threshold.         0x1       Fault, greater than threshold.          |
|            | 3:0   | RSVD         | R   | 0x0                                                                                                                                                                   | Reserved                                                                                                                                                          |



| Address   | Bit   | Name          | R/W | Default | Description                  |
|-----------|-------|---------------|-----|---------|------------------------------|
| FLT_RECOR | RDBUC | K2            |     |         |                              |
| 0x15      | 7     | RSVD          | R   | 0x0     | See <u>"FLT_RECORDBUCK1"</u> |
|           | 6     | FLT_BUCK2_OC  | R   | 0x0     |                              |
|           | 5     | FLT_BUCK2_OV  | R   | 0x0     |                              |
|           | 4     | FLT_BUCK2_UV  | R   | 0x0     |                              |
|           | 3:0   | RSVD          | R   | 0x0     |                              |
| FLT_RECOR | RDBUC | K3            |     | •       |                              |
| 0x16      | 7     | RSVD          | R   | 0x0     | See <u>"FLT_RECORDBUCK1"</u> |
|           | 6     | FLT_BUCK3_OC  | R   | 0x0     |                              |
|           | 5     | FLT_BUCK3_OV  | R   | 0x0     |                              |
|           | 4     | FLT_BUCK3_UV  | R   | 0x0     |                              |
|           | 3:0   | RSVD          | R   | 0x0     |                              |
| FLT_RECOP | RDBUC | K4            |     |         |                              |
| 0x17      | 7     | RSVD          | R   | 0x0     | See <u>"FLT_RECORDBUCK1"</u> |
|           | 6     | FLT_BUCK4_OC  | R   | 0x0     |                              |
|           | 5     | FLT_BUCK4_OV  | R   | 0x0     |                              |
|           | 4     | FLT_BUCK4_UV  | R   | 0x0     |                              |
|           | 3:0   | RSVD          | R   | 0x0     |                              |
| IO_SPICFG |       |               |     |         |                              |
| 0x23      | 7:5   | RSVD          | R   | 0x0     | Reserved                     |
|           | 4     | IO_IRQ_CMOS   | R/W | 0x0     | IRQ Type                     |
|           |       |               |     |         | 0x0 OD Output                |
|           |       |               |     |         | 0x1 CMOS Output              |
|           | 3     | IO_IRQ_INVERT | R/W | 0x1     | IRQ Polarity                 |
|           |       |               |     |         | 0x0 Active High              |
|           |       |               |     |         | 0x1 Active Low               |
|           | 2:1   | RSVD          | R   | 0x0     | Reserved                     |
|           | 0     | RSVD          | R   | 0x1     | Reserved                     |



| Address   | Bit        | Name             | R/W | Default | Description                             |
|-----------|------------|------------------|-----|---------|-----------------------------------------|
| IO_MODECT | <b>FRL</b> | •                |     |         |                                         |
| 0x24      | 7          | IO_BUCK1_EN      | R/W | 0x1     |                                         |
|           |            |                  |     |         | Enable for BUCK1                        |
|           |            |                  |     |         | 0x0 Buck1 disabled.                     |
|           |            |                  |     |         | 0x1 Buck1 enabled.                      |
|           | 6          | IO_BUCK2_EN      | R/W | 0x1     |                                         |
|           |            |                  |     |         | Enable for BUCK2                        |
|           |            |                  |     |         | 0x0 Buck2 disabled.                     |
|           |            |                  |     |         | 0x1 Buck2 enabled.                      |
|           | 5          | IO_BUCK3_EN      | R/W | 0x1     | Enable for BUCK3                        |
|           |            |                  |     |         | 0x0 Buck3 disabled.                     |
|           |            |                  |     |         | 0x1 Buck3 enabled.                      |
|           |            |                  |     |         |                                         |
|           | 4          | IO_BUCK4_EN      | R/W | 0x1     | Enable for BUCK4                        |
|           |            |                  |     |         | 0x0 Buck4 disabled.                     |
|           |            |                  |     |         | 0x1 Buck4 enabled.                      |
|           |            |                  |     |         |                                         |
|           | 3          | RSVD             | R   | 0x0     | Reserved                                |
|           | 2          | IO_ENVPPPULLDOWN | R/W | 0x01    | Enable for weak Pull-down on EN/VPP Pin |
|           |            |                  |     |         | 0x0 Weak pull-down disabled.            |
|           |            |                  |     |         | 0x1 Weak pull-down enabled.             |
|           | 1          | RSVD             | R   | 0x0     | Reserved                                |
|           | 0          | RSVD             | R   | 0x1     | Reserved                                |
| FLT_MASK1 | ГЕМР       |                  |     |         |                                         |
| 0x32      | 7          | FLT_MASKBOOT     | R/W | 0x0     |                                         |
| 0/102     |            |                  |     |         | Mask IRQ for FLT_BOOT                   |
|           |            |                  |     |         | 0x0 IRQ passed to output pin.           |
|           |            |                  |     |         | 0x1 IRQ masked from output pin.         |
|           | 6:2        | RSVD             | R   | 0x0     | Reserved                                |
|           | 1          | FLT_MASKEMPSDR   | R/W | 0x0     |                                         |
|           |            |                  |     |         | Mask IRQ for FLT_TEMPSDR                |
|           |            |                  |     |         | 0x0 IRQ passed to output pin.           |
|           |            |                  |     |         | 0x1 IRQ masked from output pin.         |
|           | 0          | FLT_MASKTEMPSDF  | R/W | 0x0     |                                         |
|           |            |                  |     |         | Mask IRQ for FLT_TEMPSDF                |
|           |            |                  |     |         | 0x0 IRQ passed to output pin.           |
|           |            |                  |     |         | 0x1 IRQ masked from output pin.         |



| Address   | Bit   | Name                 | R/W   | Default | Description                                                                                                             |
|-----------|-------|----------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------|
| FLT_MASKE | BUCK1 |                      |       |         |                                                                                                                         |
| 0x33      | 7     | RSVD                 | R     | 0x0     | Reserved                                                                                                                |
|           | 6     | FLT_BUCK1_MASKOC     | R/W   | 0x0     |                                                                                                                         |
|           |       |                      |       |         | Mask IRQ for FLT_BUCK1_OC                                                                                               |
|           |       |                      |       |         | 0x0 IRQ passed to output pin.                                                                                           |
|           |       |                      |       |         | 0x1 IRQ masked from output pin.                                                                                         |
|           | 5     | FLT_BUCK1_MASKOV     | R/W   | 0x0     | Mask IRQ for FLT_BUCK1_OV                                                                                               |
|           |       |                      |       |         | 0x0 IRQ passed to output pin.                                                                                           |
|           |       |                      |       |         | 0x1 IRQ masked from output pin.                                                                                         |
|           |       |                      |       |         |                                                                                                                         |
|           | 4     | FLT_BUCK1_MASKUV     | R/W   | 0x0     | Mask IRQ for FLT_BUCK1_UV                                                                                               |
|           |       |                      |       |         | 0x0 IRQ passed to output pin.                                                                                           |
|           |       |                      |       |         | 0x1 IRQ masked from output pin.                                                                                         |
|           | 3:0   | RSVD                 | R     | 0x0     | Reserved                                                                                                                |
| FLT_MASKE |       | N3VD                 | N     | 0.00    |                                                                                                                         |
| 0x34      | 7     | RSVD                 | R     | 0x0     | See <u>"FLT_MASKBUCK1"</u>                                                                                              |
| 0,34      | 6     | FLT_BUCK2_MASKOC     | R/W   | 0x0     |                                                                                                                         |
|           | 5     | FLT_BUCK2_MASKOV     | R/W   | 0x0     |                                                                                                                         |
|           | 4     | FLT_BUCK2_MASKUV     | R/W   | 0x0     |                                                                                                                         |
|           | 3:0   | RSVD                 | R     | 0x0     |                                                                                                                         |
| FLT_MASKE |       | N3VD                 | N     | 0.00    |                                                                                                                         |
| 0x35      | 7     | RSVD                 | R     | 0x0     | See <u>"FLT_MASKBUCK1"</u>                                                                                              |
| 0,000     | 6     | FLT_BUCK3_MASKOC     | R/W   | 0x0     |                                                                                                                         |
|           | 5     | FLT_BUCK3_MASKOV     | R/W   | 0x0     |                                                                                                                         |
|           | 4     | FLT_BUCK3_MASKUV     | R/W   | 0x0     |                                                                                                                         |
|           | 3:0   | RSVD                 | R     | 0x0     |                                                                                                                         |
| FLT_MASKE |       |                      |       |         |                                                                                                                         |
| 0x36      | 7     | RSVD                 | R     | 0x0     | See <u>"FLT_MASKBUCK1"</u>                                                                                              |
|           | 6     | FLT BUCK4 MASKOC     | R/W   | 0x0     |                                                                                                                         |
|           | 5     | <br>FLT_BUCK4_MASKOV | R/W   | 0x0     |                                                                                                                         |
|           | 4     | <br>FLT_BUCK4_MASKUV | R/W   | 0x0     |                                                                                                                         |
|           | 3:0   | RSVD                 | R     | 0x0     |                                                                                                                         |
| BUCK1_EA  | 2     | 1                    | 1     | I       | 1                                                                                                                       |
| 0x3B      | 7:6   | BUCK1_VOUTFBDIV      | R/W   | 0x0     | $V_{OUT}$ feedback divider ratio for the control loop. Should only be changed when the Buck is Disabled (BUCK1_EN = 0). |
|           |       |                      |       |         | Feedback Divider<br>(FBDIV) (%) V <sub>OUT</sub> Max (V)                                                                |
|           |       |                      |       |         | 0x0 100 1.2                                                                                                             |
|           |       |                      | 1     |         | 0x1 80 1.5                                                                                                              |
|           |       |                      | 1     |         | 0x2 60 2.0                                                                                                              |
|           |       |                      |       |         | 0x3 Reserved Reserved                                                                                                   |
|           | 5:0   | RSVD                 | R/W   | N/A     | Reserved. Not Available.                                                                                                |
|           | 5.0   | 1.070                | 17/17 | 11/74   |                                                                                                                         |



| Address   | Bit | Name             | R/W | Default | Description                                                                                                                                                                         |
|-----------|-----|------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BUCK1_DCI | м   | ·                | •   |         |                                                                                                                                                                                     |
| 0x3E      | 7:3 | Reserved         | R   | 0x0     | Reserved                                                                                                                                                                            |
|           | 2   | BUCK1_FCCM       | R/W | 0x0     |                                                                                                                                                                                     |
|           |     |                  |     |         | Forced Continuous Conduction Mode                                                                                                                                                   |
|           |     |                  |     |         | 0x0 DCM allowed when load reaches 0A                                                                                                                                                |
|           |     |                  |     |         | 0x1 Always operate in CCM (Continuous<br>Conduction Mode)                                                                                                                           |
|           | 1:0 | Reserved         | R/W | 0x0     | Reserved                                                                                                                                                                            |
| BUCK1_CFC | G3  |                  |     |         |                                                                                                                                                                                     |
| 0x3F      | 7:6 | BUCK1_FSEL       | ORW | 0x2     | Buck's steady-state switching frequency.                                                                                                                                            |
|           |     |                  |     |         | 0x0 2MHz                                                                                                                                                                            |
|           |     |                  |     |         | 0x1 Reserved                                                                                                                                                                        |
|           |     |                  |     |         | 0x2 Reserved                                                                                                                                                                        |
|           |     |                  |     |         | 0x3 Reserved                                                                                                                                                                        |
|           | 5:1 | RSVD             | N/A | N/A     | Reserved                                                                                                                                                                            |
|           | 0   | RSVD             | N/A | N/A     | Reserved                                                                                                                                                                            |
| BUCK1_PH  | ADD |                  | •   |         |                                                                                                                                                                                     |
| 0x46      | 7:3 | RSVD             | N/A | 0x0     | Reserved. Not Available                                                                                                                                                             |
|           | 2   | BUCK1_MANUALMODE | ORW | 0x0     |                                                                                                                                                                                     |
|           |     |                  |     |         | Automatic Phase Add/Drop Control                                                                                                                                                    |
|           |     |                  |     |         | 0x0 Automatic Phase Add/Drop                                                                                                                                                        |
|           |     |                  |     |         | 0x1         Manual Phase Add/Drop           Note: This functionality is only available in ISL91211AIK.                                                                              |
|           | 1:0 |                  | ORW | 0x2     |                                                                                                                                                                                     |
|           | 1.0 | BUCK1_MANUALPH   | URW | UX2     | Sets the number of active phases when using Manual Phase Add/Drop Mode                                                                                                              |
|           |     |                  |     |         | 0x1 1-phase mode                                                                                                                                                                    |
|           |     |                  |     |         | 0x0, 0x2, 0x3 2-phase mode                                                                                                                                                          |
|           |     |                  |     |         | Note: In Manual Phase Add/Drop mode<br>(BUCK1_MANUALMODE = 0x1) and 2-phase mode<br>(BUCK1_MANUALPH = 0x0 or 0x2 or 0x3), the part operates in<br>Forced CCM 2-phase configuration. |



# 10. Register Description by Address

| Address   | Bit    | Name             | R/W          | Default                        |                 |                         | Descri                              | ption                |                           |
|-----------|--------|------------------|--------------|--------------------------------|-----------------|-------------------------|-------------------------------------|----------------------|---------------------------|
| BUCK1_DVS | SOCFG1 |                  |              |                                | L               |                         |                                     |                      |                           |
| 0x48      | 7:0    | BUCK1_DVS0VOUT92 | R/W          | TRIM<br>for 0.9V               | DVS Co          | nfiguration (           | ).                                  | 0] value to gene     | rate V <sub>OUT</sub> for |
|           |        |                  |              |                                |                 |                         | programmed ory OTP to 1x,           |                      |                           |
|           |        |                  |              |                                | FBDIV           | 1.0                     | 0.8                                 | 0.6                  |                           |
|           |        |                  |              |                                | DAC             | V <sub>OUT</sub> (V)    | V <sub>OUT</sub> (V)                | V <sub>OUT</sub> (V) |                           |
|           |        |                  |              |                                | 0x000           | 0.0000                  | 0.0000                              | 0.0000               |                           |
|           |        |                  |              |                                | 0x001           | 0.0012                  | 0.0015                              | 0.0020               |                           |
|           |        |                  |              |                                |                 |                         |                                     |                      |                           |
|           |        |                  |              |                                | 0x200           | 0.6144                  | 0.768                               | 1.024                |                           |
|           |        |                  |              |                                | 0x201           | 0.6156                  | 0.7695                              | 1.026                |                           |
|           |        |                  |              |                                |                 |                         |                                     |                      |                           |
|           |        |                  |              |                                | 0x3E8           | 1.2                     | 1.5                                 | 2.0                  |                           |
|           |        |                  |              |                                |                 |                         |                                     |                      | II                        |
| BUCK1_DVS | 1      |                  | <b>D</b> 444 |                                |                 |                         |                                     |                      |                           |
| 0x49      |        | TRIM<br>for 0.9V |              | vo bits of a 1<br>ifiguration. | 0-bit DAC[9:0]  | value to genera         | te V <sub>OUT</sub> for             |                      |                           |
|           |        |                  |              |                                | ) any write to  |                         | s selected (using<br>0CFG0 causes a |                      |                           |
|           |        |                  | For deta     | ils, see <u>"Dyn</u>           | amic Voltage S  | <u>Scaling (DVS)" o</u> | <u>n page 21</u> .                  |                      |                           |
|           | 5      | RSVD             | R            | 0x0                            | Reserved        |                         |                                     |                      |                           |
|           | 4:1    | RSVD             | R            | 0x0                            | Reserved        |                         |                                     |                      |                           |
|           | 0      | RSVD             | R            | 0x0                            | Reserved        |                         |                                     |                      |                           |
| BUCK1_DVS | S1CFG1 |                  | _            |                                |                 |                         |                                     |                      |                           |
| 0x4A      | 7:0    | BUCK1_DVS1VOUT92 | R/W          | 0xBF                           | See <u>"BUC</u> | K1_DVS0CI               | <del>-G1"</del>                     |                      |                           |
| BUCK1_DVS | S1CFG0 | )                |              |                                |                 |                         |                                     |                      |                           |
| 0x4B      | 7:6    | BUCK1_DVS1VOUT10 | R/W          | 0x3                            | See <u>"BUC</u> | K1_DVS0CI               | = <u>G0"</u>                        |                      |                           |
|           | 5      | RSVD             | R            | 0x0                            |                 |                         |                                     |                      |                           |
|           | 4:1    | RSVD             | R            | 0x0                            |                 |                         |                                     |                      |                           |
|           | 0      | RSVD             | R            | 0x0                            |                 |                         |                                     |                      |                           |
| BUCK1_DVS | S2CFG1 |                  |              |                                |                 |                         |                                     |                      |                           |
| 0x4C      | 7:0    | BUCK1_DVS2VOUT92 | R/W          | 0x58                           | See <u>"BUC</u> | K1_DVS0CI               | <u>=G1"</u>                         |                      |                           |
| BUCK1_DVS | S2CFG0 | )                | •            | •                              |                 |                         |                                     |                      |                           |
| 0x4D      | 7:6    | BUCK1_DVS2VOUT10 | R/W          | 0x0                            | See <u>"BUC</u> | K1_DVS0CI               | <del>-G0"</del>                     |                      |                           |
|           | 5      | RSVD             | R            | 0x0                            |                 |                         |                                     |                      |                           |
|           | 4:1    | RSVD             | R            | 0x0                            |                 |                         |                                     |                      |                           |
|           | 0      | RSVD             | R            | 0x0                            |                 |                         |                                     |                      |                           |
| BUCK1_DVS | S3CFG1 | <u> </u>         | 4            | ł                              | Į               |                         |                                     |                      |                           |
| 0x4E      | 7:0    | BUCK1_DVS3VOUT92 | R/W          | 0x00                           | See "BLIC       | K1 DVS0CI               | =G1"                                |                      |                           |



| Address   | Bit   | Name             | R/W     | Default |                                         |                        | Description               |                                          |   |
|-----------|-------|------------------|---------|---------|-----------------------------------------|------------------------|---------------------------|------------------------------------------|---|
| BUCK1_DVS | S3CFG | )                | 1       | I       | 1                                       |                        | -                         |                                          |   |
| 0x4F      | 7:6   | BUCK1_DVS3VOUT10 | R/W     | 0x0     | See <u>"BUCK1_D</u>                     | VS0CFG0"               |                           |                                          |   |
|           | 5     | RSVD             | R       | 0x0     |                                         |                        |                           |                                          |   |
|           | 4:1   | RSVD             | R       | 0x0     |                                         |                        |                           |                                          |   |
|           | 0     | RSVD             | R       | 0x0     |                                         |                        |                           |                                          |   |
| BUCK1_DVS | SSEL  | I                |         |         |                                         |                        |                           |                                          |   |
| 0x53      | 7:3   | RSVD             | R       | 0x0     | Reserved                                |                        |                           |                                          |   |
|           | 2     | BUCK1_DVSCTRL    | R/W     | 0x0     |                                         |                        |                           |                                          |   |
|           |       |                  |         |         | BUCK1 DVS C                             |                        |                           |                                          |   |
|           |       |                  |         |         |                                         | UCK1_DVSSI             | ELECT to select           | active DVS                               |   |
|           | 1:0   | BUCK1_DVSSELECT  | R/W     | 0x0     |                                         |                        |                           |                                          |   |
|           | 1.0   | DUCKI_DV33EEE01  | 1.7.4.4 | 0.00    | BUCK1 DVS S                             | Selection              |                           |                                          |   |
|           |       |                  |         |         |                                         |                        |                           | _DVS0CFG and                             |   |
|           |       |                  |         |         |                                         | (1_DVS0VOL             |                           | _DVS1CFG and                             | _ |
|           |       |                  |         |         |                                         | (1_DVS1VOL             |                           |                                          |   |
|           |       |                  |         |         |                                         | VS Configura           |                           | _DVS2CFG and                             |   |
|           |       |                  |         |         |                                         |                        |                           | _DVS3CFG and                             |   |
|           |       |                  |         |         | BUCK                                    | (1_DVS3VOL             | JT.                       | _                                        |   |
|           |       |                  |         |         |                                         |                        |                           | 0x0 any write to the<br>DVS ramping even | t |
|           |       |                  |         |         | to occ                                  |                        |                           |                                          |   |
| BUCK1_RSF | PCFG1 |                  |         |         |                                         |                        |                           |                                          |   |
| 0x54      | 7     | RSVD             | R       | 0x0     | Reserved                                |                        |                           |                                          |   |
|           | 6:4   | BUCK1_RSPUP      | R/W     | 0x7     |                                         |                        |                           |                                          |   |
|           |       |                  |         |         | V <sub>OUT</sub> Ramp SI<br>RSP = BUCK1 | ew Rate<br>_RSPUP[1:0] | , Ramp Speed              |                                          |   |
|           |       |                  |         |         | FBDIV = BUCH<br>Slow = BUCK1            |                        | DIV[1:0] = (1.0, 0<br>- 0 | 0.8, 0.6)                                |   |
|           |       |                  |         |         | Fast = BUCK                             |                        |                           |                                          |   |
|           |       |                  |         |         |                                         |                        | V <sub>OUT</sub> Ramp     | Speed mV/µs                              |   |
|           |       |                  |         |         | RSP                                     | FBDIV                  | Fast                      | Slow                                     |   |
|           |       |                  |         |         | 0x0                                     | 1.0                    | 12                        | 3                                        |   |
|           |       |                  |         |         | 0x1                                     | 1.0                    | 24                        | 6                                        |   |
|           |       |                  |         |         | 0x2                                     | 1.0                    | 58                        | 14                                       |   |
|           |       |                  |         |         | 0x3                                     | 1.0                    | 115                       | 29                                       |   |
|           |       |                  |         |         |                                         |                        | V <sub>OUT</sub> Ramp     | Speed mV/µs                              |   |
|           |       |                  |         |         | RSP                                     | FBDIV                  | Fast                      | Slow                                     |   |
|           |       |                  |         |         | 0x0                                     | 0.8                    | 12                        | 3                                        |   |
|           |       |                  |         |         | 0x1                                     | 0.8                    | 24                        | 6                                        |   |
|           |       |                  |         |         |                                         |                        | Vour Ramp                 | Speed mV/µs                              |   |
|           |       |                  |         |         | RSP                                     | FBDIV                  | Fast                      | Slow                                     |   |
|           |       |                  |         |         | 0x0                                     | 0.6                    | 12                        | 3                                        |   |
|           |       |                  |         |         | 0x1                                     | 0.6                    | 24                        | 6                                        |   |
|           | -     |                  |         |         |                                         |                        | <u> </u>                  | ļ]                                       |   |
|           | 3     | RSVD             | R/W     | 0x0     | Reserved                                |                        |                           |                                          |   |



| Address   | Bit   | Name            | R/W | Default |                                |                            | Description                                                  |                             |        |
|-----------|-------|-----------------|-----|---------|--------------------------------|----------------------------|--------------------------------------------------------------|-----------------------------|--------|
|           | 2:0   | BUCK1_RSPDN     | R/W | 0x3     | See <u>"BUCK1</u>              | RSPUP" for rat             | e definition                                                 |                             |        |
| BUCK1_RSI | PCFG0 |                 | •   |         | •                              |                            |                                                              |                             |        |
| 0x55      | 7     | RSVD            | R   | 0x0     | Reserved                       |                            |                                                              |                             |        |
|           | 6:4   | BUCK1_RSPPUP    | R/W | 0x7     | FBDIV = BUC<br>Slow = BUC      | (1_RSPUP[1:0]              | DIV[1:0] = (1.0, 0<br>= 0                                    | .8, 0.6)                    |        |
|           |       |                 |     |         |                                |                            | V <sub>OUT</sub> Ramp                                        | Speed mV/µs                 |        |
|           |       |                 |     |         | RSP                            | FBDIV                      | Fast                                                         | Slow                        |        |
|           |       |                 |     |         | 0x0                            | 1.0                        | 6                                                            | 1.2                         |        |
|           |       |                 |     |         | 0x1                            | 1.0                        | 12                                                           | 3                           |        |
|           |       |                 |     |         | 0x2                            | 1.0                        | 29                                                           | 7.2                         |        |
|           |       |                 |     |         | 0x3                            | 1.0                        | 58                                                           | 15                          |        |
|           |       |                 |     |         |                                |                            | V <sub>OUT</sub> Ramp                                        | Speed mV/µs                 | _      |
|           |       |                 |     |         | RSP                            | FBDIV                      | Fast                                                         | Slow                        |        |
|           |       |                 |     |         | 0x0                            | 0.8                        | 12                                                           | 3                           |        |
|           |       |                 |     |         | 0x1                            | 0.8                        | 24                                                           | 6                           |        |
|           |       |                 |     |         |                                |                            | Vout Ramp                                                    | Speed mV/µs                 | _      |
|           |       |                 |     |         | RSP                            | FBDIV                      | Fast                                                         | Slow                        |        |
|           |       |                 |     |         | 0x0                            | 0.6                        | 12                                                           | 3                           |        |
|           |       |                 |     |         | 0x1                            | 0.6                        | 24                                                           | 6                           |        |
|           | 3     | BUCK            | R/W | 0x0     | Reserved                       |                            |                                                              |                             |        |
|           | 2:0   | BUCK1_RSPPDN    | R/W | 0x3     | See <u>"BUCK1</u>              | RSPPUP <sup>*</sup> for ra | ate definition                                               |                             |        |
| BUCK1_EN_ | DLY   |                 |     | I.      |                                |                            |                                                              |                             |        |
| 0x56      | 1:0   | BUCK1_ENPIN_CFG | R/W | 0x0     | BUCK EN Cor<br>If not in PINMO | ntrol = IO_BUC             | in PINMODE 1.<br>K1_EN and BUC<br>_EN_PIN is defa<br>JCK1 EN | K1_EN_PIN<br>ult high, only |        |
|           |       |                 |     |         | BUCK1_EN_                      | PIN                        |                                                              |                             |        |
|           |       |                 |     |         | 0x0 EN_A                       |                            |                                                              |                             |        |
|           |       |                 |     |         | 0x1                            | EN_B                       |                                                              |                             |        |
|           |       |                 |     |         | 0x2                            | EN_C                       |                                                              |                             |        |
|           |       |                 |     |         | 0x3                            | 1                          |                                                              |                             |        |
|           | 5:0   | BUCK1_EN_DLY    | R/W | 0x0     | control asserte                |                            | _                                                            | AID go high to BL           | JCK1_E |



| Address   | Bit        | Name                    | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-----------|------------|-------------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BUCK1_SH  |            | DLY                     |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 0x57      | 1:0        | BUCK1_DVSPIN_CFG        | R/W | 0x0     | DVS_PIN_X pin control is valid only in PINMODE 3.         DVS_1 = 0         DVS_0 = BUCK1_DVS_PIN0 and BUCK1_DVS_CTRL         If not in PINMODE 3, DVS_PIN_x function is disabled         BUCK1_DVS_PIN0         0x0       EN_A         0x1       EN_B                                                                                                                                                                                              |  |  |  |
|           |            |                         |     |         | 0x2 EN_C<br>0x3 1                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|           | 5:0        | BUCK1_SHUTDN_DLY        | R/W | 0x0     | Delay time from BUCK_EN pin or IO_REGVAID go low to BUCK1_EN<br>control deasserted.<br>Delay = (integer value of register) ms [1ms/LSB]                                                                                                                                                                                                                                                                                                             |  |  |  |
| BUCK2_EA2 | 2          |                         |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 0x58      | 7:6        | BUCK2_VOUTFBDIV         | R/W | 0x0     | See <u>"BUCK1_EA2"</u>                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|           | 5:0        | RSVD                    | R/W | N/A     |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| BUCK2_DCI | М          | ·                       |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 0x5B      | 7:3        | Reserved                | R   | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|           | 2          | BUCK2_FCCM              | R/W | 0x0     | See <u>"BUCK1_DCM"</u>                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|           | 1:0        | Reserved                | R/W | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| BUCK2_CF  | <b>G</b> 3 |                         |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 0x5C      | 7:6        | BUCK2_FSEL[1:0]         | R/W | 0x0     | See <u>"BUCK1_CFG3"</u>                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|           | 5:0        | RSVD                    | R/W | N/A     |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| BUCK2_CF  | G2         |                         |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 0x5D      | 7:4        | RSVD                    | R/W | 0x8     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|           | 3          | RSVD                    | R   | TRIM    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|           | 2          | RSVD                    | R   | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|           | 1:0        | PULL_DOWN_<br>DISCHARGE | R/W | 0x0     | VOUT pulldown when BUCK is shut off         0x0       Disable VOUT pulldown         0x1       Enable VOUT pulldown.         Applies the weak pull-down feature for all the buck outputs.         1: Weak pull-down resistor is enabled when the buck output is turned off by software and master EN remains asserted.         0: Weak pull-down resistor is disabled when the buck output is turned off by software and master EN remains asserted. |  |  |  |
| BUCK2_DV  | SOCFG1     | 1                       |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 0x62      | 7:0        | BUCK2_DVS0VOUT92        | R/W | 0xBF    | See <u>"BUCK1_DVS0VOUT92"</u>                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| BUCK2_DV  | SOCFG      | )                       |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 0x63      | 7:6        | BUCK2_DVS0VOUT10        | R/W | 0x3     | See <u>"BUCK1_DVS0CFG0"</u>                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|           | 5          | RSVD                    | R   | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|           | 4:1        | RSVD                    | R   | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|           | 0          | RSVD                    | R   | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |



| Address   | Bit    | Name             | R/W | Default | Description                   |
|-----------|--------|------------------|-----|---------|-------------------------------|
| BUCK2_DVS | S1CFG1 | l                | 1   | 1       | 1                             |
| 0x64      | 7:0    | BUCK2_DVS1VOUT92 | R/W | 0xBF    | See <u>"BUCK1_DVS0CFG1"</u>   |
| BUCK2_DVS | S1CFG  | )                |     | L       |                               |
| 0x65      | 7:6    | BUCK2_DVS1VOUT10 | R/W | 0x3     | See <u>"BUCK1_DVS0CFG0"</u>   |
|           | 5      | RSVD             | R   | 0x0     |                               |
|           | 4:1    | RSVD             | R   | 0x0     |                               |
|           | 0      | RSVD             | R   | 0x0     |                               |
| BUCK2_DVS | 2CFG1  |                  |     |         |                               |
| 0x66      | 7:0    | BUCK1_DVS2VOUT92 | R/W | 0x58    | See <u>"BUCK1_DVS0CFG1"</u>   |
| BUCK2_DVS | 2CFG   | )                |     |         |                               |
| 0x67      | 7:6    | BUCK2_DVS2VOUT10 | R/W | 0x0     | See <u>"BUCK1_DVS0CFG0"</u>   |
|           | 5      | RSVD             | R   | 0x0     |                               |
|           | 4:1    | RSVD             | R   | 0x0     |                               |
|           | 0      | RSVD             | R   | 0x0     |                               |
| BUCK2_DVS | 3CFG1  |                  | •   | •       |                               |
| 0x68      | 7:0    | BUCK2_DVS3VOUT92 | R/W | 0x00    | See <u>"BUCK1_DVS0CFG1"</u>   |
| BUCK2_DVS | 3CFG0  | )                | -   |         |                               |
| 0x69      | 7:6    | BUCK2_DVS3VOUT10 | R/W | 0x0     | See <u>"BUCK1_DVS0CFG0"</u>   |
|           | 5      | RSVD             | R   | 0x0     |                               |
|           | 4:1    | RSVD             | R   | 0x0     |                               |
|           | 0      | RSVD             | R   | 0x0     |                               |
| BUCK2_DVS | SEL    |                  |     |         |                               |
| 0x6D      | 7:3    | RSVD             | R   | 0x0     | See <u>"BUCK1_DVSSEL"</u>     |
|           | 2      | BUCK1_DVSCTRL    | R/W | 0x0     |                               |
|           | 1:0    | BUCK1_DVSSELECT  | R/W | 0x0     |                               |
| BUCK2_RSP | PCFG1  |                  |     |         |                               |
| 0x6E      | 7      | RSVD             | R   | 0x0     | See <u>"BUCK1_RSPCFG1"</u>    |
|           | 6:4    | BUCK2_RSPUP      | R/W | 0x7     |                               |
|           | 3      | RSVD             | R   | 0x0     |                               |
|           | 2:0    | BUCK2_RSPDN      | R/W | 0x3     |                               |
| BUCK2_RSP | CFG0   |                  |     |         |                               |
| 0x6F      | 7      | RSVD             | R   | 0x0     | See <u>"BUCK1_RSPCFG0"</u>    |
|           | 6:4    | BUCK2_RSPPUP     | R/W | 0x7     |                               |
|           | 3      | RSVD             | R   | 0x0     |                               |
|           | 2:0    | BUCK2_RSPPDN     | R/W | 0x3     |                               |
| BUCK2_EN_ | DLY    |                  |     |         |                               |
| 0x70      | 1:0    | BUCK2_ENPIN_CFG  | R/W | 0x1     | See <u>"BUCK1_ENPIN_CFG"</u>  |
|           | 5:0    | BUCK2_EN_DLY     | R/W | 0x0     | See <u>"BUCK1_EN_DLY"</u>     |
| BUCK2_SHU |        | DLY              |     | 1       |                               |
| 0x71      | 1:0    | BUCK2_DVSPIN_CFG | R/W | 0x1     | See <u>"BUCK1_DVSPIN_CFG"</u> |
|           | 5:0    | BUCK2_SHUTDN_DLY | R/W | 0x0     | See <u>"BUCK1_SHUTDN_DLY"</u> |



| BUCK3_EA2 |       |                  |     | Default | Description                   |
|-----------|-------|------------------|-----|---------|-------------------------------|
| 0 -0      |       |                  |     |         |                               |
| 0x72      | 7:6   | BUCK3_VOUTFBDIV  | R/W | 0x0     | See <u>"BUCK1_EA2"</u>        |
|           | 5:0   | RSVD             | R/W | N/A     |                               |
| BUCK3_DCM | 1     | I                |     |         |                               |
| 0x75      | 7:3   | Reserved         | R   | 0x0     | Reserved                      |
|           | 2     | BUCK3_FCCM       | R/W | 0x0     | See <u>"BUCK1_DCM"</u>        |
|           | 1:0   | Reserved         | R/W | 0x0     | Reserved                      |
| BUCK3_CFG | 3     | I                |     |         |                               |
| 0x76      | 7:6   | BUCK3_FSEL[1:0]  | R/W | 0x0     | See <u>"BUCK1_CFG3"</u>       |
| -         | 5:0   | RSVD             | R/W | N/A     |                               |
| BUCK3_DVS | 0CFG1 | L<br>            |     |         |                               |
| 0x7C      | 7:0   | BUCK3_DVS0VOUT92 | R/W | 0xFF    | See <u>"BUCK1_DVS0VOUT92"</u> |
| BUCK3_DVS | 0CFG( | )                |     |         |                               |
| 0x7D      | 7:6   | BUCK3_DVS0VOUT10 | R/W | 0x3     | See <u>"BUCK1_DVS0CFG0"</u>   |
| F         | 5     | RSVD             | R   | 0x0     |                               |
| F         | 4:1   | RSVD             | R   | 0x0     |                               |
| -         | 0     | RSVD             | R   | 0x0     |                               |
| BUCK3_DVS | 1CFG1 | I                |     |         |                               |
| 0x7E      | 7:0   | BUCK3_DVS1VOUT92 | R/W | 0xBF    | See <u>"BUCK1_DVS0CFG1"</u>   |
| BUCK3_DVS | 1CFG  | )                | ļ   | 1       |                               |
| 0x7F      | 7:6   | BUCK3_DVS1VOUT10 | R/W | 0x3     | See <u>"BUCK1_DVS0CFG0"</u>   |
| F         | 5     | RSVD             | R   | 0x0     |                               |
| -         | 4:1   | RSVD             | R   | 0x0     |                               |
| F         | 0     | RSVD             | R   | 0x0     |                               |
| BUCK3_DVS | 2CFG1 |                  |     |         |                               |
| 0x80      | 7:0   | BUCK3_DVS2VOUT92 | R/W | 0x58    | See <u>"BUCK1_DVS0CFG1"</u>   |
| BUCK3_DVS | 2CFG  | )                |     |         |                               |
| 0x81      | 7:6   | BUCK3_DVS2VOUT10 | R/W | 0x0     | See <u>"BUCK1_DVS0CFG0"</u>   |
| -         | 5     | RSVD             | R   | 0x0     |                               |
| F         | 4:1   | RSVD             | R   | 0x0     |                               |
| F         | 0     | RSVD             | R   | 0x0     |                               |
| BUCK3_DVS | 3CFG1 |                  | 1   | I.      | I                             |
| 0x82      | 7:0   | BUCK3_DVS3VOUT92 | R/W | 0x00    | See <u>"BUCK1_DVS0CFG1"</u>   |
| BUCK3_DVS | 3CFG( | )                | 1   |         | I                             |
| 0x83      | 7:6   | BUCK3_DVS3VOUT10 | R/W | 0x0     | See <u>"BUCK1_DVS0CFG0"</u>   |
| F         | 5     | RSVD             | R   | 0x0     | 1                             |
|           | 4:1   | RSVD             | R   | 0x0     | 1                             |
|           | 0     | RSVD             | R   | 0x0     | 1                             |
| BUCK3_DVS | SEL   | ł                | ļ   | ļ       | 1                             |
| 0x87      | 7:3   | RSVD             | R   | 0x0     | See <u>"BUCK1_DVSSEL"</u>     |
| F         | 2     | BUCK3_DVSCTRL    | R/W | 0x0     | 1                             |
| ŀ         | 1:0   | BUCK3_DVSSELECT  | R/W | 0x0     |                               |



| Address       | Bit        | Name             | R/W | Default | Description                   |  |
|---------------|------------|------------------|-----|---------|-------------------------------|--|
| BUCK3_RSF     | PCFG1      | 1                | 1   | 1       |                               |  |
| 0x88          | 7          | RSVD             | R   | 0x0     | See <u>"BUCK1_RSPCFG1"</u>    |  |
|               | 6:4        | BUCK3_RSPUP      | R/W | 0x7     |                               |  |
|               | 3          | RSVD             | R   | 0x0     |                               |  |
|               | 2:0        | BUCK3_RSPDN      | R/W | 0x3     |                               |  |
| BUCK3_RSPCFG0 |            |                  |     |         |                               |  |
| 0x89          | 7          | RSVD             | R   | 0x0     | See <u>"BUCK1_RSPCFG0"</u>    |  |
|               | 6:4        | BUCK3_RSPPUP     | R/W | 0x7     |                               |  |
|               | 3          | RSVD             | R   | 0x0     |                               |  |
|               | 2:0        | BUCK3_RSPPDN     | R/W | 0x3     |                               |  |
| BUCK3_EN      | DLY        |                  | •   |         |                               |  |
| 0x8A          | 1:0        | BUCK3_ENPIN_CFG  | R/W | 0x2     | See <u>"BUCK1_ENPIN_CFG"</u>  |  |
|               | 5:0        | BUCK3_EN_DLY     | R/W | 0x0     | See <u>"BUCK1_EN_DLY"</u>     |  |
| BUCK3_SHI     |            | DLY              |     |         |                               |  |
| 0x8B          | 1:0        | BUCK3_DVSPIN_CFG | R/W | 0x2     | See <u>"BUCK1_DVSPIN_CFG"</u> |  |
|               | 5:0        | BUCK3_SHUTDN_DLY | R/W | 0x0     | See <u>"BUCK1_SHUTDN_DLY"</u> |  |
| BUCK4_EA2     | 2          |                  | •   |         |                               |  |
| 0x8C          | 7:6        | BUCK4_VOUTFBDIV  | R/W | 0x0     | See <u>"BUCK1_EA2"</u>        |  |
|               | 5:0        | RSVD             | R/W | N/A     |                               |  |
| BUCK4_DCI     | М          |                  |     |         |                               |  |
| 0x8F          | 7:3        | Reserved         | R   | 0x0     | Reserved                      |  |
|               | 2          | BUCK4_FCCM       | R/W | 0x0     | See <u>"BUCK1_DCM"</u>        |  |
|               | 1:0        | Reserved         | R/W | 0x0     | Reserved                      |  |
| BUCK4_CFC     | <b>G</b> 3 |                  | •   |         |                               |  |
| 0x90          | 7:6        | BUCK4_FSEL[1:0]  | R/W | 0x0     | See <u>"BUCK1_CFG3"</u>       |  |
|               | 5:0        | RSVD             | R/W | N/A     |                               |  |
| BUCK4_DVS     | S0CFG1     |                  | •   |         |                               |  |
| 0x96          | 7:0        | BUCK4_DVS0VOUT92 | R/W | 0xFF    | See <u>"BUCK1_DVS0VOUT92"</u> |  |
| BUCK4_DVS     | SOCFG      | )                |     |         |                               |  |
| 0x97          | 7:6        | BUCK4_DVS0VOUT10 | R/W | 0x3     | See <u>"BUCK1_DVS0CFG0"</u>   |  |
|               | 5          | RSVD             | R   | 0x0     |                               |  |
|               | 4:1        | RSVD             | R   | 0x0     |                               |  |
|               | 0          | RSVD             | R   | 0x0     |                               |  |
| BUCK4_DVS     | S1CFG1     |                  |     |         |                               |  |
| 0x98          | 7:0        | BUCK4_DVS1VOUT92 | R/W | 0xBF    | See <u>"BUCK1_DVS0CFG1"</u>   |  |
| BUCK4_DV      | S1CFG      | )                |     |         |                               |  |
| 0x99          | 7:6        | BUCK4_DVS1VOUT10 | R/W | 0x3     | See <u>"BUCK1_DVS0CFG0"</u>   |  |
|               | 5          | RSVD             | R   | 0x0     |                               |  |
|               | 4:1        | RSVD             | R   | 0x0     |                               |  |
|               | 0          | RSVD             | R   | 0x0     |                               |  |
| BUCK4_DVS     | S2CFG1     | I                | •   |         |                               |  |
| 0x9A          | 7:0        | BUCK4_DVS2VOUT92 | R/W | 0x58    | See <u>"BUCK1_DVS0CFG1"</u>   |  |
|               |            |                  |     |         |                               |  |



| Address        | Bit    | Name             | R/W | Default | Description                   |  |  |
|----------------|--------|------------------|-----|---------|-------------------------------|--|--|
| BUCK4_DVS2CFG0 |        |                  |     |         |                               |  |  |
| 0x9B           | 7:6    | BUCK4_DVS2VOUT10 | R/W | 0x0     | See <u>"BUCK1_DVS0CFG0"</u>   |  |  |
|                | 5      | RSVD             | R   | 0x0     |                               |  |  |
|                | 4:1    | RSVD             | R   | 0x0     |                               |  |  |
|                | 0      | RSVD             | R   | 0x0     |                               |  |  |
| BUCK4_DVS3CFG1 |        |                  |     |         |                               |  |  |
| 0x9C           | 7:0    | BUCK4_DVS3VOUT92 | R/W | 0x00    | See <u>"BUCK1_DVS0CFG1"</u>   |  |  |
| BUCK4_DVS      | 63CFG  | )                |     |         |                               |  |  |
| 0x9D           | 7:6    | BUCK4_DVS3VOUT10 | R/W | 0x0     | See <u>"BUCK1_DVS0CFG0"</u>   |  |  |
|                | 5      | RSVD             | R   | 0x0     |                               |  |  |
|                | 4:1    | RSVD             | R   | 0x0     |                               |  |  |
|                | 0      | RSVD             | R   | 0x0     |                               |  |  |
| BUCK4_DVS      | SEL    |                  |     |         |                               |  |  |
| 0xA1           | 7:3    | RSVD             | R   | 0x0     | See <u>"BUCK1_DVSSEL"</u>     |  |  |
|                | 2      | BUCK4_DVSCTRL    | R/W | 0x0     |                               |  |  |
|                | 1:0    | BUCK4_DVSSELECT  | R/W | 0x0     |                               |  |  |
| BUCK4_RSF      | PCFG1  |                  |     | •       |                               |  |  |
| 0xA2           | 7      | RSVD             | R   | 0x0     | See <u>"BUCK1_RSPCFG1"</u>    |  |  |
|                | 6:4    | BUCK4_RSPUP      | R/W | 0x7     |                               |  |  |
|                | 3      | RSVD             | R   | 0x0     |                               |  |  |
|                | 2:0    | BUCK4_RSPDN      | R/W | 0x3     |                               |  |  |
| BUCK4_RSF      | PCFG0  |                  |     | •       |                               |  |  |
| 0xA3           | 7      | RSVD             | R   | 0x0     | See <u>"BUCK1_RSPCFG0"</u>    |  |  |
|                | 6:4    | BUCK4_RSPPUP     | R/W | 0x7     |                               |  |  |
|                | 3      | RSVD             | R   | 0x0     |                               |  |  |
|                | 2:0    | BUCK4_RSPPDN     | R/W | 0x3     |                               |  |  |
| BUCK4_EN_      | DLY    |                  |     |         |                               |  |  |
| 0xA4           | 1:0    | BUCK4_ENPIN_CFG  | R/W | 0x2     | See <u>"BUCK1_ENPIN_CFG"</u>  |  |  |
|                | 5:0    | BUCK4_EN_DLY     | R/W | 0x0     | See <u>"BUCK1_EN_DLY"</u>     |  |  |
| BUCK4_SHU      | JTDN_I | DLY              |     |         |                               |  |  |
| 0xA5           | 1:0    | BUCK4_DVSPIN_CFG | R/W | 0x2     | See <u>"BUCK1_DVSPIN_CFG"</u> |  |  |
|                | 5:0    | BUCK4_SHUTDN_DLY | R/W | 0x0     | See <u>"BUCK1_SHUTDN_DLY"</u> |  |  |



# 11. Revision History

| Rev. | Date      | Description                                            |  |  |  |
|------|-----------|--------------------------------------------------------|--|--|--|
| 1.02 | Feb.25.20 | Updated Note 1.<br>Removed Addendum.                   |  |  |  |
| 1.01 | Dec.9.19  | Corrected configuration in Addendum for all BIK parts. |  |  |  |
| 1.00 | Dec.3.19  | Initial release.                                       |  |  |  |



# 12. Package Outline Drawing

V35.4.7x6.3

35 Thin Profile Ball Grid Array Package (TFBGA) Rev 3, 10/19





Bottom View



**Typical Recommended Land Pattern** 

#### Notes:

- 1. All dimensions and tolerances conform to ASME Y14.5 2009.
- <u>(2)</u> Dimension is measured at the maximum solder ball diameter, parallel to primary datum C.
- A Primary datum C and seating plane are defined by the spherical crowns of the solder balls.
- 4. Unless otherwise specified, dimensions are in millimeters.





#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/