# R1LP0108E Series # 1Mb Advanced LPSRAM (128k word x 8bit) R10DS0270EJ0200 Rev.2.00 2019.10.29 ### **Description** The R1LP0108E Series is a family of low voltage 1-Mbit static RAMs organized as 131,072-word by 8-bit, fabricated by Renesas's high-performance 0.15um CMOS and TFT technologies. The R1LP0108E Series has realized higher density, higher performance and low power consumption. The R1LP0108E Series is suitable for memory applications where a simple interfacing, battery operating and battery backup are the important design objectives. It has been packaged in 32-pin SOP, 32-pin TSOP and 32-pin sTSOP. #### **Features** - Single 4.5V~5.5V power supply - Small stand-by current: 0.6µA (5.0V, typical) - No clocks, No refresh - All inputs and outputs are TTL compatible. - Easy memory expansion by CS1# and CS2 - Common Data I/O - Three-state outputs: OR-tie Capability - OE# prevents data contention on the I/O bus ### Ordering Information | Orderable part name | Access time | Temperature range | Package | Shipping container | |---------------------|-------------|-------------------|-------------------|--------------------| | R1LP0108ESN-5SI#B* | | | 525-mil 32-pin | Tube (Magazine) | | R1LP0108ESN-5SI#S* | | | plastic SOP | Embossed tape | | R1LP0108ESA-5SI#B* | EE no | 40 - 195°C | 8mm×13.4mm 32-pin | Tray | | R1LP0108ESA-5SI#S* | 55 ns | -40 ~ +85°C | plastic sTSOP | Embossed tape | | R1LP0108ESF-5SI#B* | | | 8mm×20mm 32-pin | Tray | | R1LP0108ESF-5SI#S* | | | plastic TSOP | Embossed tape | Note 1. \* = Revision code for Assembly site change, etc. (\* = 0, 1, etc.) ### **Pin Arrangement** # **Pin Description** | Pin name | Function | |------------|-------------------| | Vcc | Power supply | | Vss (GND) | Ground | | A0 to A16 | Address input | | DQ0 to DQ7 | Data input/output | | CS1# | Chip select 1 | | CS2 | Chip select 2 | | WE# | Write enable | | OE# | Output enable | | NC | Non connection | # **Block Diagram** # **Operation Table** | CS1# | CS2 | WE# | OE# | DQ0~7 | Operation | |------|-----|-----|-----|--------|----------------| | Х | L | Х | Χ | High-Z | Stand-by | | Н | Х | Х | Х | High-Z | Stand-by | | L | Н | L | Х | Din | Write | | L | Н | Н | L | Dout | Read | | L | Н | Н | Н | High-Z | Output disable | Note 1. H: $V_{IH}$ L: $V_{IL}$ X: $V_{IH}$ or $V_{IL}$ ### **Absolute Maximum** | Parameter | Symbol | Value | unit | |---------------------------------------------|--------|---------------------|------| | Power supply voltage relative to Vss | Vcc | -0.3 to +7.0 | V | | Terminal voltage on any pin relative to Vss | VT | -0.3*1 to Vcc+0.3*2 | V | | Power dissipation | PT | 0.7 | W | | Operation temperature | Topr | -40 to +85 | °C | | Storage temperature range | Tstg | -65 to 150 | °C | | Storage temperature range under bias | Tbias | -40 to +85 | °C | Note 1. -3.0V for pulse $\leq 30$ ns (full width at half maximum) 2. Maximum voltage is +7.0V. # **DC Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Note | |---------------------------|--------|------|------|---------|------|------| | Supply voltage | Vcc | 4.5 | 5.0 | 5.5 | V | | | | Vss | 0 | 0 | 0 | V | | | Input high voltage | ViH | 2.2 | - | Vcc+0.3 | V | | | Input low voltage | VIL | -0.3 | - | 0.8 | V | 1 | | Ambient temperature range | Та | -40 | - | +85 | °C | | Note 1. -3.0V for pulse $\leq 30$ ns (full width at half maximum) ### **DC Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test conditions | | | | |---------------------------|------------------|--------------|-------------------|------|------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--| | Input leakage current | I <sub>LI</sub> | - | - | 1 | μΑ | Vin = Vss | Vin = Vss to Vcc | | | | Output leakage current | <b>I</b> LO | - | - | 1 | μА | CS1# =V <sub>IH</sub><br>OE# =V <sub>IH</sub> ,<br>VI/O =Vss | or CS2 =V <sub>IL</sub> or<br>to Vcc | | | | Average operating current | Icc <sub>1</sub> | - | 25 | 35 | mA | | duty =100%, II/O = 0mA,<br>, CS2 =V <sub>IH</sub> , Others = V <sub>IH</sub> /V <sub>IL</sub> | | | | | Icc2 | - | 2 | 5 | mA | CS1# ≤ 0.2 | s, duty =100%, II/O = 0mA,<br>2V, CS2 ≥ Vcc-0.2V,<br>0.2V, V <sub>IL</sub> ≤ 0.2V | | | | Standby current | IsB | - | - | 3 | mA | "CS2 =V <sub>IL</sub> " "CS2 = V <sub>I</sub> H" Others = V | and CS1# =V <sub>IH</sub> ", | | | | Standby current | | - | 0.6 <sup>*1</sup> | 2 | μА | ~+25°C | Vin = Vss to Vcc, | | | | | I <sub>SB1</sub> | - | - | 3 | μΑ | ~+40°C | (1) CS2 ≤ 0.2V or | | | | | ISB1 | - | - | 8 | μΑ | ~+70°C | (2) CS1# ≥ Vcc-0.2V,<br>CS2 ≥ Vcc-0.2V | | | | | | - | - | 10 | μА | ~+85°C | | | | | Output high voltage | VoH | 2.4 | - | - | V | I <sub>OH</sub> = -1mA | | | | | | V <sub>OH2</sub> | Vcc<br>- 0.5 | - | - | ٧ | I <sub>OH</sub> = -0.1n | nA | | | | Output low voltage | $V_{OL}$ | - | _ | 0.4 | V | I <sub>OL</sub> = 2mA | | | | Note 1. Typical parameter indicates the value for the center of distribution at 5.0V (Ta= 25°C), and not 100% tested. # Capacitance $(Vcc = 4.5V \sim 5.5V, f = 1MHz, Ta = -40 \sim +85^{\circ}C)$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test conditions | Note | |----------------------------|--------|------|------|------|------|-----------------|------| | Input capacitance | C in | - | - | 8 | pF | Vin =0V | 1 | | Input / output capacitance | C 1/0 | - | - | 10 | pF | VI/O =0V | 1 | Note 1. This parameter is sampled and not 100% tested. ### **AC Characteristics** Test Conditions (Vcc = 4.5V $\sim 5.5$ V, Ta = $-40 \sim +85$ °C) - Input pulse levels: VIL = 0.6V, VIH = 2.4V - Input rise and fall time: 5ns - Input and output timing reference level: 1.5V - Output load: See figures (Including scope and jig) #### **Read Cycle** | Parameter | Symbol | Min. | Max. | Unit | Note | |------------------------------------|-------------------|------|------|------|-------| | Read cycle time | t <sub>RC</sub> | 55 | - | ns | | | Address access time | t <sub>AA</sub> | - | 55 | ns | | | Chin calcat access times | t <sub>ACS1</sub> | - | 55 | ns | | | Chip select access time | t <sub>ACS2</sub> | - | 55 | ns | | | Output enable to output valid | toE | - | 30 | ns | | | Output hold from address change | tон | 5 | - | ns | | | Chin calcat to autout in law 7 | t <sub>CLZ1</sub> | 5 | - | ns | 2,3 | | Chip select to output in low-Z | t <sub>CLZ2</sub> | 5 | - | ns | 2,3 | | Output enable to output in low-Z | toLZ | 5 | - | ns | 2,3 | | Chin decelerate sutmittin high 7 | t <sub>CHZ1</sub> | 0 | 20 | ns | 1,2,3 | | Chip deselect to output in high-Z | t <sub>CHZ2</sub> | 0 | 20 | ns | 1,2,3 | | Output disable to output in high-Z | tonz | 0 | 20 | ns | 1,2,3 | #### **Write Cycle** | Parameter | Symbol | Min. | Max. | Unit | Note | |-----------------------------------------|-----------------|------|------|------|------| | Write cycle time | twc | 55 | - | ns | | | Address valid to end of write | taw | 50 | - | ns | | | Chip select to end of write | | 50 | - | ns | 5 | | Write pulse width | twp | 45 | - | ns | 4 | | Address setup time | t <sub>AS</sub> | 0 | - | ns | 6 | | Write recovery time | twR | 0 | - | ns | 7 | | Data to write time overlap | t <sub>DW</sub> | 25 | - | ns | | | Data hold from write time | t₀н | 0 | - | ns | | | Output enable from end of write tow | | 5 | - | ns | 2 | | Output disable to output in high-Z toHZ | | 0 | 20 | ns | 1,2 | | Write to output in high-Z | twnz | 0 | 20 | ns | 1,2 | #### Note - 1. t<sub>CHZ</sub>, t<sub>OHZ</sub> and t<sub>WHZ</sub> are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels. - 2. This parameter is sampled and not 100% tested. - 3. At any given temperature and voltage condition, $t_{HZ}$ max is less than $t_{LZ}$ min both for a given device and from device to device. - 4. A write occurs during the overlap of a low CS1#, a high CS2, a low WE#. - A write begins at the latest transition among CS1# going low, CS2 going high and WE# going low. - A write ends at the earliest transition among CS1# going high, CS2 going low and WE# going high. $t_{WP}$ is measured from the beginning of write to the end of write. - 5. t<sub>CW</sub> is measured from the later of CS1# going low or CS2 going high to end of write. - 6. tas is measured the address valid to the beginning of write. - 7. twR is measured from the earliest of CS1# or WE# going high or CS2 going low to the end of write cycle. - 8. Don't apply inverted phase signal externally when DQ pin is output mode. # **Timing Waveforms** # **Read Cycle** ### Write Cycle (1) (WE# CLOCK) ### Write Cycle (2) (CS1#, CS2 CLOCK) #### **Low Vcc Data Retention Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test conditions*2 | | | |--------------------------------------|-----------------|------|-------|------|------|-------------------------------------------------------------------------------|----------------------------------------|--| | V <sub>CC</sub> for data retention | V <sub>DR</sub> | 2.0 | - | 5.5 | V | Vin ≥ 0V,<br>(1) 0V ≤ CS2 ≤ 0.2V or<br>(2) CS1# ≥ Vcc-0.2V,<br>CS2 ≥ Vcc-0.2V | | | | | | - | 0.6*1 | 2 | μΑ | ~+25°C | Vcc=3.0V, Vin ≥ 0V, | | | Data retention current | ICCDR | - | - | 3 | μΑ | ~+40°C | (1) 0V ≤ CS2 ≤ 0.2V or | | | | | - | 1 | 8 | μΑ | ~+70°C | (2) CS1# ≥ Vcc-0.2V,<br>CS2 ≥ Vcc-0.2V | | | | | - | - | 10 | μΑ | ~+85°C | | | | Chip deselect time to data retention | tcdr | 0 | - | - | ns | 0 | | | | Operation recovery time | t <sub>R</sub> | 5 | - | - | ms | See retention waveform. | | | Note 1. Typical parameter indicates the value for the center of distribution at 3.0V (Ta= 25°C), and not 100% tested. CS2 controls address buffer, WE# buffer, CS1# buffer, OE# buffer and Din buffer. If CS2 controls data retention mode, Vin levels (address, WE#, CS1#, OE#, DQ) can be in the high impedance state. If CS1# controls data retention mode, CS2 must be CS2 ≥ Vcc-0.2V or 0V ≤ CS2 ≤ 0.2V. The other input levels (address, WE#, OE#, DQ) can be in the high impedance state. #### **Low Vcc Data Retention Timing Waveforms** | Revision History R1LP0108E Series Data Sheet | |----------------------------------------------| |----------------------------------------------| | | | Description | | | | | |------|------------|-------------|----------------------------------------------|--|--|--| | Rev. | Date | Page | Page Summary | | | | | 1.00 | 2017.1.27 | - | First Edition issued | | | | | 2.00 | 2019.10.29 | p.1 | p.1 Revised orderable part name information. | | | | | | | | | | | | | | | | | | | | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/