# R1LV5256E Series # 256Kb Advanced LPSRAM (32k word x 8bit) R10DS0269EJ0200 Rev.2.00 2019.10.29 ### **Description** The R1LV5256E Series is a family of low voltage 256-Kbit static RAMs organized as 32,768-word by 8-bit, fabricated by Renesas's high-performance 0.15um CMOS and TFT technologies. The R1LV5256E Series has realized higher density, higher performance and low power consumption. The R1LV5256E Series is suitable for memory applications where a simple interfacing, battery operating and battery backup are the important design objectives. It has been packaged in 28-pin SOP and 28-pin TSOP. #### **Features** - Single 2.7V~3.6V power supply - Small stand-by current: 0.6µA (3.0V, typical) - No clocks, No refresh - All inputs and outputs are TTL compatible. - Easy memory expansion by CS# - Common Data I/O - Three-state outputs: OR-tie Capability - OE# prevents data contention on the I/O bus ### **Ordering Information** | Orderable part name | Access<br>time | Temperature range | Package | Shipping container | | |---------------------|----------------|-------------------|----------------|--------------------|-------------------| | R1LV5256ESP-5SI#B* | | | 450-mil 28-pin | Tube (Magazine) | | | R1LV5256ESP-5SI#S* | 55 | -40 ~ +85°C - | plastic SOP | Embossed tape | | | R1LV5256ESA-5SI#B* | 55 ns | | -40 ~ +85 C | -40 ~ +65 C | 8mm×13.4mm 28-pin | | R1LV5256ESA-5SI#S* | | | plastic TSOP | Embossed tape | | Note 1. \* = Revision code for Assembly site change, etc. (\* = 0, 1, etc.) # **Pin Arrangement** # **Pin Description** | Pin name | Function | |------------|-------------------| | Vcc | Power supply | | Vss (GND) | Ground | | A0 to A14 | Address input | | DQ0 to DQ7 | Data input/output | | CS# | Chip select | | WE# | Write enable | | OE# | Output enable | # **Block Diagram** # **Operation Table** | CS# | WE# | OE# | DQ0~7 | Operation | |-----|-----|-----|--------|----------------| | Н | Х | Х | High-Z | Stand-by | | L | L | Х | Din | Write | | L | Н | L | Dout | Read | | L | Н | Н | High-Z | Output disable | Note 1. H: $V_{IH}$ L: $V_{IL}$ X: $V_{IH}$ or $V_{IL}$ # **Absolute Maximum** | Parameter | Symbol | Value | unit | |---------------------------------------------|----------------|---------------------|------| | Power supply voltage relative to Vss | Vcc | -0.3 to +4.6 | V | | Terminal voltage on any pin relative to Vss | V <sub>T</sub> | -0.3*1 to Vcc+0.3*2 | V | | Power dissipation | P <sub>T</sub> | 0.7 | W | | Operation temperature | Topr | -40 to +85 | °C | | Storage temperature range | Tstg | -65 to 150 | °C | | Storage temperature range under bias | Tbias | -40 to +85 | °C | Note 1. –3.0V for pulse ≤ 30ns (full width at half maximum) <sup>2.</sup> Maximum voltage is +4.6V. # **DC Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Note | |---------------------------|----------|------|------|---------|------|------| | Supply voltage | Vcc | 2.7 | 3.0 | 3.6 | V | | | | Vss | 0 | 0 | 0 | V | | | Input high voltage | ViH | 2.0 | - | Vcc+0.3 | V | | | Input low voltage | $V_{IL}$ | -0.3 | - | 0.6 | V | 1 | | Ambient temperature range | Та | -40 | - | +85 | °C | | Note 1. -3.0V for pulse $\leq 30$ ns (full width at half maximum) ### **DC Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | | Test conditions | | | |---------------------------|------------------|--------------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--| | Input leakage current | I <sub>LI</sub> | - | - | 1 | μΑ | Vin = Vss t | Vin = Vss to Vcc | | | | Output leakage current | Lo | - | - | 1 | μА | CS# =V <sub>IH</sub> C | or OE# =V <sub>IH</sub> , | | | | Average operating current | Icc <sub>1</sub> | - | 14 | 25 | mA | Min. cycle, | duty =100%, II/O = 0mA,<br>Others = V <sub>IH</sub> /V <sub>IL</sub> | | | | | Icc2 | - | 2 | 5 | mA | Cycle =1 $\mu$ s, duty =100%, II/O = 0mA,<br>CS# $\leq$ 0.2V,<br>V <sub>IH</sub> $\geq$ Vcc-0.2V, V <sub>IL</sub> $\leq$ 0.2V | | | | | Standby current | I <sub>SB</sub> | _ | - | 0.33 | mA | CS# =V <sub>IH</sub> ,<br>Others = Vss to Vcc | | | | | Standby current | | - | 0.6*1 | 2 | μΑ | ~+25°C | Vin = Vss to Vcc,<br>CS# ≥ Vcc-0.2V | | | | | I <sub>SB1</sub> | - | - | 3 | μА | ~+40°C | | | | | | ISB1 | - | - | 8 | μА | ~+70°C | | | | | | | - | - | 10 | μА | ~+85°C | | | | | Output high voltage | Vон | 2.4 | - | - | V | I <sub>OH</sub> = -0.5mA | | | | | | V <sub>OH2</sub> | Vcc<br>- 0.5 | - | - | V | I <sub>OH</sub> = -0.05mA | | | | | Output low voltage | VoL | - | - | 0.4 | V | I <sub>OL</sub> = 1mA | | | | Note 1. Typical parameter indicates the value for the center of distribution at 3.0V (Ta= 25°C), and not 100% tested. ### Capacitance $(Vcc = 2.7V \sim 3.6V, f = 1MHz, Ta = -40 \sim +85^{\circ}C)$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test conditions | Note | |----------------------------|--------|------|------|------|------|-----------------|------| | Input capacitance | C in | - | - | 6 | pF | Vin =0V | 1 | | Input / output capacitance | C 1/0 | - | - | 8 | pF | VI/O =0V | 1 | Note 1. This parameter is sampled and not 100% tested. ### **AC Characteristics** Test Conditions (Vcc = $2.7V \sim 3.6V$ , Ta = $-40 \sim +85$ °C) - Input pulse levels: VIL = 0.4V, VIH = 2.4V - Input rise and fall time: 5ns - Input and output timing reference level: 1.5V - Output load: See figures (Including scope and jig) #### **Read Cycle** | Parameter | Symbol | Min. | Max. | Unit | Note | |------------------------------------|------------------|------|------|------|-------| | Read cycle time | t <sub>RC</sub> | 55 | - | ns | | | Address access time | taa | - | 55 | ns | | | Chip select access time | t <sub>ACS</sub> | - | 55 | ns | | | Output enable to output valid | toe | - | 30 | ns | | | Output hold from address change | tон | 10 | - | ns | | | Chip select to output in low-Z | tclz | 5 | - | ns | 2,3 | | Output enable to output in low-Z | t <sub>OLZ</sub> | 5 | - | ns | 2,3 | | Chip deselect to output in high-Z | tcHZ | 0 | 20 | ns | 1,2,3 | | Output disable to output in high-Z | t <sub>OHZ</sub> | 0 | 20 | ns | 1,2,3 | ### **Write Cycle** | Parameter | Symbol | Min. | Max. | Unit | Note | |------------------------------------|-----------------|------|------|------|------| | Write cycle time | twc | 55 | - | ns | | | Address valid to end of write | t <sub>AW</sub> | 50 | - | ns | | | Chip select to end of write | tcw | 50 | - | ns | 5 | | Write pulse width | twp | 40 | - | ns | 4 | | Address setup time | tas | 0 | - | ns | 6 | | Write recovery time | twR | 0 | - | ns | 7 | | Data to write time overlap | t <sub>DW</sub> | 25 | - | ns | | | Data hold from write time | t <sub>DH</sub> | 0 | - | ns | | | Output enable from end of write | tow | 5 | - | ns | 2 | | Output disable to output in high-Z | tонz | 0 | 20 | ns | 1,2 | | Write to output in high-Z | twnz | 0 | 20 | ns | 1,2 | Note 1. t<sub>CHZ</sub>, t<sub>OHZ</sub> and t<sub>WHZ</sub> are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels. - 2. This parameter is sampled and not 100% tested. - 3. At any given temperature and voltage condition, $t_{HZ}$ max is less than $t_{LZ}$ min both for a given device and from device to device. - 4. A write occurs during the overlap of a low CS#, a low WE#. - A write begins at the latest transition among CS# going low and WE# going low. - A write ends at the earliest transition among CS# going high and WE# going high. - twp is measured from the beginning of write to the end of write. - 5. $t_{CW}$ is measured from the later of CS# going low to end of write. - 6. t<sub>AS</sub> is measured the address valid to the beginning of write. - 7. twR is measured from the earliest of CS# or WE# going high to the end of write cycle. - 8. Don't apply inverted phase signal externally when DQ pin is output mode. # **Timing Waveforms** # Read Cycle # Write Cycle (1) (WE# CLOCK) ### Write Cycle (2) (CS# CLOCK) ### **Low Vcc Data Retention Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test conditions*2 | | | |--------------------------------------|------------------|------|-------|------|------|-----------------------------|---------------------------------------|--| | V <sub>CC</sub> for data retention | $V_{DR}$ | 2.0 | - | 3.6 | > | Vin ≥ 0V,<br>CS# ≥ Vcc-0.2V | | | | | | - | 0.6*1 | 2 | μА | ~+25°C | | | | Data vatantian avvant | ICCDR | - | - | 3 | μΑ | ~+40°C | Vcc=3.0V, Vin ≥ 0V,<br>CS# ≥ Vcc-0.2V | | | Data retention current | | - | - | 8 | μΑ | ~+70°C | C5# 2 VCC-0.2V | | | | | - | - | 10 | μΑ | ~+85°C | | | | Chip deselect time to data retention | t <sub>CDR</sub> | 0 | - | - | ns | See retention waveform. | | | | Operation recovery time | t <sub>R</sub> | 5 | - | - | ms | | | | Note 1. Typical parameter indicates the value for the center of distribution at 3.0V (Ta= 25°C), and not 100% tested. ### **Low Vcc Data Retention Timing Waveforms** <sup>2.</sup> CS# controls address buffer, WE# buffer, OE# buffer and Din buffer. If CS# controls data retention mode, Vin levels (address, WE#, OE#, DQ) can be in the high impedance state. |--| | | | | Description | | | | | | |------|------------|------|------------------------------------------|--|--|--|--|--| | Rev. | Date | Page | Summary | | | | | | | 1.00 | 2017.1.27 | - | First Edition issued | | | | | | | 2.00 | 2019.10.29 | p.1 | Revised orderable part name information. | | | | | | | | | | | | | | | | | | | | | | | | | | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/