# R1QBA7236ABB / R1QBA7218ABB R1QEA7236ABB / R1QEA7218ABB 72-Mbit DDRII+ SRAM 2-word Burst R10DS0170EJ0203 Rev. 2.03 Feb. 01, 2019 ### **Description** The R1Q#A7236 is a 2,097,152-word by 36-bit and the R1Q#A7218 is a 4,194,304-word by 18-bit synchronous double data rate static RAM fabricated with advanced CMOS technology using full CMOS sixtransistor memory cell. It integrates unique synchronous peripheral circuitry and a burst counter. All input registers are controlled by an input clock pair (K and /K) and are latched on the positive edge of K and /K. These products are suitable for applications which require synchronous operation, high speed, low voltage, high density and wide bit configuration. These products are packaged in 165-pin plastic FBGA package. # = B: Latency =2.5, w/o ODT # = E: Latency =2.5, w/ ODT #### **Features** #### **Power Supply** • 1.8 V for core (V<sub>DD</sub>), 1.4 V to V<sub>DD</sub> for I/O (V<sub>DDQ</sub>) #### Clock - · Fast clock cycle time for high bandwidth - Two input clocks (K and /K) for precise DDR timing at clock rising edges only - · Two output echo clocks (CQ and /CQ) simplify data capture in high-speed systems - Clock-stop capability with µs restart #### I/O - · Common data input/output bus - Pipelined double data rate operation - · HSTL I/O - · User programmable output impedance - · DLL/PLL circuitry for wide output data valid window and future frequency scaling - · Data valid pin (QVLD) to indicate valid data on the output #### **Function** - · Two-tick burst for low DDR transaction size - · Internally self-timed write control - · Simple control logic for easy depth expansion - JTAG 1149.1 compatible test access port #### **Package** - 165 FBGA package (13 x 15 x 1.4 mm) - RoHS Compliance Level = 6/6 ### **Part Number Definition** | Column No. | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | - | 12 | 13 | 14 | 15 | 16 | |------------|---|-----------------|---|---|--------|-------|------|-------|--------|-------|-------|------|-------|------|--------|------|----|----| | Example | R | 1 | Q | В | Α | 7 | 2 | 1 | 8 | Α | В | В | - | 1 | 9 | I | В | 1 | | · · | | ve pa<br>o-free | | | r is j | ust e | exam | ple 1 | for 72 | 2M QI | DRII+ | B4 : | x18 5 | 33MH | z, 13x | 15mm | 1 | | | No. | - | Comments | No. | | Comments | |-----|----|-------------------------------------------------|-------|---------|-----------------------------| | 0-1 | R1 | Renesas Memory Prefix | 9 | Α | 2nd Generation | | | Q2 | QDR II B2 <sup>[*1]</sup> (L15) <sup>[*2]</sup> | 10-11 | BB | PKG = BGA 13x15 mm | | | Q3 | QDR II B4 (L15) | | 40 | Frequency = 250MHz | | | Q4 | DDR II B2 (L15) | | 33 | Frequency = 300MHz | | | QA | QDR II+ B4 L25 | 12-13 | 25 | Frequency = 400MHz | | 2-3 | QB | DDR II+ B2 L25 | | 20 | Frequency = 500MHz | | | QD | QDR II+ B4 L25 w/ ODT[*3] | | 19 | Frequency = 533MHz | | | QE | DDR II+ B2 L25 w/ ODT | 14 | ı | Industrial temp. | | | QG | QDR II+ B2 L20 | 14 | ı | $T_a$ range = -40°C to 85°C | | | QH | DDR II+ B2 L20 | 15 | В | Pb-free and Tray | | 4 | Α | V <sub>DD</sub> = 1.8 V | | 0 to 9, | | | 5-6 | 72 | Density = 72Mb | 16 | A to Z | Renesas internal use | | | 09 | Data width = 9bit | | or None | | | 7-8 | 18 | Data width = 18bit | | | | | | 36 | Data width = 36bit | | | | Notes[\*] 1. B=Burst length (B2: Burst length=2, B4: Burst length=4) - 2. L=Read Latency (L15: Read Latency = 1.5 cycle, L20: 2.0 cycle, L25: 2.5 cycle) - 3. ODT=On Die Termination ### 72M QDR/DDR SRAM (R1Q\*A72 Series) Lineup Renesas supports or plans to support the parts listed below. | Na | Product | Burst | Latency | ODT | Organi- | Frequency (max)<br>(MHz) | 533 | 500 | 400 | 300 | 250 | | | | | | | | | | | | | |----|--------------|-----------------|---------|------|---------|--------------------------|-------|------|------|------|------|--|--|--|--|--|-----|-----------------|--|--|--|----|--| | No | Туре | Length | (Cycle) | ОБТ | zation | Cycle Time (min)<br>(ns) | 1.875 | 2.00 | 2.50 | 3.30 | 4.00 | | | | | | | | | | | | | | 1 | | | | | x 9 | R1Q2A7209ABB-yy | | | | | | | | | | | | | | | | | | | 2 | | B2 | | | x18 | R1Q2A7218ABB-yy | | | | | -40 | | | | | | | | | | | | | | 3 | QDRII | | | | x36 | R1Q2A7236ABB-yy | | | | | | | | | | | | | | | | | | | 4 | | B4 | 1.5 | No | x18 | R1Q3A7218ABB-yy | | | | | 33 | | | | | | | | | | | | | | 5 | | D- <del>1</del> | | | x36 | R1Q3A7236ABB-yy | | | | | ,5 | | | | | | | | | | | | | | 6 | DDRII | B2 | | | x18 | R1Q4A7218ABB-yy | | | | _9 | 33 | | | | | | | | | | | | | | 7 | DDIXII | DZ | | | x36 | R1Q4A7236ABB-yy | | | | | ,5 | | | | | | | | | | | | | | 8 | QDRII+ | B4 | | | x18 | R1QAA7218ABB-yy | -19 | | -20 | | | | | | | | | | | | | | | | 9 | QDIVIII | D-7 | | No | x36 | R1QAA7236ABB-yy | 10 | | | | | | | | | | | | | | | | | | 10 | DDRII+ | B2 | | 140 | x18 | R1QBA7218ABB-yy | -19 | | -2 | -20 | | | | | | | | | | | | | | | 11 | DDI(III) | | 2.5 | | x36 | R1QBA7236ABB-yy | 10 | | | | | | | | | | | | | | | | | | 12 | QDRII+ | B4 | 2.0 | | x18 | R1QDA7218ABB-yy | -19 | | -2 | 0 | | | | | | | | | | | | | | | 13 | Ψ2 | | | Yes | x36 | R1QDA7236ABB-yy | | | | | | | | | | | | | | | | | | | 14 | DDRII+ | B2 | | | x18 | R1QEA7218ABB-yy | -19 | | -2 | 0 | | | | | | | | | | | | | | | 15 | <i>DD</i> 11 | | | | x36 | R1QEA7236ABB-yy | | | _ | | | | | | | | | | | | | | | | 16 | QDRII+ | B4 | | | x18 | R1QGA7218ABB-yy | | | | -25 | | | | | | | | | | | | | | | 17 | QDI(III) | 5. | 2.0 | No | x36 | R1QGA7236ABB-yy | | | | | | | | | | | | | | | | | | | 18 | DDRII+ | B2 | 2.0 | . 40 | x18 | R1QHA7218ABB-yy | | -25 | | | | | | | | | | | | | | | | | 19 | DDIMIT | DKII+ B2 | | | | | | | | | x36 | R1QHA7236ABB-yy | | | | 20 | | **Notes 1.** "yy" represents the speed bin. "R1QDA7236ABB-20" can operate at 500 MHz(max) of frequency, for example. **<sup>2.</sup>** The part which is not listed above is not supported, as of the day when this datasheet was issued, in spite of the existence of the part number or datasheet. ### **Pin Arrangement** ### R1QBA7236 series (Top View) | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-------|-----------|-----------|-----------|----------|-----------------|-----------------|-----------|-----------|-----------|------| | Α | /CQ | NC | SA | R-/W | /BW2 | /K | /BW1 | /LD | SA | SA | CQ | | В | NC | DQ27 | DQ18 | SA | /BW3 | K | /BW0 | SA | NC | NC | DQ8 | | С | NC | NC | DQ28 | Vss | SA | NC | SA | Vss | NC | DQ17 | DQ7 | | D | NC | DQ29 | DQ19 | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | NC | DQ16 | | Е | NC | NC | DQ20 | $V_{DDQ}$ | Vss | Vss | Vss | $V_{DDQ}$ | NC | DQ15 | DQ6 | | F | NC | DQ30 | DQ21 | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ5 | | G | NC | DQ31 | DQ22 | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ14 | | н | /DOFF | $V_{REF}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{\text{DD}}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{REF}$ | ZQ | | J | NC | NC | DQ32 | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | NC | DQ13 | DQ4 | | K | NC | NC | DQ23 | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | NC | DQ12 | DQ3 | | L | NC | DQ33 | DQ24 | $V_{DDQ}$ | Vss | Vss | Vss | $V_{DDQ}$ | NC | NC | DQ2 | | M | NC | NC | DQ34 | Vss | Vss | Vss | Vss | Vss | NC | DQ11 | DQ1 | | N | NC | DQ35 | DQ25 | Vss | SA | SA | SA | Vss | NC | NC | DQ10 | | Р | NC | NC | DQ26 | SA | SA | QVLD | SA | SA | NC | DQ9 | DQ0 | | R | TDO | TCK | SA | SA | SA | NC | SA | SA | SA | TMS | TDI | **Notes 1.** Address expansion order for future higher density SRAMs: $10A \rightarrow 2A \rightarrow 7A \rightarrow 5B$ . ### R1QBA7218 series (Top View) | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-------|-----------|-----------|------------------|-----------------|-----------------|-----------------|------------------|-----------|-----------|-----| | Α | /CQ | SA | SA | R-/W | /BW1 | /K | NC | /LD | SA | SA | CQ | | В | NC | DQ9 | NC | SA | NC | K | /BW0 | SA | NC | NC | DQ8 | | С | NC | NC | NC | Vss | SA | NC | SA | Vss | NC | DQ7 | NC | | D | NC | NC | DQ10 | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | NC | NC | | Е | NC | NC | DQ11 | $V_{DDQ}$ | Vss | Vss | Vss | $V_{DDQ}$ | NC | NC | DQ6 | | F | NC | DQ12 | NC | $V_{DDQ}$ | $V_{\text{DD}}$ | Vss | $V_{\text{DD}}$ | $V_{DDQ}$ | NC | NC | DQ5 | | G | NC | NC | DQ13 | $V_{\text{DDQ}}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{\text{DDQ}}$ | NC | NC | NC | | н | /DOFF | $V_{REF}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{REF}$ | ZQ | | J | NC | NC | NC | $V_{DDQ}$ | $V_{\text{DD}}$ | Vss | $V_{\text{DD}}$ | $V_{DDQ}$ | NC | DQ4 | NC | | K | NC | NC | DQ14 | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ3 | | L | NC | DQ15 | NC | $V_{DDQ}$ | Vss | Vss | Vss | $V_{DDQ}$ | NC | NC | DQ2 | | M | NC | NC | NC | Vss | Vss | Vss | Vss | Vss | NC | DQ1 | NC | | N | NC | NC | DQ16 | Vss | SA | SA | SA | Vss | NC | NC | NC | | Р | NC | NC | DQ17 | SA | SA | QVLD | SA | SA | NC | NC | DQ0 | | R | TDO | TCK | SA | SA | SA | NC | SA | SA | SA | TMS | TDI | **Notes 1.** Address expansion order for future higher density SRAMs: $10A \rightarrow 2A \rightarrow 7A \rightarrow 5B$ . ### R1QEA7236 series (Top View) | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-------|-----------|-----------|------------------|----------|-----------------|-----------------|-----------|-----------|-----------|------| | Α | /CQ | NC | SA | R-/W | /BW2 | /K | /BW1 | /LD | SA | SA | CQ | | В | NC | DQ27 | DQ18 | SA | /BW3 | K | /BW0 | SA | NC | NC | DQ8 | | С | NC | NC | DQ28 | Vss | SA | NC | SA | Vss | NC | DQ17 | DQ7 | | D | NC | DQ29 | DQ19 | Vss | Vss | Vss | Vss | $V_{SS}$ | NC | NC | DQ16 | | Е | NC | NC | DQ20 | V <sub>DDQ</sub> | Vss | Vss | Vss | $V_{DDQ}$ | NC | DQ15 | DQ6 | | F | NC | DQ30 | DQ21 | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{\text{DD}}$ | $V_{DDQ}$ | NC | NC | DQ5 | | G | NC | DQ31 | DQ22 | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ14 | | н | /DOFF | $V_{REF}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{REF}$ | ZQ | | J | NC | NC | DQ32 | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{\text{DD}}$ | $V_{DDQ}$ | NC | DQ13 | DQ4 | | K | NC | NC | DQ23 | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | NC | DQ12 | DQ3 | | L | NC | DQ33 | DQ24 | $V_{DDQ}$ | Vss | Vss | Vss | $V_{DDQ}$ | NC | NC | DQ2 | | M | NC | NC | DQ34 | Vss | Vss | Vss | Vss | Vss | NC | DQ11 | DQ1 | | N | NC | DQ35 | DQ25 | Vss | SA | SA | SA | Vss | NC | NC | DQ10 | | Р | NC | NC | DQ26 | SA | SA | QVLD | SA | SA | NC | DQ9 | DQ0 | | R | TDO | TCK | SA | SA | SA | ODT | SA | SA | SA | TMS | TDI | **Notes 1.** Address expansion order for future higher density SRAMs: $10A \rightarrow 2A \rightarrow 7A \rightarrow 5B$ . ### R1QEA7218 series (Top View) | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-------|-----------|-----------|-----------|----------|-----------------|----------|-----------|-----------|-----------|-----| | Α | /CQ | SA | SA | R-/W | /BW1 | /K | NC | /LD | SA | SA | CQ | | В | NC | DQ9 | NC | SA | NC | K | /BW0 | SA | NC | NC | DQ8 | | С | NC | NC | NC | Vss | SA | NC | SA | Vss | NC | DQ7 | NC | | D | NC | NC | DQ10 | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | NC | NC | | Е | NC | NC | DQ11 | $V_{DDQ}$ | Vss | Vss | Vss | $V_{DDQ}$ | NC | NC | DQ6 | | F | NC | DQ12 | NC | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ5 | | G | NC | NC | DQ13 | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | NC | NC | | н | /DOFF | $V_{REF}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{REF}$ | ZQ | | J | NC | NC | NC | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | NC | DQ4 | NC | | K | NC | NC | DQ14 | $V_{DDQ}$ | $V_{DD}$ | Vss | $V_{DD}$ | $V_{DDQ}$ | NC | NC | DQ3 | | L | NC | DQ15 | NC | $V_{DDQ}$ | Vss | Vss | Vss | $V_{DDQ}$ | NC | NC | DQ2 | | M | NC | NC | NC | Vss | Vss | Vss | Vss | Vss | NC | DQ1 | NC | | N | NC | NC | DQ16 | Vss | SA | SA | SA | Vss | NC | NC | NC | | Р | NC | NC | DQ17 | SA | SA | QVLD | SA | SA | NC | NC | DQ0 | | R | TDO | TCK | SA | SA | SA | ODT | SA | SA | SA | TMS | TDI | **Notes 1.** Address expansion order for future higher density SRAMs: $10A \rightarrow 2A \rightarrow 7A \rightarrow 5B$ . ## **Pin Description** | Name | I/O type | Descriptions | Notes | |------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | SAx | Input | Synchronous address inputs: These inputs are registered and must meet the setup and hold times around the rising edge of K. All transactions operate on a burst-of-four words (two clock periods of bus activity). SA0 and SA1 are used as the lowest two address bits for burst READ and burst WRITE operations permitting a random burst start address on ×18 and ×36 of DDR II (not II+) devices. These inputs are ignored when device is deselected or once burst operation is in progress. | | | /LD | Input | Synchronous load: This input is brought low when a bus cycle sequence is to be defined. This definition includes address and READ / WRITE direction. All transactions operate on a burst-of-four data (two clock periods of bus activity). | | | R-/W | Input | Synchronous read / write Input: When /LD is low, this input designates the access type (READ when R-/W is high, WRITE when R-/W is low) for the loaded address. R-/W must meet the setup and hold times around the rising edge of K. | | | /BWx | Input | Synchronous byte writes: When low, these inputs cause their respective byte to be registered and written during WRITE cycles. These signals are sampled on the same edge as the corresponding data and must meet setup and hold times around the rising edges of K and /K for each of the two rising edges comprising the WRITE cycle. See Byte Write Truth Table for signal to data relationship. | | | K, /K | Input | Input clock: This input clock pair registers address and control inputs on the rising edge of K, and registers data on the rising edge of K and the rising edge of /K. /K is ideally 180 degrees out of phase with K. All synchronous inputs must meet setup and hold times around the clock rising edges. These balls cannot remain VREF level. | | | /DOFF | Input | DLL/PLL disable: When low, this input causes the DLL/PLL to be bypassed for stable, low frequency operation. | | | TMS<br>TDI | Input | IEEE1149.1 test inputs: 1.8 V I/O levels. These balls may be left not connected if the JTAG function is not used in the circuit. | | | TCK | Input | IEEE1149.1 clock input: 1.8 V I/O levels. This ball must be tied to Vss if the JTAG function is not used in the circuit. | | | ZQ | Input | Output impedance matching input: This input is used to tune the device outputs to the system data bus impedance. DQ and CQ output impedance are set to $0.2 \times RQ$ , where RQ is a resistor from this ball to ground. This ball can be connected directly to $V_{DDQ}$ , which enables the minimum impedance mode. This ball cannot be connected directly to $V_{SS}$ or left unconnected. In ODT (On Die Termination) enable devices, the ODT termination values tracks the value of RQ. The ODT range is selected by ODT control input. | | | ODT | Input | ODT control: <b>When low</b> ; [Option 1] Low range mode is selected. The impedance range is between 52 $\Omega$ and 105 $\Omega$ (Thevenin equivalent), which follows 0.3 x RQ for 175 $\Omega \leq RQ \leq 350 \Omega$ . [Option 2] ODT is disabled. <b>When high</b> ; High range mode is selected. The impedance range is between 105 $\Omega$ and 150 $\Omega$ (Thevenin equivalent), which follows 0.6 x RQ for 175 $\Omega \leq RQ \leq 250 \Omega$ . <b>When floating</b> ; [Option 1] High range mode is selected. [Option 2] ODT is disabled. | 1 | | Name | I/O type | Descriptions | Notes | |------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | DQ0 to<br>DQn | Input<br>/Output | Synchronous data I/Os: Input data must meet setup and hold times around the rising edges of K and /K. Output data is synchronized to the respective C and /C, or to the respective K and /K if C and /C are tied high. The ×18 device uses DQ0~DQ17. DQ18~DQ35 should be treated as NC pin. The ×36 device uses DQ0~DQ35. | | | CQ, /CQ | Output | Synchronous echo clock outputs: The edges of these outputs are tightly matched to the synchronous data outputs and can be used as a data valid indication. These signals run freely and do not stop when DQ tristates. | | | TDO | Output | IEEE 1149.1 test output: 1.8 V I/O level. | | | QVLD | Output | Valid output indicator: The Q Valid indicates valid output data. QVLD is edge aligned with CQ and /CQ. | | | V <sub>DD</sub> | Supply | Power supply: 1.8 V nominal. See DC Characteristics and Operating Conditions for range. | 2 | | V <sub>DDQ</sub> | Supply | Power supply: Isolated output buffer supply. Nominally 1.5 V. See DC Characteristics and Operating Conditions for range. | 2 | | Vss | Supply | Power supply: Ground. | 2 | | VREF | - | HSTL input reference voltage: Nominally V <sub>DDQ</sub> /2, but may be adjusted to improve system noise margin. Provides a reference voltage for the HSTL input buffers. | | | NC | - | No connect: These pins can be left floating or connected to 0V $\sim$ VDDQ. | | **Notes 1.** Renesas status: Option 1 = Available, Option 2 = Possible. **2.** All power supply and ground balls must be connected for proper operation of the device. ### **Block Diagram** R1QBA7236 / R1QBA7218 / R1QEA7236 / R1QEA7218 series Note 1. C and /C pins do not exist in II+ series parts. ### **General Description** #### **Power-up and Initialization Sequence** - V<sub>DD</sub> must be stable before K, /K clocks are applied. - Recommended voltage application sequence : $V_{SS} \rightarrow V_{DD} \rightarrow V_{DDQ} \& V_{REF} \rightarrow V_{IN}$ . (0 V to $V_{DD}$ , $V_{DDQ} < 200$ ms) - Apply $V_{REF}$ after $V_{DDQ}$ or at the same time as $V_{DDQ}$ . - Then execute either one of the following three sequences. - 1. Single Clock Mode (C and /C tied high) - Drive /DOFF high (/DOFF can be tied high from the start). - Then provide stable clocks (K, /K) for at least 1024 cycles (II series) or 20 us (II+ series). These meet the QDR common specification of 20 us. When the operating frequency is less than 180 MHz, 2048 cycles are required (II series). - 2. Double Clock Mode (C and /C control outputs) (II series only) - Drive /DOFF high (/DOFF can be tied high from the start) - Then provide stable clocks (K, /K, C, /C) for at least 1024 cycles. This meets the QDR common specification of 20 us. When the operating frequency is less than 180 MHz, 2048 cycles are required. - 3. DLL/PLL Off Mode (/DOFF tied low) - In the "NOP and setup stage", provide stable clocks (K, /K) for at least 1024 cycles (II series) or 20 us (II+ series). These meet the QDR common specification of 20 us. #### **DLL/PLL Constraints** - 1. DLL/PLL uses K clock as its synchronizing input. The input should have low phase jitter which is specified as $t_{KC}$ var. - 2. The lower end of the frequency at which the DLL/PLL can operate is 120 MHz. (Please refer to AC Characteristics table for detail.) - 3. When the operating frequency is changed or /DOFF level is changed, setup cycles are required again. #### **Programmable Output Impedance** 1. Output buffer impedance can be programmed by terminating the ZQ ball to $V_{SS}$ through a precision resistor (RQ). The value of RQ is five times the output impedance desired. The allowable range of RQ to guarantee impedance matching with a tolerance of 15% is 250 $\Omega$ typical. The total external capacitance of ZQ ball must be less than 7.5 pF. #### QVLD (Valid data indicator) 1. QVLD is provided on the QDR-II+ and DDR-II+ to simplify data capture on high speed systems. The Q Valid indicates valid output data. QVLD is activated half cycle before the read data for the receiver to be ready for capturing the data. QVLD is inactivated half cycle before the read finish for the receiver to stop capturing the data. QVLD is edge aligned with CQ and /CQ. #### **ODT (On Die Termination)** R1QD, R1QE series - To reduce reflection which produces noise and lowers signal quality, the signals should be terminated, especially at high frequency. Renesas offers ODT on the input signals to QDR-II+ and DDR-II+ family of devices. (See the ODT pin table) - 2. In ODT enable devices, the ODT termination values tracks the value of RQ. The ODT range is selected by ODT control input. (See the ODT range table) - 3. In DDR-II+ devices having common I/O bus, ODT is automatically enabled when the device inputs data and disabled when the device outputs data. - 4. There is no difference in AC timing characteristics between the SRAMs with ODT and SRAMs without ODT. - 5. There is no increase in the I<sub>DD</sub> of SRAMs with ODT, however, there is an increase in the I<sub>DDQ</sub> (current consumption from the I/O voltage supply) with ODT. #### **ODT** range | ODT control pin | Thevenin equivalent | Thevenin equivalent resistance (R <sub>THEV</sub> ) | | | | | | | |-----------------|---------------------|-----------------------------------------------------|---|------|--|--|--|--| | | Option 1 | Option 2 | - | 6 | | | | | | Low | 0.3 × RQ | (ODT disable) | Ω | 1, 4 | | | | | | High | 0.6 × RQ | 0.6 × RQ | Ω | 2, 5 | | | | | | Floating | 0.6 × RQ | (ODT disable) | Ω | 3 | | | | | - **Notes 1.** Allowable range of RQ for Option 1 to guarantee impedance matching a tolerance of $\pm$ 20 % is 175 $\Omega \le RQ \le 350 \ \Omega$ . - **2.** Allowable range of RQ to guarantee impedance matching a tolerance of $\pm$ 20 % is 175 $\Omega$ $\leq$ RQ $\leq$ 250 $\Omega$ . - **3.** Allowable range of RQ for Option 1 to guarantee impedance matching a tolerance of $\pm$ 20 % is 175 $\Omega \le RQ \le 250 \ \Omega$ . - **4.** At option 1, ODT control pin is connected to $V_{DDQ}$ through 3.5 k $\Omega$ . Therefore it is recommended to connect it to $V_{SS}$ through less than 100 $\Omega$ to make it low. - **5.** At option 2, ODT control pin is connected to $V_{SS}$ through 3.5 k $\Omega$ . Therefore it is recommended to connect it to $V_{DDQ}$ through less than 100 $\Omega$ to make it high. - **6.** Renesas status: Option 1 = Available, Option 2 = Possible. If you need devices with option 2, please contact Renesas sales office. #### Thevenin termination ODT pin R1QD, R1QE series | | | ODT On/Off timing | | Notes | |---------------------------------------------------------|---------------------|-------------------------|-------------|-------| | Pin name | | Opti | on 2 | | | riii iiaiiie | Option 1 | Option 1 ODT pin = High | | 3 | | | | ODI pili = Tilgii | or Floating | | | D <sub>0</sub> ~ D <sub>n</sub> in separate I/O devices | Alwa | ys On | Always Off | 1 | | | Off: First Read Com | nmand | | | | | + Read Late | ency | | | | $DQ_0 \sim DQ_0$ | - 0.5 cycle | | | | | in common I/O devices | On: Last Read Com | nmand | Always Off | 2 | | in common i/O devices | + Read Late | ency | | | | | + BL/2 cycle | e + 0.5 cycle | | | | | (See below timing o | hart) | | | | /BW <sub>x</sub> | Alwa | ys On | Always Off | | | K, /K | Alwa | ys On | Always Off | | - Notes 1. Separate I/O devices is R1QD series. - 2. Common I/O devices is R1QE series. - **3.** Renesas status: Option 1 = Available, Option 2 = Possible. If you need devices with option 2, please contact Renesas sales office. #### ODT on/off Timing Chart for R1QE series (DDR II+, Burst Length=2, Read Latency=2.5 cycle) Note 1. ODT on/off switching timings are edge aligned with CQ or /CQ. #### **K Truth Table** | Operation | K | /LD | R-/W | DQ | | | | | |---------------------------------------------------|----------|---------|------|----------------|------------|-----------|-----------|--| | Write Cycle : Load | | Data in | | | | | | | | address, input write data on consecutive K and /K | 1 | L | L | Input data | | D(A1) | D(A2) | | | rising edges | | | | Input clock | | K(t+1) ↑ | /K(t+1) ↑ | | | | | | | Data out | | | | | | Read Cycle : Load | | | | Output data | | Q(A1) | Q(A2) | | | address, output read data on consecutive C and /C | <b>↑</b> | L | Н | Input | RL*8 = 1.5 | /C(t+1) ↑ | C(t+2) ↑ | | | rising edges | | | | clock | RL = 2.0 | C(t+2) ↑ | /C(t+2) ↑ | | | | | | | for Q | RL = 2.5 | /C(t+2) ↑ | C(t+3) ↑ | | | NOP (No operation) | 1 | Н | × | High-Z | | | | | | Standby (Clock stopped) | Stopped | × | × | Previous state | | | | | **Notes 1.** H: high level, L: low level, ×: don't care, ↑: rising edge. - **2.** Data inputs are registered at K and /K rising edges. Data outputs are delivered at C and /C rising edges, except if C and /C are high, then data outputs are delivered at K and /K rising edges. - **3.** /LD and R-/W must meet setup/hold times around the rising edges (low to high) of K and are registered at the rising edge of K. - 4. This device contains circuitry that will ensure the outputs will be in High-Z during power-up. - **5.** Refer to state diagram and timing diagrams for clarification. - **6.** When clocks are stopped, the following cases are recommended; the case of K = low, /K = high, C = low and /C = high, or the case of K = high, /K = low, C = high and /C = low. This condition is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically. - **7.** A1 refers to the address input during a WRITE or READ cycle. A2 refers to the next internal burst address in accordance with the linear burst sequence. - **8.** RL = Read Latency (unit = cycle). ### **Byte Write Truth Table (x36)** | Operation | K | /K | /BW0 | /BW1 | /BW2 | /BW3 | |------------------|---|----|------|------|------|------| | Write D0 to D35 | 1 | - | L | L | L | L | | White Bo to Boo | - | 1 | L | L | L | L | | Write D0 to D8 | 1 | - | L | Н | Н | Н | | | - | 1 | L | Н | Н | Н | | Write D9 to D17 | 1 | - | Н | L | Н | Н | | | - | 1 | Н | L | Н | Н | | Write D18 to D26 | 1 | - | Н | Н | L | Н | | | - | 1 | Н | Н | L | Н | | Write D27 to D35 | 1 | - | Н | Н | Н | L | | | - | 1 | Н | Н | Н | L | | Write nothing | 1 | - | Н | Н | Н | Н | | | - | 1 | Н | Н | Н | Н | Notes 1. H: high level, L: low level, ↑: rising edge. **2.** Assumes a WRITE cycle was initiated. /BWx can be altered for any portion of the BURST WRITE operation provided that the setup and hold requirements are satisfied. ### **Byte Write Truth Table (x18)** | Operation | К | /K | /BW0 | /BW1 | |------------------|----------|----|------|------| | Write D0 to D17 | <b>↑</b> | - | L | L | | Wille Bo to B 17 | - | 1 | L | L | | Write D0 to D8 | 1 | - | L | Н | | Willo Bo to Bo | - | 1 | L | Н | | Write D9 to D17 | 1 | - | Н | L | | Willo Bo to B II | - | 1 | Н | L | | Write nothing | 1 | - | Н | Н | | Trine nothing | - | 1 | Н | Н | **Notes 1.** H: high level, L: low level, ↑: rising edge. **2.** Assumes a WRITE cycle was initiated. /BWx can be altered for any portion of the BURST WRITE operation provided that the setup and hold requirements are satisfied. ### **Bus Cycle State Diagram** **Notes 1.** SA0 is internally advanced in accordance with the burst order table. Bus cycle is terminated at the end of this sequence (burst count = 2). 2. State machine control timing sequence is controlled by K. ### **Absolute Maximum Ratings** | Parameter | Symbol | Rating | Unit | Notes | |---------------------------|------------------|------------------------------------------------|------|-------| | Input voltage on any ball | Vin | -0.5 to V <sub>DD</sub> + 0.5<br>(2.5 V max.) | V | 1, 4 | | Input/output voltage | V <sub>I/O</sub> | -0.5 to V <sub>DDQ</sub> + 0.5<br>(2.5 V max.) | V | 1, 4 | | Core supply voltage | V <sub>DD</sub> | -0.5 to 2.5 | V | 1, 4 | | Output supply voltage | V <sub>DDQ</sub> | -0.5 to V <sub>DD</sub> | V | 1, 4 | | Junction temperature | Tj | +125 (max) | °C | 5 | | Storage temperature | T <sub>STG</sub> | -55 to +125 | °C | | - **Notes 1.** All voltage is referenced to V<sub>SS</sub>. - 2. Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted the Operation Conditions. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. - **3.** These CMOS memory circuits have been designed to meet the DC and AC specifications shown in the tables after thermal equilibrium has been established. - **4.** The following supply voltage application sequence is recommended: V<sub>SS</sub>, V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>REF</sub> then V<sub>IN</sub>. Remember, according to the Absolute Maximum Ratings table, V<sub>DDQ</sub> is not to exceed 2.5 V, whatever the instantaneous value of V<sub>DDQ</sub>. - **5.** Some method of cooling or airflow should be considered in the system. (Especially for high frequency or ODT parts) ### **Recommended DC Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------|---------------------|------------------------|------|------------------------|------|---------| | Power supply voltage – core | $V_{DD}$ | 1.7 | 1.8 | 1.9 | V | 1 | | Power supply voltage – I/O | V <sub>DDQ</sub> | 1.4 | 1.5 | $V_{DD}$ | V | 1, 2 | | Input reference voltage – I/O | V <sub>REF</sub> | 0.68 | 0.75 | 0.95 | V | 3 | | Input high voltage | V <sub>IH(DC)</sub> | V <sub>REF</sub> + 0.1 | - | V <sub>DDQ</sub> + 0.3 | V | 1, 4, 5 | | Input low voltage | V <sub>IL(DC)</sub> | -0.3 | - | V <sub>REF</sub> – 0.1 | V | 1, 4, 5 | - **Notes 1.** At power-up, $V_{DD}$ and $V_{DDQ}$ are assumed to be a linear ramp from 0V to $V_{DD}$ (min.) or $V_{DDQ}$ (min.) within 200ms. During this time $V_{DDQ} < V_{DD}$ and $V_{IH} < V_{DDQ}$ . During normal operation, $V_{DDQ}$ must not exceed $V_{DD}$ . - 2. Please pay attention to T<sub>j</sub> not to exceed the temperature shown in the absolute maximum ratings table due to current from V<sub>DDQ</sub>. - 3. Peak to peak AC component superimposed on $V_{REF}$ may not exceed 5% of $V_{REF}$ . - These are DC test criteria. The AC V<sub>IH</sub> / V<sub>IL</sub> levels are defined separately to measure timing parameters. - **5.** Overshoot: $V_{IH(AC)} \le V_{DDQ} + 0.5 \text{ V for } t \le t_{KHKH}/2$ Undershoot: $V_{IL(AC)} \ge -0.5 \text{ V for } t \le t_{KHKH}/2$ During normal operation, V<sub>IH(DC)</sub> must not exceed V<sub>DDQ</sub> and V<sub>IL(DC)</sub> must not be lower than V<sub>SS</sub>. #### **DC Characteristics** $T_a = -40 \sim +85^{\circ}C$ $V_{DD} = 1.8V \pm 0.1V$ , $V_{DDQ} = 1.5V$ , $V_{REF} = 0.75V$ #### **Operating Supply Current (Write / Read)** Symbol = $I_{DD}$ . Unit = mA. | | | | Latency | | | Frequency (max)<br>(MHz) | 533 | 500 | 400 | 300 | 250 | 200 | |----|-----------------|-----------------|---------|-----|-------------------|--------------------------|-------|------|------|------|------|------| | No | Product<br>Type | Burst<br>Length | (Cycle) | ODT | Organi-<br>zation | Cycle Time (min)<br>(ns) | 1.875 | 2.00 | 2.50 | 3.30 | 4.00 | 5.00 | | | | | | | | Speed bin | -19 | -20 | -25 | -33 | -4 | 10 | | 1 | | | | | x 9 | R1Q2A7209ABB-yy | | | | | 760 | 670 | | 2 | | B2 | | | x18 | R1Q2A7218ABB-yy | | | | | 890 | 780 | | 3 | QDR II | | | | x36 | R1Q2A7236ABB-yy | | | | | 950 | 830 | | 4 | | B4 | 1.5 | No | x18 | R1Q3A7218ABB-yy | | | 820 | 730 | | | | 5 | | | | | x36 | R1Q3A7236ABB-yy | | | 850 | 750 | | | | 6 | DDR II | B2 | | | x18 | R1Q4A7218ABB-yy | | | 700 | 630 | | | | 7 | | | | | x36 | R1Q4A7236ABB-yy | | | 760 | 680 | | | | 8 | QDR II+ | B4 | | | x18 | R1QAA7218ABB-yy | 1220 | 1160 | 1070 | | | | | 9 | | | | No | x36 | R1QAA7236ABB-yy | 1280 | 1220 | 1130 | | | | | 10 | DDR II+ | B2 | | | x18 | R1QBA7218ABB-yy | 1030 | 990 | 920 | | | | | 11 | | | 2.0 | | x36 | R1QBA7236ABB-yy | 1110 | 1060 | 990 | | | | | 12 | QDR II+ | B4 | | | x18 | R1QDA7218ABB-yy | 1220 | 1160 | 1070 | | | | | 13 | | | | Yes | x36 | R1QDA7236ABB-yy | 1280 | 1220 | 1130 | | | | | 14 | DDR II+ | B2 | | | x18 | R1QEA7218ABB-yy | 1030 | 990 | 920 | | | | | 15 | | | | | x36 | R1QEA7236ABB-yy | 1110 | 1060 | 990 | | | | | 16 | QDR II+ | B4 | | | x18 | R1QGA7218ABB-yy | | | 980 | | | | | 17 | 52 | | 2.5 | No | x36 | R1QGA7236ABB-yy | | | 1060 | | | | | 18 | DDR II+ | B2 | | No | x18 | R1QHA7218ABB-yy | | | 850 | | | | | 19 | 32 | DDR II+ B2 | | | x36 | R1QHA7236ABB-yy | | | 910 | | | | **Notes 1.** "yy" represents the speed bin. "R1QDA7236ABB-20" can operate at 500 MHz(max) of frequency, for example. - 2. All inputs (except ZQ, $V_{\text{REF}}$ ) are held at either $V_{\text{IH}}$ or $V_{\text{IL}}$ . - **3.** $I_{OUT} = 0$ mA. $V_{DD} = V_{DD}$ max, $t_{KHKH} = t_{KHKH}$ min. - **4.** Operating supply currents (I<sub>DD</sub>) are measured at 100% bus utilization. I<sub>DD</sub> of QDR family is current of device with 100% write and 100% read cycle. I<sub>DD</sub> of DDR family is current of device with 100% write cycle (if I<sub>DD</sub>(Write) > I<sub>DD</sub>(Read)) or 100% read cycle (if I<sub>DD</sub>(Write) < I<sub>DD</sub>(Read)). ### **Standby Supply Current (NOP)** $Symbol = I_{SB1}. \ Unit = mA.$ | | | | Latanav | | | Frequency (max)<br>(MHz) | 533 | 500 | 400 | 300 | 250 | 200 | |----|-----------------|-----------------|---------|-----|-------------------|--------------------------|-------|------|------|------|------|------| | No | Product<br>Type | Burst<br>Length | (Cycle) | ODT | Organi-<br>zation | Cycle Time (min)<br>(ns) | 1.875 | 2.00 | 2.50 | 3.30 | 4.00 | 5.00 | | | | | | | | Speed bin | -19 | -20 | -25 | -33 | -4 | 10 | | 1 | | | | | x 9 | R1Q2A7209ABB-yy | | | | | 570 | 510 | | 2 | | B2 | | | x18 | R1Q2A7218ABB-yy | | | | | 670 | 600 | | 3 | QDR II | | | | x36 | R1Q2A7236ABB-yy | | | | | 710 | 630 | | 4 | | B4 | 1.5 | No | x18 | R1Q3A7218ABB-yy | | | 590 | 520 | | | | 5 | | 2. | | | x36 | R1Q3A7236ABB-yy | | | 610 | 540 | | | | 6 | DDR II | B2 | | | x18 | R1Q4A7218ABB-yy | | | 610 | 560 | | | | 7 | DBIX III | 52 | | | x36 | R1Q4A7236ABB-yy | | | 670 | 610 | | | | 8 | QDR II+ | B4 | | | x18 | R1QAA7218ABB-yy | 870 | 830 | 780 | | | | | 9 | QDIV | 2. | | No | x36 | R1QAA7236ABB-yy | 910 | 870 | 810 | | | | | 10 | DDR II+ | B2 | | | x18 | R1QBA7218ABB-yy | 870 | 840 | 780 | | | | | 11 | BBICIII | 52 | 2.0 | | x36 | R1QBA7236ABB-yy | 960 | 920 | 860 | | | | | 12 | QDR II+ | B4 | 2.0 | | x18 | R1QDA7218ABB-yy | 870 | 830 | 780 | | | | | 13 | QDIV | 2. | | Yes | x36 | R1QDA7236ABB-yy | 910 | 870 | 810 | | | | | 14 | DDR II+ | B2 | | 100 | x18 | R1QEA7218ABB-yy | 870 | 840 | 780 | | | | | 15 | BBICIII | 52 | | | x36 | R1QEA7236ABB-yy | 960 | 920 | 860 | | | | | 16 | QDR II+ | B4 | | | x18 | R1QGA7218ABB-yy | | | 720 | | | | | 17 | QDIVIII | 57 | 2.5 | No | x36 | R1QGA7236ABB-yy | | | 770 | | | | | 18 | DDR II+ | B2 | 2.5 | No | x18 | R1QHA7218ABB-yy | | | 720 | | | | | 19 | JUN III | + B2 | | | x36 | R1QHA7236ABB-yy | | | 790 | | | | **Notes 1.** "yy" represents the speed bin. "R1QDA7236ABB-20" can operate at 500 MHz(max) of frequency, for example. - 2. $I_{OUT} = 0$ mA. $V_{DD} = V_{DD}$ max, $t_{KHKH} = t_{KHKH}$ min. - 3. All address / data inputs are static at either $V_{IN} > V_{IH}$ or $V_{IN} < V_{IL}$ . - **4.** Reference value. (Condition = NOP currents are valid when entering NOP after all pending READ and WRITE cycles are completed.) #### **Leakage Currents & Output Voltage** | Parameter | Symbol | Min | Max | Unit | Test condition | Notes | |------------------------|--------------------------|----------------------------|--------------------|------|----------------------------|---------| | Input leakage current | ILI | -2 | 2 | μА | | 10 | | Output leakage current | I <sub>LO</sub> | -5 | 5 | μΑ | | 11 | | Output high voltage | V <sub>OH</sub><br>(Low) | V <sub>DDQ</sub> - 0.2 | V <sub>DDQ</sub> | V | I <sub>OH</sub> ≤ 0.1 mA | 8, 9 | | | Vон | V <sub>DDQ</sub> /2 – 0.12 | $V_{DDQ}/2 + 0.12$ | V | | 6, 8, 9 | | Output low voltage | V <sub>OL</sub><br>(Low) | V <sub>SS</sub> | 0.2 | V | $I_{OL} \leq 0.1 \ mA$ | 8, 9 | | | Vol | $V_{DDQ}/2 - 0.12$ | $V_{DDQ}/2 + 0.12$ | V | | 7, 8, 9 | Notes 1. All inputs (except ZQ, VREF) are held at either VIH or VIL. - 2. $I_{OUT} = 0 \text{ mA}$ . $V_{DD} = V_{DD} \text{ max}$ , $t_{KHKH} = t_{KHKH} \text{ min}$ . - 3. Operating supply currents (I<sub>DD</sub>) are measured at 100% bus utilization. I<sub>DD</sub> of QDR family is current of device with 100% write and 100% read cycle. I<sub>DD</sub> of DDR family is current of device with 100% write cycle (if I<sub>DD</sub>(Write) > I<sub>DD</sub>(Read)) or 100% read cycle (if I<sub>DD</sub>(Write) < I<sub>DD</sub>(Read)). - **4.** All address / data inputs are static at either $V_{IN} > V_{IH}$ or $V_{IN} < V_{IL}$ . - **5.** Reference value. (Condition = NOP currents are valid when entering NOP after all pending READ and WRITE cycles are completed.) - **6.** Outputs are impedance-controlled. $|I_{OH}| = (V_{DDQ}/2)/(RQ/5)$ for values of 175 $\Omega \le RQ \le 350 \ \Omega$ . - 7. Outputs are impedance-controlled. $I_{OL} = (V_{DDQ}/2)/(RQ/5)$ for values of 175 $\Omega \le RQ \le 350 \ \Omega$ . - 8. AC load current is higher than the shown DC values. AC I/O curves are available upon request. - 9. HSTL outputs meet JEDEC HSTL Class I and Class II standards. - **10.** $0 \le V_{IN} \le V_{DDQ}$ for all input balls (except $V_{REF}$ , ZQ, TCK, TMS, TDI ball). If R1QD and R1QE series, balls with ODT do not follow this spec. - **11.** $0 \le V_{OUT} \le V_{DDQ}$ (except TDO ball), output disabled. #### **Thermal Resistance** | Parameter | Symbol | Airflow | Тур | Unit | Test condition | Notes | |---------------------|--------|---------|------|------|------------------|-------| | Junction to Ambient | hetaJA | 1 m/s | 11.0 | °C/W | EIA/JEDEC JESD51 | 1 | | Junction to Case | hetaJA | - | 4.4 | 0, | 2 402320 020301 | · | Notes 1. These parameters are calculated under the condition. These are reference values. 2. $$T_i = T_a + \theta_{JA} \times Pd$$ $$T_j = T_c + \theta_{JC} \times Pd$$ where T<sub>i</sub>: Junction temperature when the device has achieved a steady-state after application of Pd (°C) Ta: Ambient temperature (°C) T<sub>c</sub>: Temperature of external surface of the package or case (°C) $\theta_{\text{JA}}$ : Thermal resistance from junction-to-ambient (°C/W) θ<sub>JC</sub>: Thermal resistance from junction-to-case (package) (°C/W) Pd: Power dissipation that produced change in junction temperature (W) (cf.JESD51-2A) ### Capacitance $T_a = +25$ °C, Frequency = 1.0MHz, $V_{DD} = 1.8V$ , $V_{DDQ} = 1.5V$ | Parameter | Symbol | Min | Тур | Max | Unit | Test condition | Notes | |---------------------------------------------------------------------------------|------------------|-----|-----|-----|------|-----------------------|-------| | Input capacitance<br>(SA, /R, /W, /BW, D <sub>(separate)</sub> ) | Cin | - | 4 | 5 | pF | V <sub>IN</sub> = 0 V | 1, 2 | | Clock input capacitance<br>(K, /K, C, /C) | C <sub>CLK</sub> | ı | 4 | 5 | pF | $V_{CLK} = 0 V$ | 1, 2 | | Output capacitance (Q <sub>(separate)</sub> , DQ <sub>(common)</sub> , CQ, /CQ) | C <sub>I/O</sub> | 1 | 5 | 6 | pF | $V_{I/O} = 0 V$ | 1, 2 | **Notes 1.** These parameters are sampled and not 100% tested. 2. Except JTAG (TCK, TMS, TDI, TDO) pins. ### **AC Test Conditions** #### Input waveform Rise/fall time $\leq 0.3$ ns ### **Output waveform** #### **Output load conditions** ### **AC Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |--------------------|---------------------|------------------------|-----|------------------------|------|------------| | Input high voltage | V <sub>IH(AC)</sub> | V <sub>REF</sub> + 0.2 | - | - | V | 1, 2, 3, 4 | | Input low voltage | VIL(AC) | - | - | V <sub>REF</sub> – 0.2 | V | 1, 2, 3, 4 | ### Notes 1. All voltages referenced to Vss (GND). During normal operation, V<sub>DDQ</sub> must not exceed V<sub>DD</sub>. - 2. These conditions are for AC functions only, not for AC parameter test. - 3. Overshoot: $V_{IH(AC)} \le V_{DDQ} + 0.5 V$ for $t \le t_{KHKH}/2$ Undershoot: $V_{IL(AC)} \ge -0.5 \text{ V for } t \le t_{KHKH}/2$ Control input signals may not have pulse widths less than tkhkl(min) or operate at cycle rates less than tkhkl(min). - 4. To maintain a valid level, the transitioning edge of the input must: - a. Sustain a constant slew rate from the current AC level through the target AC level, VIL(AC) or VIH(AC). - b. Reach at least the target AC level. - c. After the AC target level is reached, continue to maintain at least the target DC level, $V_{IL(DC)}$ or $V_{IH(DC)}$ . # AC Characteristics (QDR-II+, DDR-II+ series, Read Latency = 2.5cycle) Ta = -40 ~ +85°C $V_{DD} = 1.8V \pm 0.1V$ , $V_{DDQ} = 1.5V$ , $V_{REF} = 0.75V$ | | | -1 | 19 | | | | | -2 | 20 | | | | | U | N | |--------------------------------------|-----------------------|-------|------|-------|------|----------|---------|-------|------|-------|------|-------|------|-----------|---------| | Parameter | Symbol | 533 | MHz | 500 | MHz | 450 | MHz | 200 | MHz | 375 | MHz | 333 | MHz | n | o<br>t | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | t | e<br>s | | | | | | | | Clo | ock | | | | l | | | l | l | | Average | | | | | | | | | | | | | | | | | clock<br>cycle time<br>(K, /K) | t <sub>KHKH</sub> | 1.875 | 4.00 | 2.00 | 4.00 | 2.22 | 4.00 | 2.50 | 4.00 | 2.66 | 4.00 | 3.00 | 4.00 | ns | | | Clock high<br>time<br>(K, /K) | t <sub>KHKL</sub> | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | Cy<br>cle | | | Clock low<br>time<br>(K, /K) | t <sub>KLKH</sub> | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | Cy<br>cle | | | Clock to<br>/clock<br>(K to /K) | t <sub>KH/KH</sub> | 0.425 | - | 0.425 | - | 0.425 | - | 0.425 | - | 0.425 | - | 0.425 | - | Cy<br>cle | | | /Clock to<br>clock<br>(/K to K) | t <sub>/KHKH</sub> | 0.425 | - | 0.425 | - | 0.425 | - | 0.425 | - | 0.425 | - | 0.425 | - | Cy<br>cle | | | | | 1 | 1 | | | DLL / PL | L timin | g | 1 | 1 | 1 | 1 | 1 | 1 | | | Clock phase<br>jitter<br>(K, /K) | t <sub>ĸc</sub> var | - | 0.15 | 1 | 0.15 | - | 0.15 | - | 0.20 | - | 0.20 | - | 0.20 | ns | 3 | | Lock time<br>(K) | t <sub>KC</sub> lock | 20 | - | 20 | - | 20 | - | 20 | - | 20 | - | 20 | - | us | 2 | | K static to<br>DLL/PLL<br>reset | t <sub>KC</sub> reset | 30 | = | 30 | = | 30 | - | 30 | - | 30 | - | 30 | - | ns | 7 | | | | | | | | Outpu | t times | | | | l | | | | l | | K, /K high to output valid | t <sub>CHQV</sub> | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | ns | | | K, /K high to output hold | t <sub>CHQX</sub> | -0.45 | - | -0.45 | - | -0.45 | - | -0.45 | - | -0.45 | - | -0.45 | - | ns | | | K, /K high to<br>echo clock<br>valid | t <sub>chcqv</sub> | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | ns | | | K, /K high to<br>echo clock<br>hold | t <sub>CHCQX</sub> | -0.45 | - | -0.45 | - | -0.45 | - | -0.45 | - | -0.45 | - | -0.45 | - | ns | | | CQ, /CQ<br>high to<br>output valid | tсанаv | - | 0.15 | - | 0.15 | - | 0.15 | - | 0.20 | - | 0.20 | - | 0.20 | ns | 4,<br>7 | | CQ, /CQ<br>high to<br>output hold | tсанах | -0.15 | - | -0.15 | - | -0.15 | - | -0.20 | - | -0.20 | - | -0.20 | - | ns | 4,<br>7 | | K, /K high to output high- | tснqz | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | ns | 5,<br>6 | | K, /K high to output low-Z | tchqx1 | -0.45 | - | -0.45 | - | -0.45 | - | -0.45 | - | -0.45 | - | -0.45 | - | ns | 5 | | CQ high to QVLD valid | t <sub>QVLD</sub> | -0.15 | 0.15 | -0.15 | 0.15 | -0.15 | 0.15 | -0.20 | 0.20 | -0.20 | 0.20 | -0.20 | 0.20 | ns | 7 | | | | -1 | 19 | | | | | -2 | 20 | | | | | U | N | |---------------------------------------------------|-------------------|------|-----|------|-----|------|---------|------|---------|------|-----|---------|-----|--------|---------| | Parameter | Symbol | 533 | MHz | 500 | MHz | 450 | 450 MHz | | 200 MHz | | MHz | 333 MHz | | n<br>I | o<br>t | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | t | e<br>s | | Setup times | | | | | | | | | | | | | | | | | Address<br>valid to<br>K rising<br>edge | t <sub>avkh</sub> | 0.30 | - | 0.33 | - | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | ns | 1,<br>8 | | Control<br>inputs<br>valid to<br>K rising<br>edge | t <sub>IVKH</sub> | 0.30 | - | 0.33 | - | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | ns | 1, | | Data-in valid<br>to<br>K, /K rising<br>edge | t <sub>DVKH</sub> | 0.20 | - | 0.22 | - | 0.25 | - | 0.28 | - | 0.28 | - | 0.28 | - | ns | 1,<br>9 | | | 1 | ſ | r | r | r | Hold | times | r | ſ | r | ſ | ſ | r | | | | K rising<br>edge<br>to address<br>hold | t <sub>KHAX</sub> | 0.30 | - | 0.33 | - | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | ns | 1,<br>8 | | K rising edge to control inputs hold | t <sub>KHIX</sub> | 0.30 | - | 0.33 | - | 0.40 | - | 0.40 | - | 0.40 | - | 0.40 | - | ns | 1, | | K, /K rising<br>edge<br>to data-in<br>hold | t <sub>KHDX</sub> | 0.20 | - | 0.22 | - | 0.25 | - | 0.28 | - | 0.28 | - | 0.28 | - | ns | 1, | - **Notes 1.** This is a synchronous device. All addresses, data and control lines must meet the specified setup and hold times for all latching clock edges. - 2. $V_{DD}$ and $V_{DDQ}$ slew rate must be less than 0.1 V DC per 50 ns for DLL/PLL lock retention. DLL/PLL lock time begins once $V_{DD}$ , $V_{DDQ}$ and input clock are stable. - It is recommended that the device is kept inactive during these cycles. - This specification meets the QDR common spec. of 20 us. - **3.** Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge. - **4.** Echo clock is very tightly controlled to data valid / data hold. By design, there is a $\pm 0.1$ ns variation from echo clock to data. The datasheet parameters reflect tester guardbands and test setup variations. - **5.** Transitions are measured $\pm 100$ mV from steady-state voltage. - **6.** At any given voltage and temperature tchqz is less than tchqx1 and tchqv. - 7. These parameters are sampled. - **8.** tavkh, tivkh, tkhax, tkhix spec is determined by the actual frequency regardless of Part Number (Marking Name). The following is the spec for the actual frequency. - 0.30 ns for ≤533MHz & >500MHz - 0.33 ns for ≤500MHz & >450MHz - 0.40 ns for ≤450MHz & ≥250MHz - **9.** t<sub>DVKH</sub>, t<sub>KHDX</sub> spec is determined by the actual frequency regardless of Part Number (Marking Name). The following is the spec for the actual frequency. - 0.20 ns for ≤533MHz & >500MHz - 0.22 ns for ≤500MHz & >450MHz - 0.25 ns for ≤450MHz & >400MHz - 0.28 ns for ≤400MHz & ≥250MHz - **Remarks 1.** Test conditions as specified with the output loading as shown in AC Test Conditions unless otherwise noted. - 2. Control input signals may not be operated with pulse widths less than tkhkl (min). - **3.** V<sub>DDQ</sub> is +1.5 V DC. V<sub>REF</sub> is +0.75 V DC. - **4.** Control signals are /R, /W (QDR series), /LD, R-/W (DDR series), /BW, /BW0, /BW1, /BW2 and /BW3. Setup and hold times of /BWx signals must be the same as those of Data-in signals. ### **Timing Waveforms** #### Read and Write Timing (DDRII+, B2, Read Latency = 2.5 cycle) - **Notes 1.** Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, etc. - **2.** Outputs are disabled (High-Z) N clock cycle after the last read cycle. Here, $N = Read\ Latency + Burst\ Length \times 0.5$ . - **3.** In this example, if address A8 = A7, then data Q80 = D70, Q81 = D71, etc. Write data is forwarded immediately as read results. - **4.** To control read and write operations, /BW signals must operate at the same timing as Data-in signals. - **5.** The third NOP cycle is not necessary for correct device operation; however, at high clock frequencies it may be required to prevent bus contention. ### **JTAG Specification** These products support a limited set of JTAG functions as in IEEE standard 1149.1. #### **Disabling the Test Access Port** It is possible to use this device without utilizing the TAP. To disable the TAP controller without interfering with normal operation of the device, TCK must be tied to Vss to preclude mid level inputs. TDI and TMS are internally pulled up and may be unconnected, or may be connected to $V_{DD}$ through a pull up resistor. TDO should be left unconnected. #### **Test Access Port (TAP) Pins** | Symbol I/O | Pin assignments | Description | Notes | |------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | TCK | 2R | Test clock input. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. | | | TMS | 10R | Test mode select. This is the command input for the TAP controller state machine. | | | TDI | 11R | Test data input. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP controller state machine and the instruction that is currently loaded in the TAP instruction. | | | TDO | 1R | Test data output. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. | | **Note 1.** The device does not have TRST (TAP reset). The Test-Logic Reset state is entered while TMS is held high for five rising edges of TCK. The TAP controller state is also reset on SRAM POWER-UP. ### **TAP DC Operating Characteristics** $T_a = -40 \sim +85^{\circ}C$ $V_{DD} = 1.8V \pm 0.1V$ | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------|------------------|------|-----|-----------------------|------|---------------------------------------------------------| | Input high voltage | V <sub>IH</sub> | +1.3 | - | V <sub>DD</sub> + 0.3 | V | | | Input low voltage | V <sub>IL</sub> | -0.3 | - | +0.5 | V | | | Input leakage current | I⊔ | -5.0 | - | +5.0 | μΑ | $0~V \leq V_{IN} \leq V_{DD}$ | | Output leakage current | ILO | -5.0 | - | +5.0 | μА | $0 \text{ V} \leq V_{IN} \leq V_{DD}$ , output disabled | | Output low voltage | V <sub>OL1</sub> | - | - | 0.2 | V | I <sub>OLC</sub> = 100 μA | | Catput low voltage | V <sub>OL2</sub> | - | - | 0.4 | V | I <sub>OLT</sub> = 2 mA | | Output high voltage | V <sub>OH1</sub> | 1.6 | - | - | V | Іонс = 100 μΑ | | o aspat mgm voltage | V <sub>OH2</sub> | 1.4 | - | - | V | I <sub>OHT</sub> = 2 mA | Notes 1. All voltages referenced to Vss (GND). **2.** At power-up, $V_{DD}$ and $V_{DDQ}$ are assumed to be a linear ramp from 0V to $V_{DD}$ (min.) or $V_{DDQ}$ (min.) within 200ms. During this time $V_{DDQ} < V_{DD}$ and $V_{IH} < V_{DDQ}$ . During normal operation, $V_{DDQ}$ must not exceed $V_{DD}$ . **TAP AC Test Conditions** | Parameter | Symbol | Conditions | Unit | Notes | |---------------------------------------------------------|---------------------------------|-------------|------|-------| | Input timing measurement reference levels | $V_{REF}$ | 0.9 | V | | | Input pulse levels | VIL, VIH | 0 to 1.8 | V | | | Input rise/fall time | t <sub>r</sub> , t <sub>f</sub> | ≤ 1.0 | ns | | | Output timing measurement reference levels | | 0.9 | V | | | Test load termination supply voltage (V <sub>TT</sub> ) | | 0.9 | V | | | Output load | | See figures | | | #### Input waveform ### **Output waveform** ### **Output load condition** ### **TAP AC Operating Characteristics** $T_a = -40 \sim +85^{\circ}C$ $V_{DD} = 1.8V \pm 0.1V$ | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------|-------------------|-----|-----|-----|------|-------| | Test clock (TCK) cycle time | tтнтн | 50 | - | - | ns | | | TCK high pulse width | tтнтL | 20 | - | - | ns | | | TCK low pulse width | tтьтн | 20 | - | - | ns | | | Test mode select (TMS) setup | tмvтн | 5 | - | - | ns | | | TMS hold | tтнмх | 5 | - | - | ns | | | Capture setup | t <sub>CS</sub> | 5 | - | - | ns | 1 | | Capture hold | tсн | 5 | - | - | ns | 1 | | TDI valid to TCK high | tоvтн | 5 | - | - | ns | | | TCK high to TDI invalid | tтнох | 5 | - | - | ns | | | TCK low to TDO unknown | t <sub>TLQX</sub> | 0 | - | - | ns | | | TCK low to TDO valid | t <sub>TLQV</sub> | - | - | 10 | ns | | **Note 1.** tcs + tcH defines the minimum pause in RAM I/O pad transitions to assure pad data capture. ### **TAP Controller Timing Diagram** ### **Test Access Port Registers** | Register name | Length | Symbol | Notes | |------------------------|----------|------------|-------| | Instruction register | 3 bits | IR [2:0] | | | Bypass register | 1 bit | BP | | | ID register | 32 bits | ID [31:0] | | | Boundary scan register | 109 bits | BS [109:1] | | #### **TAP Controller Instruction Set** | IR2 | IR1 | IR0 | Instruction | Description | Notes | |-----|-----|-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | 0 | 0 | 0 | EXTEST | The EXTEST instruction allows circuitry external to the component package to be tested. Boundary scan register cells at output balls are used to apply test vectors, while those at input balls capture test results. Typically, the first test vector to be applied using the EXTEST instruction will be shifted into the boundary scan register using the PRELOAD instruction. Thus, during the Update-IR state of EXTEST, the output driver is turned on and the PRELOAD data is driven onto the output balls. | 1, 2,<br>3, 5 | | 0 | 0 | 1 | IDCODE | The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in capture-DR mode and places the ID register between the TDI and TDO balls in shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the Test-Logic-Reset state. | | | 0 | 1 | 0 | SAMPLE-Z | If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (High-Z), moving the TAP controller into the capture-DR state loads the data in the RAMs input into the boundary scan register, and the boundary scan register is connected between TDI and TDO when the TAP controller is moved to the shift-DR state. | 3, 4, 5 | | 0 | 1 | 1 | RESERVED | The RESERVED instructions are not implemented but are reserved for future use. Do not use these instructions. | | | 1 | 0 | 0 | SAMPLE<br>(/PRELOAD) | When the SAMPLE instruction is loaded in the instruction register, moving the TAP controller into the capture-DR state loads the data in the RAMs input and I/O buffers into the boundary scan register. Because the RAM clock(s) are independent from the TAP clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e., in a metastable state). Although allowing the TAP to SAMPLE metastable input will not harm the device, repeatable results cannot be expected. Moving the controller to shift-DR state then places the boundary scan register between the TDI and TDO balls. | 3, 5 | | 1 | 0 | 1 | RESERVED | - | | | 1 | 1 | 0 | RESERVED | - | | | 1 | 1 | 1 | BYPASS | The BYPASS instruction is loaded in the instruction register when the bypass register is placed between TDI and TDO. This occurs when the TAP controller is moved to the shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. | | - **Notes 1.** Data in output register is not guaranteed if EXTEST instruction is loaded. - **2.** After performing EXTEST, power-up conditions are required in order to return part to normal operation. - **3.** RAM input signals must be stabilized for long enough to meet the TAPs input data capture setup plus hold time (t<sub>CS</sub> plus t<sub>CH</sub>). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the boundary scan register. - **4.** Clock recovery initialization cycles are required after boundary scan. - **5.** For R1QD and R1QE series, ODT is disabled in EXTEST, SAMPLE-Z or SAMPLE mode. ### **Boundary Scan Order** | | | Signal | names | 1 | | 5 11 15 | Signal names | | |-------|---------|----------|----------|---|-------|---------|--------------|------| | Bit # | Ball ID | x18 | x36 | | Bit # | Ball ID | x18 | x36 | | 1 | 6R | NC / ODT | NC / ODT | | 36 | 10E | NC | DQ15 | | 2 | 6P | QVLD | QVLD | | 37 | 10D | NC | NC | | 3 | 6N | SA | SA | | 38 | 9E | NC | NC | | 4 | 7P | SA | SA | | 39 | 10C | DQ7 | DQ17 | | 5 | 7N | SA | SA | | 40 | 11D | NC | DQ16 | | 6 | 7R | SA | SA | | 41 | 9C | NC | NC | | 7 | 8R | SA | SA | | 42 | 9D | NC | NC | | 8 | 8P | SA | SA | | 43 | 11B | DQ8 | DQ8 | | 9 | 9R | SA | SA | | 44 | 11C | NC | DQ7 | | 10 | 11P | DQ0 | DQ0 | | 45 | 9B | NC | NC | | 11 | 10P | NC | DQ9 | | 46 | 10B | NC | NC | | 12 | 10N | NC | NC | | 47 | 11A | CQ | CQ | | 13 | 9P | NC | NC | | 48 | 10A | SA | SA | | 14 | 10M | DQ1 | DQ11 | | 49 | 9A | SA | SA | | 15 | 11N | NC | DQ10 | | 50 | 8B | SA | SA | | 16 | 9M | NC | NC | | 51 | 7C | SA | SA | | 17 | 9N | NC | NC | | 52 | 6C | NC | NC | | 18 | 11L | DQ2 | DQ2 | | 53 | 8A | /LD | /LD | | 19 | 11M | NC | DQ1 | | 54 | 7A | NC | /BW1 | | 20 | 9L | NC | NC | | 55 | 7B | /BW0 | /BW0 | | 21 | 10L | NC | NC | | 56 | 6B | K | К | | 22 | 11K | DQ3 | DQ3 | | 57 | 6A | /K | /K | | 23 | 10K | NC | DQ12 | | 58 | 5B | NC | /BW3 | | 24 | 9J | NC | NC | | 59 | 5A | /BW1 | /BW2 | | 25 | 9K | NC | NC | | 60 | 4A | R-/W | R-/W | | 26 | 10J | DQ4 | DQ13 | | 61 | 5C | SA | SA | | 27 | 11J | NC | DQ4 | | 62 | 4B | SA | SA | | 28 | 11H | ZQ | ZQ | | 63 | 3A | SA | SA | | 29 | 10G | NC | NC | | 64 | 2A | SA | NC | | 30 | 9G | NC | NC | | 65 | 1A | /CQ | /CQ | | 31 | 11F | DQ5 | DQ5 | | 66 | 2B | DQ9 | DQ27 | | 32 | 11G | NC | DQ14 | | 67 | 3B | NC | DQ18 | | 33 | 9F | NC | NC | | 68 | 1C | NC | NC | | 34 | 10F | NC | NC | 1 | 69 | 1B | NC | NC | | 35 | 11E | DQ6 | DQ6 | | 70 | 3D | DQ10 | DQ19 | | Bit # | Dell ID | Signal | names | |-------|---------|--------|-------| | Bit# | Ball ID | x18 | x36 | | 71 | 3C | NC | DQ28 | | 72 | 1D | NC | NC | | 73 | 2C | NC | NC | | 74 | 3E | DQ11 | DQ20 | | 75 | 2D | NC | DQ29 | | 76 | 2E | NC | NC | | 77 | 1E | NC | NC | | 78 | 2F | DQ12 | DQ30 | | 79 | 3F | NC | DQ21 | | 80 | 1G | NC | NC | | 81 | 1F | NC | NC | | 82 | 3G | DQ13 | DQ22 | | 83 | 2G | NC | DQ31 | | 84 | 1H | /DOFF | /DOFF | | 85 | 1J | NC | NC | | 86 | 2J | NC | NC | | 87 | 3K | DQ14 | DQ23 | | 88 | 3J | NC | DQ32 | | 89 | 2K | NC | NC | | 90 | 1K | NC | NC | | Bit # | Ball ID | Signal | names | |-------|---------|----------|----------| | DIT# | Dali ID | x18 | x36 | | 91 | 2L | DQ15 | DQ33 | | 92 | 3L | NC | DQ24 | | 93 | 1M | NC | NC | | 94 | 1L | NC | NC | | 95 | 3N | DQ16 | DQ25 | | 96 | 3M | NC | DQ34 | | 97 | 1N | NC | NC | | 98 | 2M | NC | NC | | 99 | 3P | DQ17 | DQ26 | | 100 | 2N | NC | DQ35 | | 101 | 2P | NC | NC | | 102 | 1P | NC | NC | | 103 | 3R | SA | SA | | 104 | 4R | SA | SA | | 105 | 4P | SA | SA | | 106 | 5P | SA | SA | | 107 | 5N | SA | SA | | 108 | 5R | SA | SA | | 109 | - | Internal | Internal | Notes In boundary scan mode, - 1. Clock balls (K, /K, C, /C) are referenced to each other and must be at opposite logic levels for reliable operation. - 2. CQ and /CQ data are synchronized to the respective C and /C (except EXTEST, SAMPLE-Z). - **3.** If C and /C tied high, CQ is generated with respect to K and /CQ is generated with respect to /K (except EXTEST, SAMPLE-Z). #### **ID Register** #### **TAP Controller State Diagram** **Note 1.** The value adjacent to each state transition in this figure represents the signal present at TMS at the time of a rising edge at TCK. No matter what the original state of the controller, it will enter Test-Logic-Reset when TMS is held high for at least five rising edges of TCK. ### **Package Dimensions and Marking Information** | JEITA Package Code | Renesas Code | Previous Code | Mass (typ.) | |----------------------|--------------|---------------|-------------| | P-LBGA165-13x15-1.00 | PLBG0165FE-A | 165FHG | 0.5g | ### **Bottom View** | Reference | Dimer | nsion ii | n mm | |-----------|-------|----------|------| | Symbol | Min | Nom | Max | | D | 12.9 | 13.0 | 13.1 | | Е | 14.9 | 15.0 | 15.1 | | Α | - | - | 1.4 | | A1 | 0.31 | 0.36 | 0.41 | | [e] | - | 1.0 | - | | b | 0.45 | 0.5 | 0.6 | | Х | - | - | 0.2 | | у | - | - | 0.15 | # **Revision History** # R1QBA7236ABB, R1QBA7218ABB R1QEA7236ABB, R1QEA7218ABB | | | Description | | | |------|-----------|-------------|-------------------------------------------------------------------------|--| | Rev. | Date | Page | Summary | | | 1.00 | - | - | Applied new document format. | | | 2.00 | '17.05.15 | - | Reflected the information related change to non-halogenated package and | | | | | | merger some speed bin. | | | 2.01 | '17.06.09 | - | Fixed some typo. | | | 2.02 | '18.12.01 | P.15 | Fixed K Truth Table | | | | | P.33 | Fixed Boundary Scan Order Table | | | 2.03 | '19.02.01 | - | Deleted description other than current Renesas 72M QDR Lineup. | | | | | | Fixed some typo and orthographical variants. | | #### Notice - criptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully resp the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment: industrial robots: etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable aws and regulations - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third earty in advance of the contents and conditions set forth in this document - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics (Rev.4.0-1 November 2017) #### SALES OFFICES ### Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics Corporation TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langae Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16IF., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Ind Tel: +91-80-67208700, Fax: +91-80-67208777 Indiranagar, Bangalore 560 038, India Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338