# RENESAS

## RAA214403, RAA214404, RAA214405, RAA214409

40V 150mA Low IQ Fixed Output Voltage (3.3V, 3.6V, 5V, 9V) Low Dropout Regulators

The RAA21440x family, RAA214403 (3.3V), RAA214404 (3.6V), RAA214405 (5V), and

RAA214409 (9V) are low-quiescent current fixed output voltage low-dropout regulators capable of sourcing up to 150mA to a load. The LDO has a wide input voltage range up to 40V.

The LDOs feature a  $\pm 3\%$  output voltage accuracy (over line, load, and temperature), input UVLO with hysteresis, enable control, internal current limit, and over-temperature shutdown protection.

The LDOs are stable with a minimum  $2.2\mu$ F ceramic output capacitor. The 3.3V and 5V LDOs are available in the 5 Ld SOT-23 and the 3 Ld SOT-89 packages. The 3.6V LDO is available in the 5-Ld SOT-23 package. The 9V LDO is available in the 3 Ld SOT-89 package.

The combination of low-quiescent current, low-shutdown current (shutdown function available with the SOT23 package), and small package size makes this family of LDOs an ideal choice for portable devices and battery powered equipment.

#### Features

- Typical low-quiescent current: 3.8µA at no load
- Typical shutdown current (SOT23 package): <0.5µA</li>
- Wide input voltage range: up to 40V with 45V line transient tolerance
- Max output current: 150mA
- Output voltage accuracy: ±3% over line, load, and temperature
- Typical dropout voltage: 0.5V at 100mA
- Fixed output voltage options: 3.3V, 3.6V, 5V, and 9V
- Stable with 2.2µF minimum ceramic output capacitor
- Overcurrent and over-temperature protection
- Junction temperature range: -40°C to 125°C

#### Applications

- Portable and battery-powered equipment
- Notebook computers
- Motor drives



Figure 1. RAA214403/4/5/9 Typical Application Schematics

# Contents

| 1.  | Over   | view                                        | 3 |
|-----|--------|---------------------------------------------|---|
|     | 1.1    | Block Diagram                               | 3 |
| 2.  | Pin lı | nformation                                  | 4 |
|     | 2.1    | Pin Assignments                             | 4 |
|     | 2.2    | Pin Descriptions                            | 4 |
| 3.  | Spec   | ifications                                  | 5 |
|     | 3.1    | Absolute Maximum Ratings                    | 5 |
|     | 3.2    | Recommended Operating Conditions            | 5 |
|     | 3.3    | Thermal Specifications                      |   |
|     | 3.4    | Electrical Specifications                   | 6 |
| 4.  | Туріс  | cal Performance Graphs                      | 9 |
| 5.  | Appli  | ication Information                         | 4 |
|     | 5.1    | Overview                                    | 4 |
|     | 5.2    | Theory of Operation of PMOS LDOs 1          | 4 |
| 6.  | Func   | tional Description                          | 6 |
|     | 6.1    | UVLO                                        | 6 |
|     | 6.2    | Enable Control                              | 6 |
|     | 6.3    | Short-Circuit Current Limit Protection 1    |   |
|     | 6.4    | Over-Temperature Shutdown (OTSD) Protection |   |
|     | 6.5    | Voltage Requirements                        |   |
|     | 6.6    | External Capacitor Selection                |   |
|     | 6.7    | Power Dissipation and Thermals 1            |   |
| 7.  | Layo   | ut Guidelines                               | 9 |
| 8.  | Pack   | age Outline Drawings                        | 0 |
| 9.  | Orde   | ring Information                            | 2 |
| 10. | Revis  | sion History                                | 2 |



### 1. Overview

### 1.1 Block Diagram



Figure 2. Block Diagram



# 2. Pin Information

### 2.1 Pin Assignments





#### 2.2 Pin Descriptions

| Pin N       | Pin Number  |          |                                                                                                                                                                                                                                                                                                                                                                               |  | Description |  |  |
|-------------|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| 5-Ld SOT-23 | 3-Ld SOT-89 | Pin Name | Doonpion                                                                                                                                                                                                                                                                                                                                                                      |  |             |  |  |
| 1           | 1           | VIN      | VIN is the input voltage pin. This pin supplies power to the regulator. Requires a minimum ceramic bypass capacitor of $2.2\mu$ F. Applications with large load transients may require higher input capacitance. Place the input capacitor as close to the device input as possible.                                                                                          |  |             |  |  |
| 2           | 2           | GND      | GND is the ground pin. This pin must be tied to the PCB ground plane.                                                                                                                                                                                                                                                                                                         |  |             |  |  |
| 3           | -           | EN       | EN is the ENABLE pin. When set to LOW, it disables the device; when set to HIGH, it enables the device. This pin must not be left floating. When this pin is not being used, it must be tied to VIN.                                                                                                                                                                          |  |             |  |  |
| 4           | -           | NC       | NC (No Connection) This pin can be tied to ground or left floating. No internal connection.                                                                                                                                                                                                                                                                                   |  |             |  |  |
| 5           | 3           | VOUT     | VOUT is the output pin. This pin provides power to the load. For stable operation across the full temperature range, VIN range, output range, and load extremes a minimum $2.2\mu$ F capacitor is required from VOUT to GND. For best transient response, use a $4.7\mu$ F or larger ceramic capacitor. Place the output capacitor as close to the device output as possible. |  |             |  |  |



# 3. Specifications

#### 3.1 Absolute Maximum Ratings

*Caution*: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

| Parameter <sup>[1]</sup>                        | Minimum | Maximum | Unit |
|-------------------------------------------------|---------|---------|------|
| VIN                                             | -0.3    | +45     | V    |
| VOUT                                            | -0.3    | +38     | V    |
| VEN                                             | -0.3    | +45     | V    |
| Maximum Junction Temperature                    | -       | +125    | °C   |
| Maximum Storage Temperature Range               | -65     | +150    | °C   |
| Human Body Model (Tested per JS-001-2017)       | -       | 2       | kV   |
| Charged Device Model (Tested per JS-002-2018)   | -       | 750     | V    |
| Latch-Up (Tested per JESD78E; Class 2, Level A) | -       | 100     | mA   |

1. All voltages referenced to GND unless otherwise specified.

### 3.2 Recommended Operating Conditions

| Parameter <sup>[1]</sup> | Minimum | Maximum | Unit |
|--------------------------|---------|---------|------|
| Supply Voltage, VIN      | 4.5     | 40      | V    |
| Enable Voltage, VEN      | 2       | 40      | V    |
| Output Current, IOUT     | 0       | 150     | mA   |
| Output Capacitor, COUT   | 2.2     | 47      | μF   |
| Junction Temperature     | -40     | +125    | °C   |

1. All voltages referenced to GND unless otherwise specified.

### 3.3 Thermal Specifications

| Parameter                         | Package     | Symbol              | Conditions          | Typical<br>Value | Unit |
|-----------------------------------|-------------|---------------------|---------------------|------------------|------|
|                                   | 5-Ld SOT-23 | $\theta_{JA}^{[2]}$ | Junction to ambient | 174              | °C/W |
| Thermal Resistance <sup>[1]</sup> | 5-Ed 501-25 | $\theta_{JC}^{[3]}$ | Junction to case    | 58               | °C/W |
| mermar Resistance.                | 3-Ld SOT-89 | $\theta_{JA}^{[2]}$ | Junction to ambient | 52               | °C/W |
|                                   | 5-Ld 001-09 | $\theta_{JC}^{[3]}$ | Junction to case    | 14               | °C/W |

1. Specified at published junction to ambient thermal resistance for a junction temperature of +150°C. See footnote 2 for test conditions to establish junction to ambient thermal resistance.

 θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with direct attach features. See TB379.

3. For  $\theta_{JC}$ , the case temperature location is the center of the exposed metal pad on the package underside.



#### 3.4 Electrical Specifications

Operating conditions unless otherwise noted:  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{IN} = V_{OUT} + 300$ mV,  $I_{OUT} = 1$ mA,  $V_{EN} = 2$ V,  $C_{IN} = C_{OUT} = 2.2 \mu$ F MLCC. Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise specified.

| Parameter                           | Note      | Test Conditions                                                        | Min. <sup>[1]</sup> | Тур. | Max. <sup>[1]</sup> | Unit |
|-------------------------------------|-----------|------------------------------------------------------------------------|---------------------|------|---------------------|------|
| Input                               |           |                                                                        |                     |      | 1 1                 |      |
|                                     | RAA214403 |                                                                        | 3.6                 | -    | 40                  |      |
| Input Voltage Bange V               | RAA214404 |                                                                        | 3.9                 | -    | 40                  | V    |
| Input Voltage Range V <sub>IN</sub> | RAA214405 | I <sub>OUT</sub> = 10mA                                                | 5.3                 | -    | 40                  | v    |
|                                     | RAA214409 |                                                                        | 9.3                 | -    | 40                  |      |
| Input UVLO Rising<br>Threshold      | -         | VIN Rising                                                             | 2.15                | 2.42 | 2.68                | V    |
| Input UVLO Falling<br>Threshold     | -         | VIN Falling                                                            | 1.98                | 2.2  | 2.43                | V    |
| Quiescent Current I <sub>Q</sub>    | -         | V <sub>IN</sub> = V <sub>OUT</sub> + 700mV                             | -                   | 3.8  | 7.3                 | μA   |
|                                     | -         | I <sub>OUT</sub> = 10mA,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 700mV | -                   | 36   | 124                 | μA   |
| Ground Current I <sub>GND</sub>     |           | I <sub>OUT</sub> = 50mA,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 700mV | -                   | 79   | 113                 |      |
|                                     |           | I <sub>OUT</sub> = 150mA,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 1.9V | -                   | 159  | 231                 |      |
| Shutdown Current I <sub>SHDN</sub>  | -         | VEN = 0V                                                               | -                   | 248  | 577                 | nA   |
| Output                              |           | L                                                                      |                     |      |                     |      |
|                                     | RAA214403 |                                                                        | 3.201               | 3.3  | 3.399               |      |
|                                     | RAA214404 | I <sub>OUT</sub> = 10mA,                                               | 3.492               | 3.6  | 3.708               | v    |
| Output Voltage                      | RAA214405 | $V_{IN} = V_{OUT} + 300 \text{mV}$                                     | 4.85                | 5    | 5.15                | v    |
|                                     | RAA214409 |                                                                        | 8.63                | 9    | 9.35                |      |
| Output Current I <sub>OUT</sub>     | -         | -                                                                      | 0                   | -    | 150                 | mA   |



| Operating conditions unless otherwise noted: $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , $V_{IN} = V_{OUT} + 300$ mV, $I_{OUT} = 1$ mA, $V_{EN} = 2V$ , $C_{IN} = C_{OUT} = 2.2\mu$ F |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MLCC. Typical values are at T <sub>A</sub> = +25°C, unless otherwise specified. (Cont.)                                                                                             |

| Parameter                                               | Note       | Test Conditions                                                                         | Min. <sup>[1]</sup> | Тур.  | Max. <sup>[1]</sup> | Unit |
|---------------------------------------------------------|------------|-----------------------------------------------------------------------------------------|---------------------|-------|---------------------|------|
|                                                         |            | I <sub>OUT</sub> = 10mA                                                                 | -                   | 50    | 83                  |      |
|                                                         | RAA214403  | I <sub>OUT</sub> = 50mA                                                                 | -                   | 255   | 581                 |      |
|                                                         |            | I <sub>OUT</sub> = 100mA                                                                | -                   | 510   | 1126                |      |
|                                                         |            | I <sub>OUT</sub> = 150mA                                                                | -                   | 760   | 1278                |      |
|                                                         |            | I <sub>OUT</sub> = 10mA                                                                 | -                   | 50    | 92                  |      |
|                                                         | RAA214404  | I <sub>OUT</sub> = 50mA                                                                 | -                   | 245   | 391                 |      |
|                                                         | NAA2 14404 | I <sub>OUT</sub> = 100mA                                                                | -                   | 495   | 803                 |      |
|                                                         |            | I <sub>OUT</sub> = 150mA                                                                | -                   | 760   | 1337                | - mV |
| Dropout Voltage V <sub>DO</sub>                         |            | I <sub>OUT</sub> = 10mA                                                                 | -                   | 46    | 83                  |      |
|                                                         | RAA214405  | I <sub>OUT</sub> = 50mA                                                                 | -                   | 235   | 509                 |      |
|                                                         | RAA214405  | I <sub>OUT</sub> = 100mA                                                                | -                   | 474   | 1017                |      |
|                                                         |            | I <sub>OUT</sub> = 150mA                                                                | -                   | 737   | 1333                | -    |
|                                                         | RAA214409  | I <sub>OUT</sub> = 10mA                                                                 | -                   | 49    | 111                 |      |
|                                                         |            | I <sub>OUT</sub> = 50mA                                                                 | -                   | 236   | 636                 |      |
|                                                         |            | I <sub>OUT</sub> = 100mA                                                                | -                   | 487   | 1309                |      |
|                                                         |            | I <sub>OUT</sub> = 150mA                                                                | -                   | 764   | 1756                |      |
| Load Regulation<br>ΔV <sub>OUT</sub> /ΔI <sub>OUT</sub> | -          | $I_{OUT}$ = 100µA to 150mA,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 1.9V                | -                   | 0.003 | 0.005               | %/mA |
| Line Regulation<br>ΔV <sub>OUT</sub> /ΔV <sub>IN</sub>  | -          | $V_{IN} = V_{OUT} + 250 \text{mV} \text{ to } 40 \text{V},$<br>$I_{OUT} = 10 \text{mA}$ | -                   | 0.001 | 0.005               | %/V  |
| Start-Up Time                                           | -          | Time from $V_{IN} = V_{OUT} + 1.9V$ to<br>95% of $V_{OUT}$ , $I_{OUT} = 0mA$            | 254                 | 755   | 1106                | μs   |



| Operating conditions unless otherwise noted: T <sub>J</sub> = -40°C to +125°C, V <sub>IN</sub> = V <sub>OUT</sub> + 300mV, I <sub>OUT</sub> = 1mA, V <sub>EN</sub> = 2V, C <sub>IN</sub> = C <sub>OUT</sub> = 2.2µF |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MLCC. Typical values are at T <sub>A</sub> = +25°C, unless otherwise specified. (Cont.)                                                                                                                             |  |

| Parameter                          | Note                 | Test Conditions                                                                   | Min. <sup>[1]</sup> | Тур. | Max. <sup>[1]</sup> | Unit  |
|------------------------------------|----------------------|-----------------------------------------------------------------------------------|---------------------|------|---------------------|-------|
|                                    | RAA214403, RAA214404 | C = None V = V + 1.0V                                                             | -                   | 78   | -                   | dB    |
|                                    | RAA214405            | C <sub>IN</sub> = None, V <sub>IN</sub> = V <sub>OUT</sub> + 1.9V<br>FREQ = 10Hz  | -                   | 74   | -                   | dB    |
|                                    | RAA214409            | -                                                                                 | -                   | 75   | -                   | dB    |
|                                    | RAA214403, RAA214404 |                                                                                   | -                   | 72   | -                   | dB    |
|                                    | RAA214405            | C <sub>IN</sub> = None, V <sub>IN</sub> = V <sub>OUT</sub> + 1.9V<br>FREQ = 100Hz | -                   | 73   | -                   | dB    |
|                                    | RAA214409            |                                                                                   | -                   | 69   | -                   | dB    |
|                                    | RAA214403, RAA214404 | C <sub>IN</sub> = None, V <sub>IN</sub> = V <sub>OUT</sub> + 1.9V                 | -                   | 65   | -                   | dB    |
|                                    | RAA214405            | FREQ = 1kHz                                                                       | -                   | 57   | -                   | dB    |
| Power Supply Ripple                | RAA214409            |                                                                                   | -                   | 49   | -                   | dB    |
| Rejection Ratio PSRR               | RAA214403, RAA214404 |                                                                                   | -                   | 49   | -                   | dB    |
|                                    | RAA214405            | C <sub>IN</sub> = None, V <sub>IN</sub> = V <sub>OUT</sub> + 1.9V<br>FREQ = 10kHz | -                   | 49   | -                   | dB    |
|                                    | RAA214409            |                                                                                   | -                   | 47   | -                   | dB    |
|                                    | RAA214403, RAA214404 |                                                                                   | -                   | 61   | -                   | dB    |
|                                    | RAA214405            | $C_{IN}$ = None, $V_{IN}$ = $V_{OUT}$ + 1.9V<br>FREQ = 10kHz                      | -                   | 63   | -                   | dB    |
|                                    | RAA214409            |                                                                                   | -                   | 62   | -                   | dB    |
|                                    | RAA214403, RAA214404 |                                                                                   | -                   | 60   | -                   | dB    |
|                                    | RAA214405            | C <sub>IN</sub> = None, V <sub>IN</sub> = V <sub>OUT</sub> + 1.9V<br>FREQ = 1MHz  | -                   | 67   | -                   | dB    |
|                                    | RAA214409            |                                                                                   | -                   | 66   | -                   | dB    |
|                                    | RAA214403            | V <sub>IN</sub> = 6V, I <sub>OUT</sub> = 10mA,<br>BW = 10Hz to 100kHz             | -                   | 221  | -                   | μVRMS |
| Output Voltage Noise Vn            | RAA214404            | V <sub>IN</sub> = 6V, I <sub>OUT</sub> = 10mA,<br>BW = 10Hz to 100kHz             | -                   | 243  | -                   | μVRMS |
| Output voltage Noise vii           | RAA214405            | V <sub>IN</sub> = 6.3V, I <sub>OUT</sub> = 10mA,<br>BW = 10Hz to 100kHz           | -                   | 295  | -                   | μVRMS |
|                                    | RAA214409            | V <sub>IN</sub> = 12V, I <sub>OUT</sub> = 10mA,<br>BW = 10Hz to 100kHz            | -                   | 483  | -                   | μVRMS |
| EN                                 |                      | ·                                                                                 |                     |      |                     |       |
| V <sub>EN</sub> Rising Threshold   | -                    | - I <sub>OUT</sub> = 10mA                                                         | 1.3                 | 1.5  | 1.68                | V     |
| V <sub>EN</sub> Falling Threshold  | -                    |                                                                                   | 1.07                | 1.21 | 1.34                | mV    |
| EN Leakage Current I <sub>EN</sub> | -                    | V <sub>EN</sub> = 40V                                                             | -                   | 79   | 212                 | nA    |
| Protection                         |                      |                                                                                   |                     |      |                     |       |
| Output Current Limit ILIM          | -                    | V <sub>OUT</sub> = V <sub>NOM</sub> -1V                                           | 184                 | 250  | 320                 | mA    |
| Thermal Shutdown                   | -                    | Temperature Rising                                                                | -                   | 150  | -                   | °C    |
| Hysteresis                         | -                    | -                                                                                 | -                   | 20   | -                   | °C    |

1. Compliance to datasheet limits is established by one or more methods: production test, characterization, and/or design.

# 4. Typical Performance Graphs

Operating conditions unless otherwise noted:  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT} + 1.9V$ ,  $I_{OUT} = 10mA$ ,  $V_{EN} = 2V$ ,  $C_{IN} = C_{OUT} = 2.2\mu F$  MLCC.



Figure 3. RAA214403 Quiescent Current vs VIN



Figure 4. RAA214404 Quiescent Current vs VIN



Figure 5. RAA214405 Quiescent Current vs V<sub>IN</sub>



Figure 7. RAA214403 Shutdown Current vs VIN



Figure 6. RAA214409 Quiescent Current vs VIN



Figure 8. RAA214404 Shutdown Current vs VIN

Operating conditions unless otherwise noted:  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT} + 1.9V$ ,  $I_{OUT} = 10mA$ ,  $V_{EN} = 2V$ ,  $C_{IN} = C_{OUT} = 2.2\mu$ F MLCC. (Cont.)



Figure 9. RAA214405 Shutdown Current vs VIN



Figure 10. RAA214409 Ground Current vs VIN



Figure 11. RAA214403 Dropout Voltage vs I<sub>OUT</sub>



Figure 13. RAA214405 Dropout Voltage vs I<sub>OUT</sub>



Figure 12. RAA214404 Dropout Voltage vs I<sub>OUT</sub>



Figure 14. RAA214409 Dropout Voltage vs I<sub>OUT</sub>



Operating conditions unless otherwise noted:  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT} + 1.9V$ ,  $I_{OUT} = 10mA$ ,  $V_{EN} = 2V$ ,  $C_{IN} = C_{OUT} = 2.2\mu$ F MLCC. (Cont.)





Figure 15. RAA214403 Output Noise





Figure 17. RAA214405 Output Noise



Figure 19. RAA214403 PSRR vs Frequency (I<sub>OUT</sub> = 1mA)

Figure 18. RAA214409 Output Noise



Figure 20. RAA214404 PSRR vs Frequency (I<sub>OUT</sub> = 1mA)

Operating conditions unless otherwise noted:  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT} + 1.9V$ ,  $I_{OUT} = 10mA$ ,  $V_{EN} = 2V$ ,  $C_{IN} = C_{OUT} = 2.2 \mu F MLCC.$  (Cont.)



Figure 21. RAA214405 PSRR vs Frequency (I<sub>OUT</sub> = 1mA)



Figure 22. RAA214409 PSRR vs Frequency (I<sub>OUT</sub> = 1mA)



I<sub>OUT</sub> = 10mA)

Operating conditions unless otherwise noted:  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT} + 1.9V$ ,  $I_{OUT} = 10mA$ ,  $V_{EN} = 2V$ ,  $C_{IN} = C_{OUT} = 2.2\mu$ F MLCC. (Cont.)



Figure 27. RAA214403 Load Transient Response (0.1mA to 50mA)



Figure 28. RAA214404 Load Transient Response (0.1mA to 50mA)



Figure 29. RAA214405 Load Transient Response (0.1mA to 50mA)







Figure 30. RAA214409 Load Transient Response (0.1mA to 50mA)



Figure 32. RAA214404 Line Transient Response (12V to 40V, I<sub>OUT</sub> = 10mA)

Operating conditions unless otherwise noted:  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT} + 1.9V$ ,  $I_{OUT} = 10mA$ ,  $V_{EN} = 2V$ ,  $C_{IN} = C_{OUT} = 2.2\mu$ F MLCC. (Cont.)



Figure 33. RAA214405 Line Transient Response (12V to 40V, I<sub>OUT</sub> = 10mA)

# 5. Application Information

#### 5.1 Overview

The RAA21440x family are fixed output voltage, low-quiescent current, low-dropout regulators capable of sourcing up to 150mA. The LDOs work with a minimum  $2.2\mu$ F ceramic output capacitor and have a wide input voltage range up to 40V. The LDOs feature a ±3% output voltage accuracy, input UVLO, internal current limit, and over-temperature shutdown protection. The parts in the SOT-23 package include an enable function.

The combination of low-quiescent current, low-shutdown current, and small package size makes this an ideal choice for portable devices and battery-powered equipment.

#### 5.2 Theory of Operation of PMOS LDOs

Like the majority of LDOs with a PMOS pass transistor, the RAA21440x family of DC output voltage ( $V_{OUT}$ ) regulation can be a modeled with a voltage reference ( $V_{REF}$ ), PMOS pass-transistor, error amplifier, and feedback (FB) resistors as shown in Figure 35.



Figure 34. RAA214409 Line Transient Response (12V to 40V, I<sub>OUT</sub> = 10mA)





Figure 35. Simple PMOS LDO Regulator Block Diagram

The PMOS pass transistor can be modeled as a variable resistor ( $r_{DS(ON)}$ ) that is controlled by the error amplifier to maintain a constant DC output voltage for changes in load current ( $I_{OUT}$ ). Assuming the input voltage ( $V_{IN}$ ) remains constant, the  $r_{DS(ON)}$  is adjusted for a given  $I_{OUT}$  to set  $V_{OUT}$ . This relationship is summarized in Equation 1.

(EQ. 1)  $V_{OUT} = V_{IN} - I_{OUT} \times r_{DS(ON)}$ 

V<sub>OUT</sub> is set by the internal resistors.

The error amplifier compares  $V_{FB}$  with the fixed  $V_{REF}$  voltage and works to minimize the difference or error voltage between  $V_{FB}$  and  $V_{REF}$  by changing the gate voltage of the PMOS pass transistor and therefore the  $r_{DS(ON)}$ .

If the I<sub>OUT</sub> suddenly increases because of decreased load resistance, V<sub>OUT</sub> decreases because the regulator has not responded to the change and the  $r_{DS(ON)}$  is set too high. V<sub>FB</sub> correspondingly decreases and is below the V<sub>REF</sub> voltage therefore, increasing the error voltage. The error amplifier senses and minimizes the error by driving the PMOS gate voltage more negative relative to the FET source to decrease the  $r_{DS(ON)}$ , which increases the output voltage bringing it back into regulation.

By similar logic, a sudden decrease in  $I_{OUT}$  because of increased load resistance causes  $V_{OUT}$  to increase because the  $r_{DS(ON)}$  is set too low.  $V_{FB}$  is then higher than the fixed  $V_{REF}$  voltage increasing the error. The error amplifier senses and minimizes the error by driving the PMOS gate voltage more positive relative to the FET source to increase the  $r_{DS(ON)}$ , which decreases the output voltage bringing it back into regulation.

For a more detailed explanation of the DC regulation operation of a PMOS LDO regulator, see *R16AN0008: Fundamental Theory of PMOS Low-Dropout Voltage Regulators.* 



# 6. Functional Description

### 6.1 UVLO

The RAA21440x family integrates an internal UVLO circuit to keep the devices safely disabled if the input voltage is below the UVLO threshold. This prevents the parts from turning on in an unpredictable state.

When the input voltage is above the UVLO threshold, the parts are enabled and the output voltage ramps up. The UVLO hysteresis prevents input voltage noise from causing the output to oscillate, and the UVLO hysteresis prevents input voltage droops because of long input traces and wires from the turning off the LDO when it turns on and draws current. Figure 36 illustrates the UVLO operation.



Figure 36. UVLO Operation

- **a**, **d** The LDO is disabled.
- **b** The LDO is enabled and the output starts to rise.
- c The LDO remains enabled because the Input Voltage is still higher than the UVLO falling threshold.

#### 6.2 Enable Control

The RAA21440x family in the SOT-23 package has an EN pin voltage (V<sub>EN</sub>) to enable or disable the LDOs. If V<sub>EN</sub> is less than the V<sub>EN</sub> threshold, the LDO is disabled. If V<sub>EN</sub> is greater than the V<sub>EN</sub> threshold, the LDO is enabled. The V<sub>EN</sub> hysteresis prevents enable voltage noise from causing the output to oscillate. When the LDO is disabled, the shutdown current is typically 0.2µA. When the LDO is enabled the quiescent current is typically 3µA to 4µA no load.

The EN pin can be directly connected to the input voltage for automatic start-up or connected to a logic controller such as an MCU of FPGA. Some logic pins use an open-collector or open-drain transistor to pull LOW and float when HIGH. Make sure to connect a  $1k\Omega$  or  $10k\Omega$  pull-up resistor to ensure proper logic HIGH. To ensure proper Enable control operation, the V<sub>EN</sub> signal source should be capable of swinging above and below the threshold values. The devices also have an accurate and stable Enable threshold, which allows programming of the Enable voltage through a resistor divider.

### 6.3 Short-Circuit Current Limit Protection

The short-circuit protection circuitry (ILIM) limits the maximum output current that the LDO can source during fault conditions such as short-circuits or start-up inrush current. During a short-circuit fault, the LDO becomes a constant current source resulting in a decrease in load resistance that causes a decrease in the output voltage. This relationship is summarized in Equation 2.

(EQ. 2)  $V_{OUT} = ILIM \times R_{FAULT}$ 

When the short or overcurrent condition is removed, the LDO returns to normal output voltage regulation. Because of the high power dissipation caused by overcurrent faults, the LDO can begin to cycle ON and OFF because the die junction temperature ( $T_J$ ) is exceeding thermal fault conditions (typ +150°C) and subsequently cooling down to +130°C when the LDO is disabled.

### 6.4 Over-Temperature Shutdown (OTSD) Protection

The RAA21440x family is protected against thermal overloads caused by current limit protection or high ambient temperature ( $T_A$ ). When the die junction temperature ( $T_J$ ) exceeds typ +150°C, the thermal shutdown circuit disables the LDO reducing the output current ( $I_{OUT}$ ) to 0A, therefore, reducing the output voltage ( $V_{OUT}$ ) to 0V and allowing the LDO to cool. A 20°C hysteresis is included to prevent the LDO from uncontrollably heating and cooling.

Prolonged exposure to a  $T_J$  exceeding +125°C reduces the long-term stability and life of the LDO. Therefore, it is important that the design considers the  $T_A$  the LDO works in, the thermal resistance between  $T_J$  and  $T_A$  ( $\theta_{JA}$ ), and any fault conditions that can cause the  $T_J$  to exceed the recommended operating range. In some applications, a heat sink might be required for implementation.

#### 6.5 Voltage Requirements

#### 6.5.1 Input Voltage

The RAA21440x family operates with an input voltage of 4.5V to 40V on the VIN pin (3.3V output). The input supply must be able to supply enough current to keep the input voltage from drooping during load steps or high load currents.

For proper voltage regulation, the input voltage must be chosen so that it is higher than the sum of the output voltage and the maximum dropout voltage expected for a given application as expressed in Equation 3.

(EQ. 3)  $V_{IN} > V_{OUT} + V_{DROPOUT(MAX)}$ 

The difference between  $V_{IN}$  and  $V_{OUT}$  required for proper regulation is commonly called the headroom voltage ( $V_{HEADROOM}$ ).

### 6.6 External Capacitor Selection

The RAA21440x family is stable with  $2.2\mu$ F C<sub>IN</sub> and C<sub>OUT</sub> capacitors. For better load transient performance, a  $4.7\mu$ F or higher output capacitor is recommended.

Multilayer ceramic capacitors (MLCC) are an excellent choice because of their small size, low ESR, low ESL, and wide operating temperature; although, they are not without their problems. Ceramic capacitor values can vary with the DC bias voltage, temperature, and tolerance. Therefore, Renesas recommends using de-rated capacitors.

X5R, X7R, and C0G capacitors are recommended. To ensure the performance of the RAA21440x family, it is important that the effects of DC bias voltage, temperature, and tolerances for a chosen capacitor are evaluated. The X7R type is recommended because it has lower capacitance variation over-temperature.

Place the bypass capacitors as close as is practical to their respective pins to minimize trace inductance.

#### 6.6.1 Input Capacitor

The minimum input capacitor that is recommended is  $2.2\mu$ F to reduce the negative effects of large input impedances because of long input traces of high source impedances. Renesas recommends connecting this capacitor between VIN and GND. A larger bulk capacitor such as a  $10\mu$ F might be required to be added to minimize input voltage droops during large changes in load currents, such as during load transients or start-up to not affect stability. Larger input capacitors also improve the line transient response.

#### 6.6.2 Output Capacitor

The RAA21440x family is stable with an  $2.2\mu F$  minimum output ceramic capacitor.

A large value output capacitor can help minimize the overshoot and undershoot transient response due to large changes in load current. Larger or multiple output capacitors can also be used to improve high-frequency PSRR.

#### 6.7 **Power Dissipation and Thermals**

To ensure reliable operation, the die junction temperature ( $T_J$ ) of the RAA21440x family must not exceed +125°C. In applications with high ambient temperature ( $T_A$ ), large headroom voltages ( $V_{HEADROOM}$ ), and large load currents ( $I_{OUT}$ ), the heat dissipated in the package can become large enough to cause the  $T_J$  to exceed the maximum operating temperature of +125°C.

#### 6.7.1 Power Dissipation

The Power Dissipation (PD) is calculated using Equation 4.

```
(EQ. 4) P_D = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}
```

Because the power dissipation contribution from the quiescent (or ground current) is typically small compared to the current, the LDO must supply to a load; it can be ignored and Equation 4 simplifies to Equation 5.

(EQ. 5) 
$$P_D = (V_{IN} - V_{OUT}) \times I_{OUT}$$

Therefore, to lower the power dissipated inside the die, the V<sub>HEADROOM</sub> and/or the I<sub>OUT</sub> can be decreased.

#### 6.7.2 The Junction Temperature and Thermal Resistance

The junction temperature  $(T_J)$  is the sum of the environmental ambient temperature  $(T_A)$  and the temperature rise in the  $T_J$  because of power dissipation, which is calculated using Equation 6.

(EQ. 6)  $T_J = T_A + \theta_{JA} \times PD$ 

 $\theta_{JA}$  is the thermal resistance between the junction temperature and ambient temperature and is largely dependent on the device package and the PCB design.

# 7. Layout Guidelines

The following are recommendations for the RAA21440x to achieve optimal performance:

- Place all the required components for the RAA21440x on the same layer as the IC.
- Place a minimum capacitance of 2.2µF ceramic input capacitor to the VIN and GND pins of the LDO as close as practical.
- Place a minimum capacitance of 2.2µF ceramic output capacitor to the VOUT and GND pins of the LDO as close as practical.
- The package thermal EPAD is the largest heat conduction path for the package. It should be soldered to a
  copper pad on the PCB underneath the part. The PCB thermal pad should have as many plated vias to
  increase the heat flow from the package thermal EPAD to the inner PCB areas and/or the bottom PCB area. If
  possible, adding thermal vias around the PCB package helps improve heat spread from the package to other
  layers of the board.
- Keep the vias small but not so small that their inside diameter prevents solder from wicking through the holes during reflow. For efficient heat transfer, the vias must have low thermal resistance. Do not use thermal relief patterns to connect the vias. It is important to have a complete connection of the plated through-hole to each plane. The top copper GND layer, that the EPAD is connected to is the least thermally resistant path for heat flow. To this end, minimize the components and traces that cut this layer.



# 8. Package Outline Drawings

#### P5.064B

5 Lead Thin Small Outline Transistor (TSOT) Plastic Package Rev 3, 2/2022



RENESAS

#### P3.064C

3 Lead Small Outline Transistor Plastic Package (SOT89-3) Rev 1, 03/2022















Notes:

- 1. Dimensions are in millimeters.
- Dimensions in ( ) for reference only.
- 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
- 3. Reference: MO-178
- 4. JEDEC outline: TO-243 AA



# 9. Ordering Information

| Part Number <sup>[1][2]</sup> | Part<br>Marking <sup>[3]</sup> | Output<br>Voltage<br>(V)                                    | Package Description <sup>[4]</sup><br>(RoHS Compliant) | Pkg.<br>Dwg # | Carrier<br>Type <sup>[5]</sup> | Temperature<br>Range                                      |  |  |  |  |
|-------------------------------|--------------------------------|-------------------------------------------------------------|--------------------------------------------------------|---------------|--------------------------------|-----------------------------------------------------------|--|--|--|--|
| RAA2144034GP3#JA0             | R403                           | 3.3                                                         |                                                        |               |                                |                                                           |  |  |  |  |
| RAA2144044GP3#JA0             | R404                           | 3.6                                                         | 5 Ld SOT-23                                            | P5.064B       | Reel, 3k                       |                                                           |  |  |  |  |
| RAA2144054GP3#JA0             | R405                           | 5                                                           |                                                        |               |                                | -40°C to                                                  |  |  |  |  |
| RAA2144034GQS#GA0             | R403                           | 3.3                                                         |                                                        |               |                                | +125°C                                                    |  |  |  |  |
| RAA2144054GQS#GA0             | R405                           | 5                                                           | 3 Ld SOT-89                                            | P3.064C       | Reel, 4k                       |                                                           |  |  |  |  |
| RAA2144094GQS#GA0             | R409                           | 9                                                           |                                                        |               |                                |                                                           |  |  |  |  |
| RTKA214403DE0000BU            | 3.3V Fixed ou                  | tput voltage                                                | evaluation board (SOT-23 pa                            | ackage)       | I                              |                                                           |  |  |  |  |
| RTKA214403DE0010BU            | 3.3V Fixed ou                  | tput voltage                                                | evaluation board (SOT-89 pa                            | ackage)       |                                |                                                           |  |  |  |  |
| RTKA214404DE0000BU            | 3.6V Fixed ou                  | 3.6V Fixed output voltage evaluation board (SOT-23 package) |                                                        |               |                                |                                                           |  |  |  |  |
| RTKA214405DE0000BU            | 5V Fixed outp                  | 5V Fixed output voltage evaluation board (SOT-23 package)   |                                                        |               |                                |                                                           |  |  |  |  |
| RTKA214405DE0010BU            | 5V Fixed outp                  | 5V Fixed output voltage evaluation board (SOT-89 package)   |                                                        |               |                                |                                                           |  |  |  |  |
| RTKA214409DE0000BU            | 9V Fixed outp                  | ut voltage e                                                | evaluation board (SOT-89 pac                           | kage)         |                                | 9V Fixed output voltage evaluation board (SOT-89 package) |  |  |  |  |

1. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020.

2. For the Moisture Sensitivity Level (MSL) rating, see the corresponding product page, RAA214403 (3.3V), RAA214404 (3.6V), RAA214405 (5V), and RAA214409 (9V). For more information about MSL, see TB363.

3. The part marking is located on the bottom of the part.

4. For the Pb-Free reflow profile, see TB493.

5. See TB347 for details about reel specifications.

# 10. Revision History

| Revision | Date        | Description     |
|----------|-------------|-----------------|
| 1.00     | Aug 8, 2023 | Initial release |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>