

### RAA223181

900V Off-Line Flyback Regulator

The RAA223181 is an off-line Flyback regulator with a 900V integrated MOSFET, designed for high input voltage and high reliability application of smart meter power supplies and other general isolated power supplies.

The RAA223181 operates in DCM with constant switching frequency at full load. The system is inherently stable with an easy feedback loop design, while switching at constant frequency without interfering the communication of the smart meter. At light load, RAA223181 enters burst mode operation to reduce the IC power consumption, while keeping the burst frequency less than 3kHz to avoid interference to the PLC frequency band.

RAA223181 features a unique short-time heavy load operation mode, which delivers up to 12W output power for a programmed time period. This allows the smart meter power supply to be designed at regular power level without being over-designed for 2x power in the transmission mode, which greatly reduces system cost.

RAA223181 also has a cost-saving feature for the input voltage higher than  $265V_{AC}$ , where usually two stacked 400v electrolytic capacitors are required after the bridge rectifier. RAA223181 uses only one 400V capacitor. The IC detects the over-voltage and disconnect the input capacitor from the DC bus with a MOSFET and stop switching. This saves the cost on expensive high voltage electrolytic capacitors.

In addition, the RAA223181 adopts valley switching technique to reduce the switching losses to improve thermal performance at high temperature operation. Besides it also features input brown-out protection, output overload, short circuit, VccUV, VccOV, VinUV, peak current limit, primary short, and over-temperature protections.

All these features are integrated in a SO16-13 package.

#### Features

- Flyback regulator with 900V 10Ω MOSFET
- Single 400V input capacitor for input up to 450V<sub>AC</sub>
- Frequency doubling for heavy load operation (up to 12W), with programmable duration <100ms
- Valley switching to reduce switching losses
- Programmable constant frequency DCM operation (recommended range 50kHz ~100kHz)
- Burst mode operation at light load
- Protection features: Short-Circuit Protection (SCP), Overload Protection (OLP), Input Undervoltage Lockout (VinUV), Input OVP, VCC Overvoltage Protection (VccOV), VCC Undervoltage Lockout (VccUV) and Over-Temperature Protection (OTP).

# Applications

- Smart Meter
- Large appliances
- Industry control



Figure 1. Typical RAA223181 Flyback Circuit



## Contents

| 1.                   | Overvi  | iew                                            | 3      |
|----------------------|---------|------------------------------------------------|--------|
|                      | 1.1 E   | Block Diagram                                  | 3      |
| 2.                   | Pin Inf | ormation                                       | 1      |
|                      | 2.1 F   | Pin Configuration                              | 1      |
|                      | 2.2 F   | Pin Descriptions                               | 1      |
| 3.                   | Specif  | ications                                       | 5      |
|                      | 3.1     | Absolute Maximum Ratings                       | 5      |
|                      |         | Thermal Information                            |        |
|                      |         | Recommended Operating Conditions               |        |
|                      |         | Electrical Specifications                      |        |
| 4.                   | Туріса  | ll Performance Graphs                          | 3      |
|                      |         | Characterization Curves                        |        |
|                      | 4.2     | Typical Waveforms                              | 9      |
| 5.                   | Detaile | ed Description                                 | )      |
|                      |         | Soft Start-Up                                  |        |
|                      | 5.2 (   | Overload and Short-Circuit Protection       13 | 3      |
| 6.                   | Applic  | ation Topologies                               | 1      |
| 7.                   | Desigr  | ר Guidance                                     | 5      |
|                      | 7.1 I   | nput Buffer Capacitor                          | 5      |
|                      |         | Transformer Primary Inductance and Turns Ratio |        |
|                      |         | Current Sensing Resistor                       |        |
|                      |         | FSET Pin Resistor                              |        |
|                      |         | VDET Pin Resistors                             |        |
|                      |         | PRO Pin Resistors                              |        |
|                      |         | MOSFET in Series with C <sub>1</sub>           |        |
|                      | 7.9 (   | OLV Pin Capacitor                              | ′<br>7 |
|                      |         | ,<br>Output Capacitance                        |        |
|                      | 7.11 F  | PCB Layout Guidance                            | 7      |
| 8.                   | EMI Pe  | erformance                                     | Э      |
| 9.                   | Packa   | ge Outline Drawing                             | C      |
| 10.                  |         | ng Information                                 |        |
|                      |         |                                                |        |
| 11. Revision History |         |                                                | 1      |



1. Overview

### 1.1 Block Diagram



Figure 2. Block Diagram of RAA223181



RAA223181 Datasheet

# 2. Pin Information

## 2.1 Pin Configuration



## 2.2 Pin Descriptions

| Pin Number | Pin Name | Description                                  |
|------------|----------|----------------------------------------------|
| 1          | FSET     | Oscillator frequency set                     |
| 2          | FB       | Feedback                                     |
| 3          | VCC      | IC supply voltage                            |
| 4          | GND      | Signal ground                                |
| 5          | VDET     | Valley detection                             |
| 6          | S        | Source of power FET                          |
| 8, 9, 10   | D        | Drain of power FET                           |
| 12         | CDRV     | Gate of input capacitor disconnection MOSFET |
| 13         | PRO      | Bus over-voltage sense                       |
| 14         | OVL      | Short-time heavy load programming            |
| 16         | HV       | High voltage startup                         |



# 3. Specifications

#### 3.1 Absolute Maximum Ratings

**CAUTION:** Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

| Parameter                                             | Minimum | Maximum | Unit |
|-------------------------------------------------------|---------|---------|------|
| VCC                                                   | -0.3    | +30     | V    |
| VFB                                                   | -0.3    | +5      | V    |
| VDET                                                  | -0.3    | +5      |      |
| CDRV                                                  | -0.3    | +30     |      |
| PRO                                                   | -0.3    | +5      |      |
| HV                                                    | -0.3    | +700    | V    |
| D (to S)                                              | - 0.3   | +900V   | V    |
| Continuous Power Dissipation ( $T_A = +25^{\circ}C$ ) |         | 1       | W    |
| ESD Rating                                            | Va      | lue     | Unit |
| Human Body Model (Tested per JS-001-2017)             | 1       | .2      | kV   |
| Charged Device Model (Tested per JS-002-2018)         |         | 1       | kV   |
| Latch-Up (Tested per JESD78E; Class 2, Level A)       | 10      | 00      | mA   |

### 3.2 Thermal Information

| Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) <sup>[1]</sup> | θ <sub>JC</sub> (°C/W) <sup>[2]</sup> |
|------------------------------|---------------------------------------|---------------------------------------|
| 13 Ld SOIC                   | 27.4                                  | 31                                    |

1.  $\theta_{JA}$  is measured on a FR4 2oz PCB with copper size of 165mm<sup>2</sup> on pin 8,9 and 10 at 26C ambient.

2. For  $\theta_{JC},$  the case temperature location is taken at the package top center.

| Parameter                         | Minimum | Maximum   | Unit |
|-----------------------------------|---------|-----------|------|
| Maximum Junction Temperature      |         | +150      | °C   |
| Maximum Storage Temperature Range | -60     | +150      | °C   |
| Pb-Free Reflow Profile            |         | See TB493 |      |

### 3.3 Recommended Operating Conditions

| Parameter           | Minimum | Maximum | Unit |
|---------------------|---------|---------|------|
| V <sub>CC</sub>     | 10      | 18      | V    |
| Ambient Temperature | -40     | +125    | °C   |

### 3.4 Electrical Specifications

Typical operating conditions at 25°C,  $V_{CC}$  = 12V,  $T_{J}$  = -40 to +125°C, unless otherwise specified.

| Parameter                                           | Symbol                 | Test Conditions                                                       | Min <sup>[1]</sup> | Тур   | Max <sup>[1]</sup> | Unit |
|-----------------------------------------------------|------------------------|-----------------------------------------------------------------------|--------------------|-------|--------------------|------|
| Startup and Power FET                               |                        |                                                                       |                    |       |                    |      |
| Internal V <sub>CC</sub> Startup Current            | I <sub>VCC_START</sub> | V <sub>CC</sub> = 8V, V <sub>DRAIN</sub> = 100V                       |                    | 3.5   | 8                  | mA   |
| Drain Leakage Current                               | I <sub>D_LEAK</sub>    | V <sub>CC</sub> = 12V, V <sub>D</sub> = 375V, V <sub>FB</sub> = 0V    |                    | 1     | 3.5                | μA   |
| HV Bias                                             | I <sub>HV_BIAS</sub>   | V <sub>CC</sub> = 13V, V <sub>DRAIN</sub> = 375V                      |                    |       | 5                  | μA   |
| Power FET Breakdown Voltage                         | V <sub>(BR)DSS</sub>   |                                                                       | 900                |       |                    | V    |
| Power FET On-Resistance                             | r <sub>DS(ON)</sub>    | T <sub>J</sub> = 25°C, V <sub>CC</sub> = 12V, I <sub>DS</sub> = 300mA |                    | 10    | 13                 | Ω    |
|                                                     |                        | T <sub>J</sub> = 125°C                                                |                    | 22    | 26                 | Ω    |
| Power FET Output Capacitance                        | C <sub>oss</sub>       | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V                           |                    | 47    |                    | pF   |
| V <sub>CC</sub> Supply                              |                        | ·                                                                     |                    |       |                    |      |
| V <sub>CC</sub> Start (Rising)/HV Regulator Off     | V <sub>CC_START</sub>  | V <sub>HV</sub> = 100V                                                | 11                 | 12    | 13                 | V    |
| V <sub>CC</sub> (Falling) /HV Regulator On          | V <sub>CC_HVON</sub>   | V <sub>HV</sub> = 100V                                                | 8                  | 9     | 10                 | V    |
| HV regulator On/Off Hysteresis                      | V <sub>VCC_HYS</sub>   |                                                                       | 2                  | 3     | 4                  | V    |
| V <sub>CC</sub> Undervoltage Threshold<br>(Falling) | V <sub>CC_UVLO</sub>   | IC stop switching                                                     | 5                  | 5.5   | 6                  | V    |
| V <sub>CC</sub> OVP Threshold                       | V <sub>CC_OVP</sub>    |                                                                       | 18                 | 20.6  | 23.5               | V    |
| V <sub>CC</sub> OV Latch-Off Threshold              | V <sub>CC_OVL</sub>    |                                                                       | 23.5               | 26    | 28.5               | V    |
| V <sub>CC</sub> Quiescent Current                   | I <sub>VCC_Q</sub>     | V <sub>FB</sub> = 0.4V, no switching                                  |                    | 465   | 685                | μA   |
| V <sub>CC</sub> Current During Switching            | Ivcc                   | $V_{FB} > 0.7V$ , switching frequency = 50kHz,<br>D = 0.48            |                    | 660   | 810                | μA   |
| Current Sense                                       |                        |                                                                       | 1                  | 1     |                    |      |
| Max Current Sensing Threshold                       | V <sub>CS_MAX</sub>    | V <sub>FB</sub> = 4V,                                                 | 425                | 500   | 570                | mV   |
| SCP Threshold                                       | V <sub>CS_SC</sub>     |                                                                       |                    | 1000  |                    | mV   |
| Minimum Current Sensing Threshold                   | V <sub>CS_MIN</sub>    |                                                                       |                    | 75    |                    | mV   |
| Leading Edge Blank Time                             | t <sub>LEB</sub>       |                                                                       | 300                | 350   | 570                | ns   |
| Feedback                                            | •                      |                                                                       |                    |       |                    |      |
| Transconductance                                    | GM                     | $V_{FB}$ to $V_{CS}$                                                  |                    | 0.225 |                    | V/V  |
| FB Pin Pull-Up Resistor                             | R <sub>FB</sub>        |                                                                       | 24                 | 35    |                    | kΩ   |
| FB Threshold Entering Burst Mode                    | V <sub>BURL</sub>      |                                                                       | 400                | 500   | 600                | mV   |
| FB Threshold Exiting Burst Mode                     | V <sub>BURH</sub>      |                                                                       | 650                | 750   | 850                | mV   |
| FB Threshold Into 2x Frequency                      | V <sub>FB_2XF</sub>    |                                                                       | 2.6                | 3.2   | 4                  | V    |
| FB Threshold Out of 2x Frequency                    | V <sub>FB_1XF</sub>    |                                                                       | 2                  | 2.6   | 3.2                | V    |
| FB Threshold for Overload<br>Protection             | V <sub>FB_OLP</sub>    |                                                                       | 3.6                | 4     | 4.8                | V    |
| FB Internal Pull-Up Voltage                         | V <sub>FB_MAX</sub>    |                                                                       | 4.4                | 4.9   |                    | V    |
| Programmable Heavy Load                             | +                      | •                                                                     | 1                  |       |                    |      |
| OVL Pin Source Current                              | I <sub>OVL</sub>       |                                                                       |                    | 10.5  | 11.8               | μA   |
| OVL Pin Discharge Current                           | I <sub>OVL_D</sub>     |                                                                       | 1.8                | 2     |                    | μA   |



| Parameter                             | Symbol                 | Test Conditions                                              | Min <sup>[1]</sup> | Тур  | Max <sup>[1]</sup> | Unit |
|---------------------------------------|------------------------|--------------------------------------------------------------|--------------------|------|--------------------|------|
| OVL Pin Threshold                     | V <sub>OVL</sub>       |                                                              | 3.6                | 4    | 4.6                | V    |
| Input Undervoltage and Overvolta      | age Protection         | 1                                                            |                    |      |                    |      |
| PRO Pin UV Rising Threshold           | V <sub>BUSUV_R</sub>   |                                                              | 0.4                | 0.5  | 0.6                | V    |
| PRO Pin UV Falling Threshold          | V <sub>BUSUV_F</sub>   |                                                              | 0.33               | 0.4  | 0.48               | V    |
| PRO Pin OV Threshold (Rising)         | V <sub>BUSOV_R</sub>   |                                                              | 3.9                | 4.5  | 5.2                | V    |
| PRO Pin OV Falling Hysteresis         | V <sub>BUSOV_HYS</sub> |                                                              | 0.4                | 0.5  | 0.6                | V    |
| OV Falling Delay                      | T <sub>BUSOV_DL</sub>  |                                                              | 1.4                | 1.6  |                    | ms   |
| CDRV Driver Low-Side<br>On-Resistance | R <sub>DS_L</sub>      |                                                              |                    | 17   | 32                 | Ω    |
| CDRV Driver Source Current            | I <sub>DRVS</sub>      |                                                              |                    | 25   |                    | mA   |
| Frequency                             |                        |                                                              |                    |      |                    |      |
| FSET Pin Reference Voltage            | V <sub>FSET</sub>      |                                                              | 2.3                | 2.5  | 2.7                | V    |
| Oscillator Frequency                  | f <sub>SW</sub>        | R <sub>FSET</sub> = 187k                                     | 42.5               | 49   | 55                 | kHz  |
| Dithering                             |                        | Percent frequency                                            | -4                 |      | 4                  | %    |
| Double Frequency                      | f <sub>SW_2x</sub>     |                                                              | 86                 | 93   | 98.5               | kHz  |
| Valley Detection                      |                        |                                                              |                    |      | •                  |      |
| Ringing frequency                     |                        | Assured by design                                            | 550                |      | 1000               | kHz  |
| Timing                                |                        |                                                              |                    |      | •                  |      |
| Maximum Duty Cycle                    | D <sub>MAX</sub>       | f <sub>SW</sub> = 50kHz                                      | 42                 | 48   | 54                 | %    |
| OVL Blanking                          | T <sub>OVL_BLK</sub>   | 2 Cycles, 50kHz                                              |                    | 40   |                    | μs   |
| Startup Timer                         | T <sub>ST</sub>        | 4096 cycles, 50kHz                                           |                    | 82   |                    | ms   |
| Hiccup Restart Delay                  | T <sub>HICC</sub>      | 16384 cycles, 50kHz                                          |                    | 328  |                    | ms   |
| OLP/OCP Delay Timer                   | T <sub>OLP</sub>       | 2048 cycles, f <sub>SW</sub> = 100kHz, V <sub>FB</sub> >4.5V |                    | 20.5 |                    | ms   |
| VinUV Delay Timer                     | T <sub>VINUV</sub>     | 2048 cycles, f <sub>SW</sub> = 100kHz                        |                    | 20.5 |                    | ms   |
| Thermal                               |                        | •                                                            |                    | -    |                    |      |
| Over-Temperature Threshold            | OTP <sub>TH</sub>      |                                                              |                    | 150  |                    | С    |
| Over-Temperature Hysteresis           | OTP <sub>HYS</sub>     |                                                              |                    | 30   |                    | С    |

Typical operating conditions at 25°C,  $V_{CC}$  = 12V,  $T_{J}$  = -40 to +125°C, unless otherwise specified. (Cont.)

1. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design.



### 4. Typical Performance Graphs

#### 4.1 Characterization Curves



Figure 3. Breakdown Voltage vs Temperature



Figure 5. V<sub>CC</sub> Start Current vs Temperature



Figure 7. PRO Undervoltage Falling vs Temperature



Figure 9. BUS Overvoltage Falling vs Temperature



Figure 4. r<sub>DS(ON)</sub> vs Temperature



Figure 6. Maximum Current Sensing Threshold vs Temperature



Figure 8. BUS Overvoltage Rising vs Temperature







### 4.2 Typical Waveforms

 $V_{\text{IN}}$  = 230V\_{AC},  $V_{\text{O}}$  = 13V,  $I_{\text{O}}$  = 450mA,  $L_{\text{PRI}}$  = 1.3mH,  $C_{\text{O}}$  = 1000uF,  $T_{\text{A}}$  = 25C







Figure 13. Full Load Operation



Figure 15. Short-Circuit/Overload Protection







Figure 12. Light Load Operation



Figure 14. Short-Time Heavy Load Operation



Figure 16. Input Brownout Protection (V<sub>IN</sub> = 80V<sub>AC</sub>)







 $V_{\text{IN}}$  = 230V\_{\text{AC}}, V\_{\text{O}} = 13V, I\_{\text{O}} = 450mA, L\_{PRI} = 1.3mH, C\_{\text{O}} = 1000uF, T\_{\text{A}} = 25C



# 5. Detailed Description

The RAA223181 adopts constant frequency switching with secondary side regulation as Figure 21 shows. When power is less than 7W, it operates in DCM at the chosen switching frequency. When the power is bigger than 7W, it operates in CCM at the doubled frequency for a programmed time (<100ms). However, the power needs to be less than 12W to avoid over load protection. It uses the valley detection to ensure the DCM and reduce the switching losses.



Figure 21. RAA223181 Flyback Application Circuit

**Constant frequency PWM mode:** In full load, the IC regulates the output voltage with an error amplifier (TL431) through the opto-coupler and peak current control. The feedback pin is the error output opto-coupled from the secondary side. Its voltage level controls peak current in every switching cycle. The turn-on point is set by the internal fixed frequency oscillator and valley detection circuit, which senses the voltage on the auxiliary winding. If the valley is not detected, it waits for the nearest valley to turn on the FET. The valley detection is illustrated in Figure 22. Because the ringing frequency usually ranges from 500kHz to 1MHz, the possible half ringing cycle delay only causes ~5% frequency variation.

**Burst Mode:** At the light load, the regulator transitions into burst mode operation to save power consumption while keeping switching frequency constant without interfering the communication. The burst frequency is designed to be less than 3kHz, to avoid the minimum frequency of the narrowband PLC communication. During light load, the FB voltage is reduced and when it drops below  $V_{BURL}$ , the part enters burst mode operation. The IC stops switching. When FB voltage rises back to  $V_{BURH}$ , the IC resumes switching until FB voltage falls back to

V<sub>BURL</sub>. In Burst mode, the peak current is less than 150mA, effectively avoiding the audible noises. The above operation is illustrated in Figure 23.



Figure 22. Valley Switching



**Short-time heavy load operation (OVL):** The IC allows a short-time heavy load operation over a programmable time not exceeding 100ms. When  $V_{FB}$  >  $V_{FB_2XF}$ , oscillator frequency is doubled, valley detection is disabled, and the part operates in CCM. At the same time, a programmable timer starts - an internal 10µA current charges the external capacitor on pin OVL. When the OVL pin reaches  $V_{OVL}$ , the heavy load operation stops, and the IC waits for 5 times the programmed heavy load operation time before the heavy load operation is allowed again. When  $V_{FB} < V_{FB_1XF}$ , the part exits heavy load operation even before the heavy load timer expires. If the load is too heavy, FB continues rising to  $V_{FB_OLP}$ , the heavy load operation stops, and the overload protection is triggered. The operation is shown in Figure 24.



Figure 24. Short-Time Heavy Load Operation

**Single capacitor operation for input overvoltage**: The IC features a capacitor saving feature by employing an optional external MOSFET driven by the CDRV pin. The FET is connected in series with a 400V input buffer capacitor, as shown in Figure 29. The FET is on in normal operation. When the input has a voltage over the maximum operating voltage, sensed by the PRO pin through a resistor divider, the FET is turned off and disconnected the buffer capacitor from the BUS, protecting the capacitor from by overvoltage damage. When the bus voltage drops low enough, the IC resumes switching. The FET is initially off at the startup, controlled by a low

CDRV, until the bus voltage is pulled down low enough by the switching current, it is turned on with minimum voltage and current stresses. Also, the inrush current is reduced. The operation is illustrated in Figure 25.



Figure 25. Input Overvoltage Protection and Zero-Voltage Turn-On/Off Buffer Capacitor MOSFET

This feature allows the customer to use only one 400V buffer capacitor and a 650V MOSFET to sustain an input bus overvoltage event up to 650V, which can be caused by a wrong  $265V_{AC}$  input phase-to-phase connection, without using two stacked 400V buffer capacitors of twice the capacitance. This saves an expensive 400V capacitor with a cheaper power MOSFET.

#### 5.1 Soft Start-Up

When the input voltage (rectified bus) is higher than 50V or so, the IC starts up with the V<sub>CC</sub> capacitor being charged by an internal HV current source. When V<sub>CC</sub> reaches up to V<sub>CC\_START</sub>, the IC begins switching, and a startup timer begins (~82ms). At the same time, the internal HV regulator turns off until V<sub>CC</sub> drops below 9V then it turns on again. Before the timer expires, the DCM operation with constant max peak current is enforced to ensure a soft start-up. The SCP is disabled during the start-up blanking time. When V<sub>OUT</sub> is fully established, V<sub>CC</sub> is supplied by the auxiliary winding, and the internal HV current source is off most of the time in steady-state operation to save power consumption. The startup process is illustrated in Figure 26.



Figure 26. Start-Up Diagram



#### 5.2 Overload and Short-Circuit Protection

If an overload or a short-circuit occurs,  $V_{FB}$  rises high. When  $V_{FB}$  reaches to  $V_{FB_2XF}$ , the heavy load operation is enabled with twice the switching frequency. If  $V_{FB}$  continues to rise and reach to another threshold  $V_{FB_0LP}$ , and current sense detected above  $V_{CS_MAX}$  after a blanking time, a fault delay timer starts. If these thresholds are still reached after the timer expires (~20.5ms), the heavy load operation is disabled, and the IC stops switching for a hiccup time (~328ms). The IC resumes switching after the timer expires. The logic sequence is shown in Figure 27.



Figure 27. Overload Protection Diagram



## 6. Application Topologies



Figure 28. RAA223181 Flyback with BUS Overvoltage Protection



Figure 29. RAA223181 Flyback without the capacitor MOSFET



### 7. Design Guidance

#### 7.1 Input Buffer Capacitor

The input buffer capacitor provides a DC voltage with less voltage ripple for a given power. For example, how low the bus voltage can drop to determines the power Flyback can deliver. Equation 1 calculates the required minimum bus valley voltage for the target output power, where  $I_{PKFL}$  is the peak current required for your full load operation.  $\eta$  is the assumed full load efficiency at  $85V_{AC}$ .

(EQ. 1) 
$$V_{valley} = \frac{2P_{OUT}}{\eta I_{PKFL} D_{MAX}}$$

To keep the bus valley above this value, the buffer capacitance needs to be large enough to not only support normal output power but also a short-time heavy load up to 2x normal output power. The required capacitance is then calculated using Equation 2, .

$$\textbf{(EQ. 2)} \qquad \textbf{C}_{in} = \frac{2 P_{OUT} \left( 0.25 + \frac{1}{2\pi} a sin \frac{\sqrt{2} V_{acmin} - V_{valley}}{\sqrt{2} V_{acmin}} \right)}{\eta V_{acmin} (\sqrt{2} V_{acmin} - 40) f_{LINE}}$$

#### 7.2 Transformer Primary Inductance and Turns Ratio

Since the regulator operates in DCM operation, the primary inductance has to be small enough so that the inductor current always resets within a switching cycle while still large enough to deliver enough power at minimum AC input. Accordingly, the required primary inductance is calculated using Equation 3, while Equation 4 specifies its maximum value. To avoid subharmonics in 2x frequency operation at the minimum input voltage, L<sub>P</sub> must be smaller than 1.6mH according to the slope compensation.

(EQ. 3) 
$$L_{P} \ge \frac{D_{MAX}V_{valley}}{f_{SW}I_{PKFL}}$$

(EQ. 4) 
$$L_{P} \leq \frac{D_{MAX}V_{valley}}{f_{SW}(2I_{PKFL}-I_{PKMAX})}$$

Since the bus voltage can be as low as 40V when operating in CCM for short-time heavy load at low input line, the transformer turns ratio needs to be set properly so duty cycle is not too big to maintain the require output voltage. Therefore, the maximum turns ratio is calculated using Equation 5. If  $D_{max}$  is chosen as 0.67, and  $V_{HVMIN}$  = 40V,  $N_{max}$  = 6.25.

(EQ. 5) 
$$N \leq \frac{V_{HVMIN}}{V_0} \bullet \frac{D_{MAX}}{1 - D_{MAX}}$$

In the meantime, the turns ratio needs to large enough so that the maximum peak current can fully reset when  $D_{max}$  is reached at the valley of the minimum AC input. The minimum turns ratio needs to satisfy Equation 6.

(EQ. 6) 
$$N \ge \frac{L_P I_{PKFL} f_{SW}}{(1 - D_{MAX}) V_O}$$



#### 7.3 Current Sensing Resistor

The peak current is sensed through  $R_{SENSE}$  on the S pin and compared with the internal current command. When the sensed voltage reaches the command, the MOSFET is turned off. With the chosen  $R_{SENSE}$ , the maximum peak current is limited by an internal current sense voltage limit,  $V_{CS\_MAX}$ . To have a good regulation without hitting peak current limit,  $V_{SENSE}$  should be set around  $0.9V_{CS\_MAX}$ .  $R_{SENSE}$  is calculated using Equation 7. **Note:**  $R_{SENSE}$  must be evaluated for proper power capability.

(EQ. 7) 
$$R_{SENSE} = \frac{0.9V_{CSMAX}}{I_{PKFL}}$$

#### 7.4 FSET Pin Resistor

The FSET pin resistor sets the switching frequency. The resistor value is calculated using Equation 8.

(EQ. 8) 
$$R_{FSET} = \frac{3.72V_{FSET}}{f_{SW}} \times 10^{6} (k\Omega)$$

#### 7.5 VDET Pin Resistors

The valley switching is detected at VDET pin by resistor dividers,  $R_{DET1}$  and  $R_{DET2}$ .  $R_{DET1}$  is calculated using Equation 9 and  $R_{DET2}$  is calculated using Equation 10.  $N_{PA}$  is the turns ratio of primary winding to auxiliary winding, and  $V_{ACMAX}$  is the maximum AC input voltage.  $N_{SA}$  is the turns ratio of the output winding to the auxiliary winding.  $V_{DF}$  is forward voltage of the output diode.

(EQ. 9) 
$$R_{\text{DET1}} \ge \frac{\sqrt{2}V_{\text{ACMAX}}}{N_{\text{PA}}}(k\Omega)$$

 $\textbf{(EQ. 10)} \quad \begin{array}{c} R_{\text{DET2}} < \frac{R_{\text{DET1}} \times 5}{V_{\text{DF}} + V_{\text{OUT}}} \\ \frac{R_{\text{DET1}} \times 5}{N_{\text{SA}}} - 5 \end{array}$ 

#### 7.6 PRO Pin Resistors

The PRO pin sets the  $V_{IN}$  OV threshold and  $V_{IN}$  UV threshold. The resistor divider needs to ensure the  $V_{IN}$  OV protection at right bus voltage.

(EQ. 11) 
$$R_{B1} = \frac{V_{BUSOV} - V_{BUSOV} R}{V_{BUSOV} R} \bullet R_{B2}$$

 $V_{BUSOV}$  is the maximum bus voltage allowed and is usually chosen slightly above the voltage rating of the input capacitor, C1, but below 110% of the rated capacitor voltage if the input capacitor has to be protected by the CDRV feature. To minimize the power dissipation,  $R_{B2}$  is usually chosen between 5k-25k $\Omega$ . When  $R_{B1}$ ,  $R_{B2}$  are chosen, the  $V_{IN}$  UV threshold is set around 50V and 40V for  $V_{IN}$  rising and falling, respectively.

### 7.7 PRO Pin Capacitor

The capacitor at the PRO pin, CB2, helps filter out the noise to ensure normal operation of the IC. It also delays the voltage rise on the PRO pin when an input surge occurs, so it does not trigger OV protection and keeps the bulky capacitor connected to the BUS using the external FET. The capacitance of  $C_{B2}$  is calculated using Equation 12, where  $V_{PROMAX} = V_{acmax}*\sqrt{2*R_{B1}}/(R_{B1}+R_{B2})$ .

$$(\textbf{EQ. 12}) \quad \begin{array}{c} C_{B2} > \frac{30}{\left(\frac{R_{B1} \times R_{B2}}{R_{B1} + R_{B2}}\right) \times \ln\left(1 - \frac{V_{BUSOVR} - V_{PROMAX}}{625 \times R_{B2} / (R_{B1} + R_{B2}) - V_{PROMAX}}\right)^{-1}}(\mu F)}$$

### 7.8 MOSFET in Series with C<sub>1</sub>

The MOSFET in series with  $C_1$  is turned off during the input OV; therefore, it needs to have the voltage rating of 650V, so it can sustain a voltage as high as the rectified voltage of  $450V_{AC}$  input. Also, it needs to survive lightning events when a surge current passes through. Together with input surge energy absorbing components, the FET needs to have at least 200V at 10A pulse conduction rating, specified by its SOA curve. For details about the input stage design recommendation for surge energy control, see the evaluation board manual.

### 7.9 OLV Pin Capacitor

The capacitor on the OLV programs the time duration when the short-time over load is allowed, which is recommended not more than 100ms. The capacitor value,  $C_{OVL}$ , is calculated using Equation 13. If a much longer time duration is programmed by using a cap bigger than what Equation 13 specifies, or shorting the pin to ground, the heavy load the IC can support may be limited by its thermal capability on a given PCB, especially at low AC input and high ambient temperature. If heavy load support is not required, the OVL pin can be floated. Therefore, the IC always operates with the constant frequency set by  $R_{FSET}$ .

$$(EQ. 13) \quad C_{OLV} \le \frac{I_{OVL}}{10V_{OVL}}$$

#### 7.10 Output Capacitance

The minimum output capacitance is chosen by consideration of switching ripple, step load response, and in some applications, the required output hold-time when input is cut off.

### 7.11 PCB Layout Guidance

Proper layout is important to ensure a stable operation, good thermal behavior, EMI performance, and reliable operation for various operating environments. Pay attention to the following layout recommendations.

- Leave proper spacing (recommend minimum 2mm) between high voltage (maximum 900V) traces and low voltage traces
- Keep a small loop from the input filter capacitor to IC, transformer primary winding, and to the ground of input capacitor, and a small loop consisted of transformer secondary winding, output capacitor, and output diode.
- Keep enough copper area on the IC drain pin (not less than 165mm<sup>2</sup> for 6W output power) for better thermal
  performance.
- Place the V<sub>CC</sub> decoupling capacitor close to the VCC pin.





The PCB layout example is shown in Figure 30 and Figure 31.

Figure 30. PCB Top Layer



Figure 31. PCB Bottom Layer



### 8. EMI Performance

Conducted EMI pre-compliance for EN55022/CISPR22 ( $V_{OUT}$  = 13V,  $I_{OUT}$  = 450mA)



Figure 32. Line, 120V<sub>AC</sub>



Figure 34. Neutral, 120V<sub>AC</sub>



Figure 33. Line, 230V<sub>AC</sub>



Figure 35. Neutral, 230V<sub>AC</sub>



### 9. Package Outline Drawing

For the most recent package outline drawing, see M13.15.

M13.15

13 Lead Narrow Body Small Outline Plastic Package Rev 0, 6/20



7. Reference to JEDEC MS-012-AC

Typical Recommended Land Pattern



## **10. Ordering Information**

| Part Number <sup>[1][2]</sup> | Part<br>Marking | Package Description<br>(RoHS Compliant) | Pkg. Dwg. # | Carrier Type <sup>[3]</sup> | Temp Range    |
|-------------------------------|-----------------|-----------------------------------------|-------------|-----------------------------|---------------|
| RAA2231814GSP#HA0             | 223181          | 13 Ld SOIC                              | M13.15      | Reel, 2.5k                  | -40 to +150°C |
| RAA2231814GSP#MA0             |                 |                                         |             | Reel, 250                   |               |
| RTKA223181DE0010BU            | Evaluation Boa  | ard                                     | •           |                             |               |

 These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020.

2. For the Moisture Sensitivity Level (MSL), see the RAA223181 device page. For more information about MSL, see TB363.

3. See TB347 for details about reel specifications.

### 11. Revision History

| l | Rev. | Date         | Description     |
|---|------|--------------|-----------------|
| Ī | 1.00 | Oct 13, 2021 | Initial release |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/