# RENESAS

## Datasheet

## RL78/G13A

## RENESAS MCU

R01DS0376EJ0110 Rev.1.10 Sep 18, 2020

RL78/G13A microcontrollers share the functionality of RL78/G13 products but have a much (over 40%) lower operating current of 47 µA/MHz (typ.). Operation is guaranteed at ambient temperatures up to 105°C while this is not the case for RL78/G13 products with 384 or 512 Kbytes of code flash memory. RL78/G13A microcontrollers can be used in a wide variety of applications, from home and consumer appliances to industrial equipment.

## 1. OUTLINE

## 1.1 Features

Ultra-low power consumption technology

- VDD = single power supply voltage of 1.6 to 5.5 V
- HALT mode
- STOP mode
- SNOOZE mode

### RL78 CPU core

- CISC architecture with 3-stage pipeline
- Minimum instruction execution time: Can be changed from high speed (0.03125 µs: @ 32 MHz operation with high-speed on-chip oscillator) to ultra-low speed (30.5 µs: @ 32.768 kHz operation with subsystem clock)
- Address space: 1 MB
- General-purpose registers: (8-bit register × 8) × 4 banks
- On-chip RAM: 24 or 32 KB

#### Code flash memory

- Code flash memory: 384 or 512 KB
- Block size: 1 KB
- Prohibition of block erase and rewriting (security function)
- On-chip debug function
- Self-programming (with boot swap function/flash shield window function)

#### Data flash memory

- Data flash memory: 8 KB
- Back ground operation (BGO): Instructions can be executed from the program memory while rewriting the data flash memory.
- Number of rewrites: 1,000,000 times (typ.)
- Voltage of rewrites: VDD = 1.8 to 5.5 V

## High-speed on-chip oscillator

- Select from 32 MHz, 24 MHz, 16 MHz, 12 MHz, 8 MHz, 6 MHz, 4 MHz, 3 MHz, 2 MHz, and 1 MHz
- High accuracy: ±1.0% (V<sub>DD</sub> = 1.6 to 5.5 V, T<sub>A</sub> = -40 to +85°C)

Operating ambient temperature

- T<sub>A</sub> = -40 to +85°C (A: Consumer applications)
- T<sub>A</sub> = -40 to +105°C (G: Industrial applications)

Power management and reset function

- On-chip power-on-reset (POR) circuit
- On-chip voltage detector (LVD) (Select interrupt and reset from 14 levels)

DMA (Direct Memory Access) controller

- 2/4 channels
- Number of clocks during transfer between 8/16-bit SFR and internal RAM: 2 clocks

#### Multiplier and divider/multiply-accumulator

- 16 bits × 16 bits = 32 bits (Unsigned or signed)
- 32 bits ÷ 32 bits = 32 bits (Unsigned)
- 16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)

#### Serial interface

- CSI: 4 to 8 channels
- UART/UART (LIN-bus supported): 3 or 4 channels
- I<sup>2</sup>C/Simplified I<sup>2</sup>C communication: 5 to 10 channels

#### Timer

- 16-bit timer: 8 or 12 channels
- 12-bit interval timer: 1 channel
- Real-time clock: 1 channel (calendar for 99 years, alarm function, and clock correction function)
- Watchdog timer: 1 channel (operable with the dedicated low-speed on-chip oscillator)

## A/D converter

- 8/10-bit resolution A/D converter (VDD = 1.6 to 5.5 V)
- Analog input: 10 to 20 channels
- Internal reference voltage (1.45 V) and temperature sensor Note 1



## I/O port

- I/O port: 40 to 92 (N-ch open drain I/O [withstand voltage of 6 V]: 4, N-ch open drain I/O [VDD withstand voltage Note <sup>2</sup>/EVDD withstand voltage Note <sup>3</sup>]: 10 to 24)
- Can be set to N-ch open drain, TTL input buffer, and on-chip pull-up resistor
- Different potential interface: Can connect to a 1.8/2.5/3 V device
- On-chip key interrupt function
- On-chip clock output/buzzer output controller

#### Others

- On-chip BCD (binary-coded decimal) correction circuit
- Notes 1. Can be selected only in HS (high-speed main) mode
  - 2. 44- and 48-pin products
  - 3. 64- and 100-pin products
- Remark The functions mounted depend on the product. See 1.6 Outline of Functions.

### O ROM, RAM capacities

| Flash ROM | Data flash | RAM                   | RL78/G13A |          |          |          |  |
|-----------|------------|-----------------------|-----------|----------|----------|----------|--|
|           |            |                       | 44 pins   | 48 pins  | 64 pins  | 100 pins |  |
| 512 KB    | 8 KB       | 32 KB <sup>Note</sup> | R5F140FL  | R5F140GL | R5F140LL | R5F140PL |  |
| 384 KB    | 8 KB       | 24 KB                 | R5F140FK  | R5F140GK | R5F140LK | R5F140PK |  |

Note The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F140xL (x = F, G, L, P): Start address F7F00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).



## 1.2 List of Part Numbers







| Pin count | Package                    | Data    | Fields of        | Ordering Part Number           |
|-----------|----------------------------|---------|------------------|--------------------------------|
|           |                            | flash   | Application Note |                                |
| 44 pins   | 44-pin plastic LQFP        | Mounted | А                | R5F140FKAFP#10, R5F140FLAFP#10 |
|           | (10 x 10 mm, 0.8-mm pitch) |         |                  | R5F140FKAFP#30, R5F140FLAFP#30 |
|           |                            |         |                  | R5F140FKAFP#50, R5F140FLAFP#50 |
|           |                            |         | G                | R5F140FKGFP#10, R5F140FLGFP#10 |
|           |                            |         |                  | R5F140FKGFP#30, R5F140FLGFP#30 |
|           |                            |         |                  | R5F140FKGFP#50, R5F140FLGFP#50 |
| 48 pins   | 48-pin plastic LFQFP       | Mounted | А                | R5F140GKAFB#10, R5F140GLAFB#10 |
|           | (7 x 7 mm, 0.5-mm pitch)   |         |                  | R5F140GKAFB#30, R5F140GLAFB#30 |
|           |                            |         |                  | R5F140GKAFB#50, R5F140GLAFB#50 |
|           |                            |         | G                | R5F140GKGFB#10, R5F140GLGFB#10 |
|           |                            |         |                  | R5F140GKGFB#30, R5F140GLGFB#30 |
|           |                            |         |                  | R5F140GKGFB#50, R5F140GLGFB#50 |
| 64 pins   | 64-pin plastic LFQFP       | Mounted | А                | R5F140LKAFB#10, R5F140LLAFB#10 |
|           | (10 x 10 mm, 0.5-mm pitch) |         |                  | R5F140LKAFB#30, R5F140LLAFB#30 |
|           |                            |         |                  | R5F140LKAFB#50, R5F140LLAFB#50 |
|           |                            |         | G                | R5F140LKGFB#10, R5F140LLGFB#10 |
|           |                            |         |                  | R5F140LKGFB#30, R5F140LLGFB#30 |
|           |                            |         |                  | R5F140LKGFB#50, R5F140LLGFB#50 |
| 100 pins  | 100-pin plastic LFQFP      | Mounted | А                | R5F140PKAFB#10, R5F140PLAFB#10 |
|           | (14 x 14 mm, 0.5-mm pitch) |         |                  | R5F140PKAFB#30, R5F140PLAFB#30 |
|           |                            |         |                  | R5F140PKAFB#50, R5F140PLAFB#50 |
|           |                            |         | G                | R5F140PKGFB#10, R5F140PLGFB#10 |
|           |                            |         |                  | R5F140PKGFB#30, R5F140PLGFB#30 |
|           |                            |         |                  | R5F140PKGFB#50, R5F140PLGFB#50 |

| Table 1-1. List of Ordering Part Numbers | Table 1-1. | List of Ordering | Part Numbers |
|------------------------------------------|------------|------------------|--------------|
|------------------------------------------|------------|------------------|--------------|

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13A.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



## 1.3 Pin Configuration (Top View)

#### 1.3.1 44-pin products

• 44-pin plastic LQFP (10 × 10 mm, 0.8-mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13A User's Manual.



## 1.3.2 48-pin products

• 48-pin plastic LFQFP (7 × 7 mm, 0.5-mm pitch)



#### Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

 Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13A User's Manual.



## 1.3.3 64-pin products

• 64-pin plastic LFQFP (10 × 10 mm, 0.5-mm pitch)



Cautions 1. Make EVsso pin the same potential as Vss pin.

- 2. Make VDD pin the potential that is no less than EVDD0 pin.
- 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the VDD and EVDD0 pins and connect the Vss and EVss0 pins to separate ground lines.
  - **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR)** in the RL78/G13A User's Manual.



## 1.3.4 100-pin products

• 100-pin plastic LFQFP (14 × 14 mm, 0.5-mm pitch)



Cautions 1. Make EVss0 and EVss1 pins the same potential as Vss pin.

- 2. Make VDD pin the potential that is no less than EVDD0 and EVDD1 pins (EVDD0 = EVDD1).
- 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the Vbb, EVbb0 and EVbb1 pins and connect the Vss, EVss0 and EVss1 pins to separate ground lines.
  - Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13A User's Manual.

## 1.4 Pin Identification

| ANI0 to ANI14,   |                            | REGC:                   | Regulator capacitance                  |
|------------------|----------------------------|-------------------------|----------------------------------------|
| ANI16 to ANI20:  | Analog input               | RESET:                  | Reset                                  |
| AVREFM:          | A/D converter negative     | RTC1HZ:                 | Real-time clock correction clock       |
|                  | reference voltage input    |                         | (1 Hz) output                          |
| AVREFP:          | A/D converter positive     | RxD0 to RxD3:           | Receive data                           |
|                  | reference voltage input    | SCLA0, SCLA1,           |                                        |
| EVDD0, EVDD1:    | Power supply for port      | SCK00, SCK01, SCK10,    |                                        |
| EVsso, EVss1:    | Ground for port            | SCK11, SCK20, SCK21,    |                                        |
| EXCLK:           | External clock input (Main | SCK30, SCK31:           | Serial clock input/output              |
|                  | system clock)              | SCL00, SCL01, SCL10,    |                                        |
| EXCLKS:          | External clock input       | SCL11, SCL20, SCL21,    |                                        |
|                  | (Subsystem clock)          | SCL30, SCL31:           | Serial clock output                    |
| INTP0 to INTP11: | Interrupt request from     | SDAA0, SDAA1, SDA00,    |                                        |
|                  | peripheral                 | SDA01, SDA10, SDA11,    |                                        |
| KR0 to KR7:      | Key return                 | SDA20, SDA21, SDA30,    |                                        |
| P00 to P06:      | Port 0                     | SDA31:                  | Serial data input/output               |
| P10 to P17:      | Port 1                     | SI00, SI01, SI10, SI11, |                                        |
| P20 to P27:      | Port 2                     | SI20, SI21, SI30, SI31: | Serial data input                      |
| P30, P31:        | Port 3                     | SO00, SO01, SO10,       |                                        |
| P40 to P47:      | Port 4                     | SO11, SO20, SO21,       |                                        |
| P50 to P57:      | Port 5                     | SO30, SO31:             | Serial data output                     |
| P60 to P67:      | Port 6                     | TI00 to TI07,           |                                        |
| P70 to P77:      | Port 7                     | TI10 to TI13:           | Timer input                            |
| P80 to P87:      | Port 8                     | TO00 to TO07,           |                                        |
| P100 to P102:    | Port 10                    | TO10 to TO13:           | Timer output                           |
| P110, P111:      | Port 11                    | TOOL0:                  | Data input/output for tool             |
| P120 to P124:    | Port 12                    | TOOLRxD, TOOLTxD:       | Data input/output for external device  |
| P130, P137:      | Port 13                    | TxD0 to TxD3:           | Transmit data                          |
| P140 to P147:    | Port 14                    | Vdd:                    | Power supply                           |
| P150 to P156:    | Port 15                    | Vss:                    | Ground                                 |
| PCLBUZ0, PCLBUZ1 | Programmable clock         | X1, X2:                 | Crystal oscillator (main system clock) |
|                  | output/buzzer output       | XT1, XT2:               | Crystal oscillator (subsystem clock)   |
|                  |                            |                         |                                        |



## 1.5 Block Diagram

## 1.5.1 44-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13A User's Manual.

RENESAS

### 1.5.2 48-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13A User's Manual.

RENESAS

## 1.5.3 64-pin products



**Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8** Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13A User's Manual.



## 1.5.4 100-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13A User's Manual.



## **1.6 Outline of Functions**

[44-pin, 48-pin, 64-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H. (4.0)

|                      |                                        |                                                                                                                                                                                                                                                         | 10 · '                                                                                                                                                                                                                                           | (1/2                                                 |  |  |
|----------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|
|                      | Item                                   | 44-pin<br>R5F140Fx                                                                                                                                                                                                                                      | 48-pin<br>R5F140Gx                                                                                                                                                                                                                               | 64-pin<br>R5F140Lx                                   |  |  |
| <u> </u>             |                                        |                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                  |                                                      |  |  |
| Code flash m         | • • •                                  | 384, 512                                                                                                                                                                                                                                                | 384, 512                                                                                                                                                                                                                                         | 384, 512                                             |  |  |
| Data flash me        | emory (KB)                             | 8                                                                                                                                                                                                                                                       | 8                                                                                                                                                                                                                                                | 8                                                    |  |  |
| RAM (KB)             |                                        | 24, 32 <sup>Note 1</sup>                                                                                                                                                                                                                                | 24, 32 <sup>Note 1</sup>                                                                                                                                                                                                                         | 24, 32 <sup>Note 1</sup>                             |  |  |
| Address space        |                                        | 1 MB                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                  |                                                      |  |  |
| Main system<br>clock | High-speed system clock                | HS (High-speed main) mode:<br>HS (High-speed main) mode:<br>LS (Low-speed main) mode:<br>LV (Low-voltage main) mode:                                                                                                                                    | , external main system clock inp<br>1 to 20 MHz ( $V_{DD} = 2.7$ to 5.5 V)<br>1 to 16 MHz ( $V_{DD} = 2.4$ to 5.5 V)<br>1 to 8 MHz ( $V_{DD} = 1.8$ to 5.5 V)<br>1 to 4 MHz ( $V_{DD} = 1.6$ to 5.5 V)<br>1 to 32 MHz ( $V_{DD} = 2.7$ to 5.5 V) | ),                                                   |  |  |
|                      | High-speed on-chip<br>oscillator       | HS (High-speed main) mode:                                                                                                                                                                                                                              | 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V)<br>1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V),                                                                                                                                                     |                                                      |  |  |
| Subsystem cl         | ock                                    | XT1 (crystal) oscillation, extern 32.768 kHz                                                                                                                                                                                                            | al subsystem clock input (EXCL                                                                                                                                                                                                                   | KS)                                                  |  |  |
| Low-speed or         | n-chip oscillator                      | 15 kHz (typ.)                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                  |                                                      |  |  |
| General-purp         | ose registers                          | (8-bit register x 8) x 4 banks                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                  |                                                      |  |  |
| Minimum inst         | ruction execution time                 | 0.03125 $\mu$ s (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation)                                                                                                                                                                     |                                                                                                                                                                                                                                                  |                                                      |  |  |
|                      |                                        | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                              |                                                                                                                                                                                                                                                  |                                                      |  |  |
|                      |                                        | 30.5 μs (Subsystem clock: fsue = 32.768 kHz operation)                                                                                                                                                                                                  |                                                                                                                                                                                                                                                  |                                                      |  |  |
| Instruction set      |                                        | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits x 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                                                                                                                                                  |                                                      |  |  |
| I/O port             | Total                                  | 40                                                                                                                                                                                                                                                      | 44                                                                                                                                                                                                                                               | 58                                                   |  |  |
|                      | CMOS I/O                               | 31<br>(N-ch O.D. I/O [Vpp withstand<br>voltage]: 10)                                                                                                                                                                                                    | 34<br>(N-ch O.D. I/O [V <sub>DD</sub> withstand<br>voltage]: 11)                                                                                                                                                                                 | 48<br>(N-ch O.D. I/O [V₅⊳ withstand<br>voltage]: 15) |  |  |
|                      | CMOS input                             | 5                                                                                                                                                                                                                                                       | 5                                                                                                                                                                                                                                                | 5                                                    |  |  |
|                      | CMOS output                            | -                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                | 1                                                    |  |  |
|                      | N-ch O.D. I/O (withstand voltage: 6 V) | 4                                                                                                                                                                                                                                                       | 4                                                                                                                                                                                                                                                | 4                                                    |  |  |
| Timer                | 16-bit timer                           | 8 channels                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                  |                                                      |  |  |
|                      | Watchdog timer                         | 1 channel                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                  |                                                      |  |  |
|                      | Real-time clock (RTC)                  | 1 channel                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                  |                                                      |  |  |
|                      | 12-bit interval timer (IT)             | 1 channel                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                  |                                                      |  |  |
|                      | Timer output                           | 5 channels (PWM outputs: 4 <sup>Note</sup><br>8 channels (PWM outputs: 7 <sup>Note</sup>                                                                                                                                                                |                                                                                                                                                                                                                                                  | 8 channels (PWM outputs: 7<br>Note <sup>2</sup> )    |  |  |
|                      | RTC output                             | <ul> <li>1 channel</li> <li>1 Hz (subsystem clock: fsub = 32.768 kHz)</li> </ul>                                                                                                                                                                        |                                                                                                                                                                                                                                                  |                                                      |  |  |

The trasm library uses RAM in self-programming and rewriting of the data flash memory. The target products and start address of the RAM areas used by the flash library are shown below. R5F140xL (x = F, G, L): Start address F7F00H For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).
 The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13A User's Manual).
 When setting to PIOR = 1

(2/2)

|                               |                      |                                                                                                                                                                                                                                                                                                                                              |                                                                                                                       | (2/2)     |  |  |
|-------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------|--|--|
| Item                          |                      | 44-pin                                                                                                                                                                                                                                                                                                                                       | 48-pin                                                                                                                | 64-pin    |  |  |
|                               |                      | R5F140Fx                                                                                                                                                                                                                                                                                                                                     | R5F140Gx                                                                                                              | R5F140Lx  |  |  |
| Clock output/buzzer output    | t                    | 2                                                                                                                                                                                                                                                                                                                                            | 2                                                                                                                     | 2         |  |  |
|                               |                      | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz<br/>(Main system clock: f<sub>MAIN</sub> = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz<br/>(Subsystem clock: f<sub>SUB</sub> = 32.768 kHz operation)</li> </ul>                                    |                                                                                                                       |           |  |  |
| 8/10-bit resolution A/D con   | verter               | 10 channels 10 channels 12 chann                                                                                                                                                                                                                                                                                                             |                                                                                                                       |           |  |  |
| Serial interface              |                      | <ul> <li>[44-pin products]</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 1 channel/simplified I<sup>2</sup>C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified I<sup>2</sup>C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>[48-pin products]</li> </ul>          |                                                                                                                       |           |  |  |
|                               |                      | <ul> <li>CSI: 2 channels/simplified I</li> <li>CSI: 1 channel/simplified I<sup>2</sup></li> </ul>                                                                                                                                                                                                                                            | <sup>2</sup> C: 2 channels/UART: 1 channe<br>C: 1 channel/UART: 1 channel<br><sup>2</sup> C: 2 channels/UART (UART su |           |  |  |
|                               |                      | <ul> <li>CSI: 2 channels/simplified l<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified l<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified l<sup>2</sup>C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> </ul>                                                            |                                                                                                                       |           |  |  |
|                               | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                                                                                                                                                                                    | 1 channel                                                                                                             | 1 channel |  |  |
| Multiplier and divider/multip | oly-accumulator      | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> <li>16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)</li> </ul>                                                                                                                                                     |                                                                                                                       |           |  |  |
| DMA controller                |                      | 2 channels                                                                                                                                                                                                                                                                                                                                   |                                                                                                                       |           |  |  |
| Vectored                      | Internal             | 27                                                                                                                                                                                                                                                                                                                                           | 27                                                                                                                    | 27        |  |  |
| interrupt sources             | External             | 7                                                                                                                                                                                                                                                                                                                                            | 10                                                                                                                    | 13        |  |  |
| Key interrupt                 |                      | 4                                                                                                                                                                                                                                                                                                                                            | 6                                                                                                                     | 8         |  |  |
| Reset                         |                      | <ul> <li>Reset by RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by power-on-reset</li> <li>Internal reset by voltage detector</li> <li>Internal reset by illegal instruction execution <sup>Note</sup></li> <li>Internal reset by RAM parity error</li> <li>Internal reset by illegal-memory access</li> </ul> |                                                                                                                       |           |  |  |
| Power-on-reset circuit        |                      | <ul> <li>Power-on-reset: 1.51 V (typ.)</li> <li>Power-down-reset: 1.50 V (typ.)</li> </ul>                                                                                                                                                                                                                                                   |                                                                                                                       |           |  |  |
| Voltage detector              |                      | <ul> <li>Rising edge : 1.67 V to 4.06 V (14 stages)</li> <li>Falling edge : 1.63 V to 3.98 V (14 stages)</li> </ul>                                                                                                                                                                                                                          |                                                                                                                       |           |  |  |
| On-chip debug function        |                      | Provided                                                                                                                                                                                                                                                                                                                                     |                                                                                                                       |           |  |  |
| Power supply voltage          |                      | $V_{DD} = 1.6$ to 5.5 V (T <sub>A</sub> = -40 to<br>V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -40 to                                                                                                                                                                                                                                  |                                                                                                                       |           |  |  |
| Operating ambient temperation | ature                | $T_{A} = -40$ to +85°C (A: Consum<br>$T_{A} = -40$ to +105°C (G: Industi                                                                                                                                                                                                                                                                     | ner applications)                                                                                                     |           |  |  |

**Note** The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.



## [100-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                                              | ltem                                      | (1/2<br>100-pin                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|----------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                              |                                           | R5F140Px                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Carla flack m                                |                                           |                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Code flash m                                 |                                           | 384, 512                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Data flash me                                | emory (KB)                                | 8<br>04.00Nrts1                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| RAM (KB)                                     |                                           | 24, 32 <sup>Note 1</sup>                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Address space                                |                                           |                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Main system High-speed system<br>clock clock |                                           | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)<br>HS (High-speed main) mode: 1 to 20 MHz ( $V_{DD} = 2.7$ to 5.5 V),<br>HS (High-speed main) mode: 1 to 16 MHz ( $V_{DD} = 2.4$ to 5.5 V),<br>LS (Low-speed main) mode: 1 to 8 MHz ( $V_{DD} = 1.8$ to 5.5 V),<br>LV (Low-voltage main) mode: 1 to 4 MHz ( $V_{DD} = 1.6$ to 5.5 V) |  |  |  |  |
| High-speed on-chi<br>oscillator              | High-speed on-chip<br>oscillator          | HS (High-speed main) mode: 1 to 32 MHz ( $V_{DD} = 2.7$ to 5.5 V),<br>HS (High-speed main) mode: 1 to 16 MHz ( $V_{DD} = 2.4$ to 5.5 V),<br>LS (Low-speed main) mode: 1 to 8 MHz ( $V_{DD} = 1.8$ to 5.5 V),<br>LV (Low-voltage main) mode: 1 to 4 MHz ( $V_{DD} = 1.6$ to 5.5 V)                                                                               |  |  |  |  |
| Subsystem clock                              |                                           | XT1 (crystal) oscillation, external subsystem clock input (EXCLKS)<br>32.768 kHz                                                                                                                                                                                                                                                                                |  |  |  |  |
| Low-speed on-chip oscillator                 |                                           | 15 kHz (typ.)                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| General-purp                                 | ose register                              | (8-bit register $\times$ 8) $\times$ 4 banks                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Minimum inst                                 | ruction execution time                    | 0.03125 $\mu$ s (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation)                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                              |                                           | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                              |                                           | 30.5 μs (Subsystem clock: fsue = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Instruction se                               | it                                        | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                                                         |  |  |  |  |
| I/O port                                     | Total                                     | 92                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                                              | CMOS I/O                                  | 82 (N-ch O.D. I/O [EV <sub>DD</sub> withstand voltage]: 24)                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                                              | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                              | CMOS output                               | 1                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                              | N-ch O.D. I/O<br>(withstand voltage: 6 V) | 4                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Timer                                        | 16-bit timer                              | 12 channels                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                                              | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                                              | Real-time clock (RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                                              | 12-bit interval timer (IT)                | 1 channel                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                                              | Timer output                              | 12 channels (PWM outputs: 10 Note 2)                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                                              | RTC output                                | 1 channel<br>● 1 Hz (subsystem clock: fsuв = 32.768 kHz)                                                                                                                                                                                                                                                                                                        |  |  |  |  |

**Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below. R5F140xL (x = P): Start address F7F00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

2. The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13A User's Manual).

| lte                                             | m             | 100-pin                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|-------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                                 |               | R5F140Px                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Clock output/buzz                               | er output     | 2                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                                                 |               | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz<br/>(Main system clock: fMAIN = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz<br/>(Subsystem clock: fsub = 32.768 kHz operation)</li> </ul>                                                                                                          |  |  |  |  |
| 8/10-bit resolution A/D converter               |               | 20 channels                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Serial interface                                |               | <ul> <li>[100-pin products]</li> <li>CSI: 2 channels/simplified l<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified l<sup>2</sup>C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified l<sup>2</sup>C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>CSI: 2 channels/simplified l<sup>2</sup>C: 2 channels/UART: 1 channel</li> </ul> |  |  |  |  |
| I <sup>2</sup> C bus                            |               | 2 channels                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Multiplier and divider/multiply-<br>accumulator |               | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> <li>16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)</li> </ul>                                                                                                                                                                                                     |  |  |  |  |
| DMA controller                                  |               | 4 channels                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Vectored                                        | Internal      | 37                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| interrupt sources                               | External      | 13                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Key interrupt                                   | •             | 8                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| Reset                                           |               | <ul> <li>Reset by RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by power-on-reset</li> <li>Internal reset by voltage detector</li> <li>Internal reset by illegal instruction execution <sup>Note</sup></li> <li>Internal reset by RAM parity error</li> <li>Internal reset by illegal-memory access</li> </ul>                                                 |  |  |  |  |
| Power-on-reset ci                               | rcuit         | <ul> <li>Power-on-reset: 1.51 V (typ.)</li> <li>Power-down-reset: 1.50 V (typ.)</li> </ul>                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Voltage detector                                |               | <ul> <li>Rising edge : 1.67 V to 4.06 V (14 stages)</li> <li>Falling edge : 1.63 V to 3.98 V (14 stages)</li> </ul>                                                                                                                                                                                                                                                                          |  |  |  |  |
| On-chip debug fur                               | nction        | Provided                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Power supply volt                               | age           | $V_{DD} = 1.6 \text{ to } 5.5 \text{ V} (T_A = -40 \text{ to } +85^{\circ}\text{C})$<br>$V_{DD} = 2.4 \text{ to } 5.5 \text{ V} (T_A = -40 \text{ to } +105^{\circ}\text{C})$                                                                                                                                                                                                                |  |  |  |  |
| Operating ambien                                | t temperature | $T_A = -40$ to +85°C (A: Consumer applications)<br>$T_A = -40$ to +105°C (G: Industrial applications)                                                                                                                                                                                                                                                                                        |  |  |  |  |

Note The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.



## <R> 2. ELECTRICAL SPECIFICATIONS ( $T_A = -40$ to +85°C)

This chapter describes the following electrical specifications.

Target products A: Consumer applications  $T_A = -40$  to  $+85^{\circ}C$ 

R5F140xxAxx

- G: Industrial applications when  $T_A = -40$  to  $+105^{\circ}$ C products is used in the range of  $T_A = -40$  to  $+85^{\circ}$ C R5F140xxGxx
- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EV<sub>DD0</sub>, EV<sub>DD1</sub>, EV<sub>SS0</sub>, or EV<sub>SS1</sub> pin, replace EV<sub>DD0</sub> and EV<sub>DD1</sub> with V<sub>DD</sub>, or replace EV<sub>SS0</sub> and EV<sub>SS1</sub> with Vss.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product in the RL78/G13A User's Manual.



## 2.1 Absolute Maximum Ratings

| Parameter              | Symbols         | Conditions                                                                                                                                                | Ratings                                                                                          | Unit |
|------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|
| Supply voltage         | Vdd             |                                                                                                                                                           | -0.5 to +6.5                                                                                     | V    |
|                        | EVDD0, EVDD1    | EVDD0 = EVDD1                                                                                                                                             | -0.5 to +6.5                                                                                     | V    |
|                        | EVsso, EVss1    | EVsso = EVss1                                                                                                                                             | -0.5 to +0.3                                                                                     | V    |
| REGC pin input voltage | Viregc          | REGC                                                                                                                                                      | -0.3 to +2.1<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup>                               | V    |
| Input voltage          | VI1             | P00 to P06, P10 to P17, P30, P31, P40 to P47,                                                                                                             | -0.3 to EVDD0 +0.3                                                                               | V    |
|                        |                 | P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P140 to P147                                                           | and –0.3 to $V_{DD}$ +0.3 <sup>Note 2</sup>                                                      |      |
|                        | V <sub>I2</sub> | P60 to P63 (N-ch open-drain)                                                                                                                              | -0.3 to +6.5                                                                                     | V    |
|                        | V <sub>13</sub> | P20 to P27, P121 to P124, P137, P150 to P156,<br>EXCLK, EXCLKS, RESET                                                                                     | -0.3 to $V_{DD}$ +0.3 <sup>Note 2</sup>                                                          | V    |
| Output voltage         | V <sub>01</sub> | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P60 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | -0.3 to EV <sub>DD0</sub> +0.3<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>             | V    |
|                        | V <sub>O2</sub> | P20 to P27, P150 to P156                                                                                                                                  | -0.3 to VDD +0.3 Note 2                                                                          | V    |
| Analog input voltage   | Vaii            | ANI16 to ANI20                                                                                                                                            | -0.3 to EV <sub>DD0</sub> +0.3<br>and $-0.3$ to AV <sub>REF</sub> (+) +0.3 <sup>Notes 2, 3</sup> | V    |
|                        | Vai2            | ANI0 to ANI14                                                                                                                                             | -0.3 to V <sub>DD</sub> +0.3<br>and -0.3 to AV <sub>REF</sub> (+) +0.3 <sup>Notes 2, 3</sup>     | V    |

### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (1/2)

**Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 μF). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.

- 2. Must be 6.5 V or lower.
- 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$ : Positive reference voltage of the A/D converter.
  - **3.** Vss : Reference voltage



### Absolute Maximum Ratings (TA = 25°C) (2/2)

| Parameter            | Symbols |                              | Conditions                                                                                                                                                      | Ratings     | Unit |
|----------------------|---------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іон1    | Per pin                      | P00 to P06, P10 to P17,<br>P30, P31, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111,<br>P120, P130, P140 to P147 | -40         | mA   |
|                      |         | Total of all pins<br>–170 mA | P00 to P04, P40 to P47, P102,<br>P120, P130, P140 to P145                                                                                                       | -70         | mA   |
|                      |         |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P100, P101, P110, P111,<br>P146, P147                                  | -100        | mA   |
|                      | Іон2    | Per pin                      | P20 to P27, P150 to P156                                                                                                                                        | -0.5        | mA   |
|                      |         | Total of all pins            |                                                                                                                                                                 | -2          | mA   |
| Output current, low  | Т       | Per pin                      | P00 to P06, P10 to P17,<br>P30, P31, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111,<br>P120, P130, P140 to P147 | 40          | mA   |
|                      |         | Total of all pins<br>170 mA  | P00 to P04, P40 to P47, P102,<br>P120, P130, P140 to P145                                                                                                       | 70          | mA   |
|                      |         |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P100, P101, P110, P111,<br>P146, P147                                  | 100         | mA   |
|                      | IOL2    | Per pin                      | P20 to P27, P150 to P156                                                                                                                                        | 1           | mA   |
|                      |         | Total of all pins            |                                                                                                                                                                 | 5           | mA   |
| Operating ambient    | TA      | In normal operation mode     |                                                                                                                                                                 | -40 to +85  | °C   |
| temperature          |         | In flash memory p            | rogramming mode                                                                                                                                                 |             |      |
| Storage temperature  | Tstg    |                              |                                                                                                                                                                 | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.



## 2.2 Oscillator Characteristics

## 2.2.1 X1, XT1 oscillator characteristics

| Parameter                                               | Resonator                                     | Conditions                                                   | MIN. | TYP.   | MAX. | Unit |
|---------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------|------|--------|------|------|
| X1 clock oscillation                                    | Ceramic resonator/                            | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 1.0  |        | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup>                          | quency (fx) <sup>Note</sup> crystal resonator | $2.4 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | 1.0  |        | 16.0 | MHz  |
|                                                         |                                               | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.4 \text{ V}$     | 1.0  |        | 8.0  | MHz  |
|                                                         |                                               | $1.6 \text{ V} \le \text{V}_{\text{DD}} < 1.8 \text{ V}$     | 1.0  |        | 4.0  | MHz  |
| XT1 clock oscillation<br>frequency (fx) <sup>Note</sup> | Crystal resonator                             |                                                              | 32   | 32.768 | 35   | kHz  |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

- **Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.
- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.
- Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G13A User's Manual.

#### 2.2.2 On-chip oscillator characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Oscillators                                                            | Parameters | Conditions | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------------------------------|------------|------------|------|------|------|------|
| High-speed on-chip oscillator<br>clock frequency <sup>Notes 1, 2</sup> | fін        |            | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator<br>clock frequency accuracy              |            |            | -1.0 |      | +1.0 | %    |
| Low-speed on-chip oscillator<br>clock frequency                        | fı∟        |            |      | 15   |      | kHz  |
| Low-speed on-chip oscillator<br>clock frequency accuracy               |            |            | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.



## 2.3 DC Characteristics

### 2.3.1 Pin characteristics

## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (1/5)$

| Items                                     | Symbol | Conditions                                                                                                                                                                                                                                                        |                                                                | MIN. | TYP. | MAX.                   | Unit |
|-------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------------------------|------|
| Output current,<br>high <sup>Note 1</sup> | Юн1    | Ioн1         Per pin for P00 to P06, P10 to P17,         1           P30, P31, P40 to P47, P50 to P57,         P64 to P67, P70 to P77, P80 to P87,         P100 to P102, P110, P111, P120, P130,           P140 to P147         P140 to P147         P100 to P147 |                                                                |      |      | -10.0<br>Note 2        | mA   |
|                                           |        | Total of P00 to P04, P40 to P47, P102,                                                                                                                                                                                                                            | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |      | -55.0                  | mA   |
|                                           |        | P120, P130, P140 to P145                                                                                                                                                                                                                                          | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$    |      |      | -10.0                  | mA   |
|                                           |        | (When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                                                                                                                              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$    |      |      | -5.0                   | mA   |
|                                           |        | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$                                                                                                                                                                                                        |                                                                |      | -2.5 | mA                     |      |
|                                           |        | Total of P05, P06, P10 to P17, P30, P31,                                                                                                                                                                                                                          | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |      | -80.0                  | mA   |
|                                           |        | P50 to P57, P64 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110, P111,<br>P146, P147                                                                                                                                                                          | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} < 4.0~\text{V}$      |      |      | -19.0                  | mA   |
|                                           |        |                                                                                                                                                                                                                                                                   | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$    |      |      | -10.0                  | mA   |
|                                           |        | (When duty $\leq 70\%$ <sup>Note 3</sup> )                                                                                                                                                                                                                        | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |      |      | -5.0                   | mA   |
|                                           |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                                                                                                         | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |      |      | -135.0<br>Note 4       | mA   |
| Іон2                                      | Юн2    | Per pin for P20 to P27, P150 to P156                                                                                                                                                                                                                              | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$   |      |      | -0.1 <sup>Note 2</sup> | mA   |
|                                           |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                                                                                                         | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$   |      |      | -1.5                   | mA   |

**Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.

- 2. However, do not exceed the total current value.
- **3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$
- <Example> Where n = 80% and IoH = -10.0 mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

**4.** The applied current for the products for industrial application (R5F140xxGxx) is -100 mA.

## Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.



| Items                                         | Symbol | Conditions                                                                                                                                                               |                                                                | MIN. | TYP. | MAX.        | Unit |
|-----------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|-------------|------|
| Output current, IoL1<br>Iow <sup>Note 1</sup> | Iol1   | Per pin for P00 to P06, P10 to P17,<br>P30, P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120,<br>P130, P140 to P147 |                                                                |      |      | 20.0 Note 2 | mA   |
|                                               |        | Per pin for P60 to P63                                                                                                                                                   |                                                                |      |      | 15.0 Note 2 | mA   |
|                                               |        | Total of P00 to P04, P40 to P47,                                                                                                                                         | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |      | 70.0        | mA   |
|                                               |        | (When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                                     | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$    |      |      | 15.0        | mA   |
|                                               |        |                                                                                                                                                                          | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$     |      |      | 9.0         | mA   |
|                                               |        |                                                                                                                                                                          | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |      |      | 4.5         | mA   |
|                                               |        | D21 DE0 to DE7 DE0 to DE7                                                                                                                                                | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |      | 80.0        | mA   |
|                                               |        |                                                                                                                                                                          | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     |      |      | 35.0        | mA   |
|                                               |        |                                                                                                                                                                          | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$     |      |      | 20.0        | mA   |
|                                               |        | (When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                                     | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$     |      |      | 10.0        | mA   |
|                                               |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                |                                                                |      |      | 150.0       | mA   |
|                                               | IOL2   | Per pin for P20 to P27, P150 to P156                                                                                                                                     |                                                                |      |      | 0.4 Note 2  | mA   |
|                                               |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$   |      |      | 5.0         | mA   |

**Notes 1.** Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin.

- 2. However, do not exceed the total current value.
- **3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(I_{OL} \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OL}$  = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.



| Items                  | Symbol | Conditions                                                                                                                                             |                                                       | MIN.                 | TYP. | MAX.                 | Unit |
|------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------|------|----------------------|------|
| Input voltage,<br>high | VIH1   | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120,<br>P140 to P147 | Normal input buffer                                   | 0.8EVddo             |      | EVddo                | V    |
|                        | VIH2   | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                          | TTL input buffer<br>4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 2.2                  |      | EVDD0                | V    |
|                        |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer<br>3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 2.0                  |      | EVDD0                | V    |
|                        |        |                                                                                                                                                        | TTL input buffer<br>1.6 V ≤ EV <sub>DD0</sub> < 3.3 V | 1.5                  |      | EVDD0                | V    |
|                        | VIH3   | P20 to P27, P150 to P156                                                                                                                               |                                                       | 0.7Vdd               |      | Vdd                  | V    |
|                        | VIH4   | P60 to P63                                                                                                                                             |                                                       | 0.7EV <sub>DD0</sub> |      | 6.0                  | V    |
|                        | VIH5   | P121 to P124, P137, EXCLK, EXCLKS                                                                                                                      | 0.8Vdd                                                |                      | Vdd  | V                    |      |
| Input voltage, low     | VIL1   | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120,<br>P140 to P147 | Normal input buffer                                   | 0                    |      | 0.2EV <sub>DD0</sub> | V    |
|                        | VIL2   | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                          | TTL input buffer<br>4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0                    |      | 0.8                  | V    |
|                        |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer<br>3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 0                    |      | 0.5                  | V    |
|                        |        |                                                                                                                                                        | TTL input buffer<br>1.6 V ≤ EV <sub>DD0</sub> < 3.3 V | 0                    |      | 0.32                 | V    |
|                        | VIL3   | P20 to P27, P150 to P156                                                                                                                               |                                                       | 0                    |      | 0.3Vdd               | V    |
|                        | VIL4   | P60 to P63                                                                                                                                             |                                                       | 0                    |      | 0.3EVDD0             | V    |
|                        | VIL5   | P121 to P124, P137, EXCLK, EXCLKS                                                                                                                      | , RESET                                               | 0                    |      | 0.2Vdd               | V    |

## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}) (3/5)$

# Caution The maximum value of V<sub>H</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, and P142 to P144 is EV<sub>D00</sub>, even in the N-ch open-drain mode.



| Items                   | Symbol           | Conditions                                                                    | MIN.                                                                                               | TYP.                       | MAX. | Unit |   |
|-------------------------|------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------|------|------|---|
| Output voltage,<br>high | V <sub>OH1</sub> | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P64 to P67,      | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>Іон1 = −10.0 mA                                              | EV <sub>DD0</sub> –<br>1.5 |      |      | V |
|                         |                  | P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120,                    | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>Іон1 = −3.0 mA                                               | EV <sub>DD0</sub> - 0.7    |      |      | V |
|                         |                  | P130, P140 to P147                                                            | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>Іон1 = −2.0 mA                                               | EV <sub>DD0</sub> - 0.6    |      |      | V |
|                         |                  |                                                                               | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>Іон1 = −1.5 mA                                               | EV <sub>DD0</sub> –<br>0.5 |      |      | V |
|                         |                  | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$<br>IOH1 = -1.0 mA | EV <sub>DD0</sub> - 0.5                                                                            |                            |      | V    |   |
|                         | Voh2             | P20 to P27, P150 to P156                                                      | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V,<br>Іон2 = −100 µА                                                 | $V_{\text{DD}} - 0.5$      |      |      | V |
| Output voltage,<br>Iow  | Vol1             | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P64 to P67,      | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OL1}} = 20 \text{ mA}$   |                            |      | 1.3  | V |
|                         |                  | P100 to P102, P110, P111, P120,<br>P130, P140 to P147                         | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OL1}} = 8.5 \text{ mA}$  |                            |      | 0.7  | V |
|                         |                  |                                                                               | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$<br>Iol1 = 3.0 mA                   |                            |      | 0.6  | V |
|                         |                  |                                                                               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>Iol1 = 1.5 mA                     |                            |      | 0.4  | V |
|                         |                  |                                                                               | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$I_{\text{OL1}} = 0.6 \text{ mA}$ |                            |      | 0.4  | V |
|                         |                  |                                                                               | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$<br>$I_{\text{OL1}} = 0.3 \text{ mA}$   |                            |      | 0.4  | V |
|                         | Vol2             | P20 to P27, P150 to P156                                                      | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $I_{\text{OL2}} = 400 \mu\text{A}$   |                            |      | 0.4  | V |
|                         | Vol3             | P60 to P63                                                                    | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>Iol3 = 15.0 mA                    |                            |      | 2.0  | V |
|                         |                  |                                                                               | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>Iol3 = 5.0 mA                     |                            |      | 0.4  | V |
|                         |                  |                                                                               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>Iol3 = 3.0 mA                     |                            |      | 0.4  | V |
|                         |                  |                                                                               | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>Iol3 = 2.0 mA                     |                            |      | 0.4  | V |
|                         |                  |                                                                               | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$<br>$1_{\text{OL3}} = 1.0 \text{ mA}$   |                            |      | 0.4  | V |

| $(T_A = -40 \text{ to } +85^{\circ}C)$ | $1.6 V \leq EVDD0 = EVDD1$ | $\leq$ VDD $\leq$ 5.5 V. Vss = | EVsso = EVss1 = 0 V) (4/5) |
|----------------------------------------|----------------------------|--------------------------------|----------------------------|
| (                                      | ,                          | ,                              |                            |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.



| Items                            | Symbol | Condi                                                                                                                                                     | tions       |                                             | MIN. | TYP. | MAX. | Unit |
|----------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------|------|------|------|------|
| Input leakage<br>current, high   | ILH1   | P00 to P06, P10 to P17,<br>P30, P31, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111,<br>P120, P140 to P147 | VI = EVDDO  | VI = EVDD0                                  |      |      | 1    | μA   |
| ILIH2                            |        | P20 to P27, P1 <u>37,</u><br>P150 to P156, RESET                                                                                                          | Vi = Vdd    |                                             |      |      | 1    | μA   |
|                                  | Іцнз   | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS)                                                                                                      | Vi = Vdd    | In input port or<br>external clock<br>input |      |      | 1    | μA   |
|                                  |        |                                                                                                                                                           |             | In resonator connection                     |      |      | 10   | μA   |
| Input leakage IL<br>current, low | lu:1   | P00 to P06, P10 to P17,<br>P30, P31, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111,<br>P120, P140 to P147 | Vi = EVsso  |                                             |      |      | -1   | μA   |
|                                  | ILIL2  | P20 to P27, P137,<br>P150 to P156, RESET                                                                                                                  | Vi = Vss    |                                             |      |      | -1   | μA   |
|                                  | Ililis | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS)                                                                                                      | VI = Vss    | In input port or<br>external clock<br>input |      |      | -1   | μA   |
|                                  |        |                                                                                                                                                           |             | In resonator connection                     |      |      | -10  | μA   |
| On-chip pll-up<br>resistance     | Ru     | P00 to P06, P10 to P17,<br>P30, P31, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111,<br>P120, P140 to P147 | Vi = EVsso, | In input port                               | 10   | 20   | 100  | kΩ   |

## $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (5/5)$



## 2.3.2 Supply current characteristics

## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ (1/2)

| Parameter        | Symbol         |                                         |                                              | Conditions                                   |                         |                         | MIN. | TYP. | MAX. | Unit |
|------------------|----------------|-----------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------|-------------------------|------|------|------|------|
| Supply           | DD1            | Operating                               | HS (high-                                    | $f_{IH} = 32 \text{ MHz}^{Note 3}$           | Basic                   | $V_{DD} = 5.0 V$        |      | 1.5  |      | mA   |
| current Note 1 m | mode speed mai | speed main)<br>mode <sup>Note 5</sup>   |                                              | operation                                    | VDD = 3.0 V             |                         | 1.5  |      | mA   |      |
|                  |                |                                         | mode                                         |                                              | Normal                  | VDD = 5.0 V             |      | 3.4  | 6.8  | mA   |
|                  |                |                                         |                                              |                                              | operation               | VDD = 3.0 V             |      | 3.4  | 6.8  | mA   |
|                  |                |                                         | fin = 24 MHz Note 3                          | Normal                                       | VDD = 5.0 V             |                         | 2.7  | 5.3  | mA   |      |
|                  |                |                                         |                                              | operation                                    | VDD = 3.0 V             |                         | 2.7  | 5.3  | mA   |      |
|                  |                |                                         | fin = 16 MHz Note 3                          | Normal                                       | Vdd = 5.0 V             |                         | 2    | 3.8  | mA   |      |
|                  |                |                                         |                                              | operation                                    | Vdd = 3.0 V             |                         | 2    | 3.8  | mA   |      |
|                  |                |                                         | LS (low-                                     | fiH = 8 MHz <sup>Note 3</sup>                | Normal                  | VDD = 3.0 V             |      | 1.1  | 1.9  | mA   |
|                  |                |                                         | speed main)<br>mode <sup>Note 5</sup>        |                                              | operation               | V <sub>DD</sub> = 2.0 V |      | 1.1  | 1.9  | mA   |
|                  |                | LV (low-                                | fin = 4 MHz <sup>Note 3</sup>                | Note 3 Normal operation                      | VDD = 3.0 V             |                         | 0.7  | 1.2  | mA   |      |
|                  |                | voltage main)<br>mode <sup>Note 5</sup> |                                              |                                              | V <sub>DD</sub> = 2.0 V |                         | 0.7  | 1.2  | mA   |      |
|                  |                |                                         | HS (high-                                    | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | Normal                  | Square wave input       |      | 2.2  | 4.4  | mA   |
|                  |                | speed main)<br>mode Note 5              | Vdd = 5.0 V                                  | operation                                    | Resonator connection    |                         | 2.3  | 4.5  | mA   |      |
|                  |                | IIIUUE                                  | fмх = 20 MHz <sup>Note 2</sup> ,             | Normal                                       | Square wave input       |                         | 2.2  | 4.4  | mA   |      |
|                  |                |                                         | Vdd = 3.0 V                                  | operation                                    | Resonator connection    |                         | 2.3  | 4.5  | mA   |      |
|                  |                |                                         | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> , | Normal                                       | Square wave input       |                         | 1.2  | 2.4  | mA   |      |
|                  |                |                                         | Vdd = 5.0 V                                  | operation                                    | Resonator connection    |                         | 1.4  | 2.6  | mA   |      |
|                  |                |                                         |                                              | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> , | Normal                  | Square wave input       |      | 1.2  | 2.4  | mA   |
|                  |                |                                         |                                              | $V_{DD} = 3.0 V$                             | operation               | Resonator connection    |      | 1.4  | 2.6  | mA   |
|                  |                |                                         | LS (low-<br>speed main)<br>mode Note 5       | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> ,  | Normal                  | Square wave input       |      | 0.9  | 1.7  | mA   |
|                  |                |                                         |                                              | $V_{DD} = 3.0 V$                             | operation<br>Normal     | Resonator connection    |      | 1    | 1.8  | mA   |
|                  |                |                                         |                                              | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> ,  |                         | Square wave input       |      | 0.9  | 1.7  | mA   |
|                  |                |                                         |                                              | $V_{DD} = 2.0 V$                             | operation               | Resonator connection    |      | 1    | 1.8  | mA   |
|                  |                |                                         | Subsystem clock                              | fsub = 32.768 kHz<br>Note 4                  | Normal operation        | Square wave input       |      | 4    | 5.5  | μA   |
|                  |                |                                         | operation                                    | $T_A = -40^{\circ}C$                         | opolouoli               | Resonator connection    |      | 4    | 5.7  | μA   |
|                  |                |                                         |                                              | fsub = 32.768 kHz<br>Note 4                  | Normal operation        | Square wave input       |      | 4.2  | 6.7  | μA   |
|                  |                |                                         |                                              | $T_A = +25^{\circ}C$                         |                         | Resonator connection    |      | 4.3  | 6.9  | μA   |
|                  |                |                                         |                                              | fs∪в = 32.768 kHz<br>Note 4                  | Normal operation        | Square wave input       |      | 4.5  | 9.3  | μA   |
|                  |                |                                         |                                              | T <sub>A</sub> = +50°C                       |                         | Resonator connection    |      | 4.7  | 9.5  | μA   |
|                  |                |                                         |                                              | fsuв = 32.768 kHz<br>Note 4                  | Normal operation        | Square wave input       |      | 5.3  | 15.8 | μA   |
|                  |                |                                         |                                              | $T_A = +70^{\circ}C$                         |                         | Resonator connection    |      | 5.6  | 16   | μA   |
|                  |                |                                         |                                              | fsuв = 32.768 kHz<br>Note 4                  | Normal operation        | Square wave input       |      | 6.6  | 25.8 | μA   |
|                  |                |                                         |                                              | T <sub>A</sub> = +85°C                       |                         | Resonator connection    |      | 7.1  | 26   | μA   |

(Notes and Remarks are listed on the next page.)



- **Notes 1.** Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, EVDD1 or VSS, EVSSO, EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode:  $2.7 V \le V_{DD} \le 5.5 V@1 MHz$  to 32 MHz
    - 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 16 MHz
    - LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}@1 \text{ MHz}$  to 8 MHz
    - LV (low-voltage main) mode: 1.6 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 4 MHz
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



| Parameter         | Symbol                |                                         |                                              | Conditions                                  |                         | MIN. | TYP. | MAX. | Unit |
|-------------------|-----------------------|-----------------------------------------|----------------------------------------------|---------------------------------------------|-------------------------|------|------|------|------|
| Supply            | IDD2                  | HALT                                    | HS (high-                                    | fıн = 32 MHz <sup>Note 4</sup>              | V <sub>DD</sub> = 5.0 V |      | 0.41 | 1.71 | mA   |
| Current<br>Note 1 | Note 2                | mode                                    | speed main)<br>mode <sup>Note 7</sup>        |                                             | V <sub>DD</sub> = 3.0 V |      | 0.41 | 1.71 | mA   |
|                   |                       |                                         |                                              | fin = 24 MHz Note 4                         | V <sub>DD</sub> = 5.0 V |      | 0.34 | 1.35 | mA   |
|                   |                       |                                         |                                              |                                             | VDD = 3.0 V             |      | 0.34 | 1.35 | mA   |
|                   |                       |                                         |                                              | fıн = 16 MHz <sup>Note 4</sup>              | V <sub>DD</sub> = 5.0 V |      | 0.33 | 1.04 | mA   |
|                   |                       |                                         |                                              |                                             | V <sub>DD</sub> = 3.0 V |      | 0.33 | 1.04 | mA   |
|                   |                       |                                         | LS (low-                                     | fı⊢ = 8 MHz <sup>Note 4</sup>               | V <sub>DD</sub> = 3.0 V |      | 290  | 650  | μA   |
|                   |                       | speed main)<br>mode <sup>Note 7</sup>   |                                              | V <sub>DD</sub> = 2.0 V                     |                         | 290  | 650  | μA   |      |
|                   |                       | LV (low-                                | fı⊣ = 4 MHz <sup>Note 4</sup>                | Vdd = 3.0 V                                 |                         | 270  | 540  | μA   |      |
|                   |                       | voltage main)<br>mode <sup>Note 7</sup> |                                              | V <sub>DD</sub> = 2.0 V                     |                         | 270  | 540  | μA   |      |
|                   |                       | HS (high-                               | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input                           |                         | 0.19 | 1.05 | mA   |      |
|                   |                       | speed main)<br>mode <sup>Note 7</sup>   | V <sub>DD</sub> = 5.0 V                      | Resonator connection                        |                         | 0.37 | 1.26 | mA   |      |
|                   |                       |                                         | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input                           |                         | 0.19 | 1.05 | mA   |      |
|                   |                       |                                         | $V_{DD} = 3.0 V$                             | Resonator connection                        |                         | 0.37 | 1.26 | mA   |      |
|                   |                       |                                         | fмх = 10 MHz <sup>Note 3</sup> ,             | Square wave input                           |                         | 0.12 | 0.62 | mA   |      |
|                   |                       |                                         | V <sub>DD</sub> = 5.0 V                      | Resonator connection                        |                         | 0.22 | 0.73 | mA   |      |
|                   |                       |                                         |                                              | $f_{MX} = 10 \text{ MHz}^{Note 3},$         | Square wave input       |      | 0.12 | 0.62 | mA   |
|                   |                       |                                         | V <sub>DD</sub> = 3.0 V                      | Resonator connection                        |                         | 0.22 | 0.73 | mA   |      |
|                   |                       |                                         | LS (low-speed<br>main) mode<br>Note 7        | f <sub>MX</sub> = 8 MHz <sup>Note 3</sup> , | Square wave input       |      | 100  | 410  | μA   |
|                   |                       | -                                       |                                              | V <sub>DD</sub> = 3.0 V                     | Resonator connection    |      | 200  | 520  | μA   |
|                   |                       |                                         |                                              | $f_{MX} = 8 \text{ MHz}^{Note 3},$          | Square wave input       |      | 100  | 410  | μA   |
|                   |                       |                                         |                                              | V <sub>DD</sub> = 2.0 V                     | Resonator connection    |      | 200  | 520  | μA   |
|                   |                       |                                         | Subsystem                                    | fsue = 32.768 kHz <sup>Note 5</sup>         | Square wave input       |      | 0.39 | 1    | μA   |
|                   |                       |                                         | clock<br>operation                           | $T_A = -40^{\circ}C$                        | Resonator connection    |      | 0.48 | 1.3  | μA   |
|                   |                       |                                         | operation                                    | fsue = 32.768 kHz <sup>Note 5</sup>         | Square wave input       |      | 0.55 | 2.2  | μA   |
|                   |                       |                                         |                                              | T <sub>A</sub> = +25°C                      | Resonator connection    |      | 0.64 | 2.5  | μA   |
|                   |                       |                                         |                                              | fsue = 32.768 kHz <sup>Note 5</sup>         | Square wave input       |      | 0.98 | 4.8  | μA   |
|                   |                       |                                         |                                              | T <sub>A</sub> = +50°C                      | Resonator connection    |      | 1.07 | 5.1  | μA   |
|                   |                       |                                         |                                              | fsue = 32.768 kHz <sup>Note 5</sup>         | Square wave input       |      | 1.73 | 11.3 | μA   |
|                   |                       |                                         |                                              | T <sub>A</sub> = +70°C                      | Resonator connection    |      | 1.82 | 11.6 | μA   |
|                   |                       |                                         |                                              | fsub = 32.768 kHz <sup>Note 5</sup>         | Square wave input       |      | 2.73 | 21.3 | μA   |
|                   |                       |                                         |                                              | T <sub>A</sub> = +85°C                      | Resonator connection    |      | 2.82 | 21.6 | μA   |
|                   | DD3 <sup>Note 6</sup> | STOP                                    | T <sub>A</sub> = -40°C                       |                                             |                         |      | 0.26 | 0.7  | μA   |
|                   |                       | mode <sup>Note 8</sup>                  | T <sub>A</sub> = +25°C                       |                                             |                         |      | 0.42 | 1.9  | μA   |
|                   |                       |                                         | T <sub>A</sub> = +50°C                       |                                             |                         |      | 0.85 | 4.5  | μA   |
|                   |                       |                                         | T <sub>A</sub> = +70°C                       |                                             |                         |      | 1.60 | 11   | μA   |
|                   |                       |                                         | T <sub>A</sub> = +85°C                       |                                             |                         |      | 2.60 | 21   | μA   |

(Notes and Remarks are listed on the next page.)



- Notes 1. Total current flowing into Vbb, EVbbb, and EVbb1, including the input leakage current flowing when the level of the input pin is fixed to Vbb, EVbb0, EVbb1 or Vss, EVss0, EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: 2.7 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 32 MHz
    - 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 16 MHz
    - LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}@1 \text{ MHz}$  to 8 MHz
    - LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$  to 4 MHz
  - 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



## Peripheral Functions (Common to all products)

## $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter                                             | Symbol                      |                                | Conditions                                                                                  | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------|-----------------------------|--------------------------------|---------------------------------------------------------------------------------------------|------|------|------|------|
| Low-speed on-<br>chip oscillator<br>operating current | FIL <sup>Note 1</sup>       |                                |                                                                                             |      | 0.2  |      | μA   |
| RTC operating<br>current                              | IRTC<br>Notes 1, 2, 3       |                                |                                                                                             |      | 0.02 |      | μA   |
| 12-bit interval<br>timer operating<br>current         | <sub>IT</sub> Notes 1, 2, 4 |                                |                                                                                             |      | 0.02 |      | μA   |
| Watchdog timer operating current                      | WDT<br>Notes 1, 2, 5        | fı∟ = 15 kHz                   |                                                                                             |      | 0.22 |      | μA   |
| A/D converter                                         | ADC Notes 1, 6              | When                           | Normal mode, $AV_{REFP} = V_{DD} = 5.0 V$                                                   |      | 1.3  | 1.7  | mA   |
| operating current                                     |                             | conversion at<br>maximum speed | Low voltage mode, $AV_{REFP} = V_{DD} = 3.0 V$                                              |      | 0.5  | 0.7  | mA   |
| A/D converter<br>reference<br>voltage current         | ADREF Note 1                |                                |                                                                                             |      | 100  |      | μA   |
| Temperature<br>sensor operating<br>current            | TMPS Note 1                 |                                |                                                                                             |      | 100  |      | μA   |
| LVD operating current                                 | I <sub>LVI</sub> Notes 1, 7 |                                |                                                                                             |      | 0.02 |      | μA   |
| Self-<br>programming<br>operating current             | FSP Notes 1, 9              |                                |                                                                                             |      | 2.5  | 12.2 | mA   |
| BGO operating<br>current                              | BGO Notes 1, 8              |                                |                                                                                             |      | 2.5  | 12.2 | mA   |
| SNOOZE                                                | ISNOZ Note 1                | ADC operation                  | The mode is performed Note 10                                                               |      | 0.5  | 0.6  | mA   |
| operating current                                     |                             |                                | The A/D conversion operations are performed, Low voltage mode, $AV_{REFP} = V_{DD} = 3.0 V$ |      | 0.9  | 1.1  | mA   |
|                                                       |                             | CSI/UART operati               | on                                                                                          | 1    | 0.5. | 0.62 | mA   |

Notes 1. Current flowing to VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.
- 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.

- **Notes 7.** Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
  - 8. Current flowing only during data flash rewrite.
  - 9. Current flowing only during self programming.
  - 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode in the RL78/G13A User's Manual.

Remarks 1. fiL: Low-speed on-chip oscillator clock frequency

- 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- 3. fclk: CPU/peripheral hardware clock frequency
- 4. Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



## 2.4 AC Characteristics

## $(TA = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \leq \text{EV}\text{DD0} = \text{EV}\text{DD1} \leq \text{V}\text{DD} \leq 5.5 \text{ V}, \text{V}\text{ss} = \text{EV}\text{ss0} = \text{EV}\text{ss1} = 0 \text{ V})$

| Items                                                              | Symbol        |                                                              | Conditions                 |                                                            | MIN.      | TYP. | MAX. | Unit               |
|--------------------------------------------------------------------|---------------|--------------------------------------------------------------|----------------------------|------------------------------------------------------------|-----------|------|------|--------------------|
| Instruction cycle (minimum                                         | Тсч           | Main system                                                  |                            | $2.7 V \le V_{DD} \le 5.5 V$                               | 0.03125   |      | 1    | μs                 |
| instruction execution time)                                        |               | clock (fmain)<br>operation                                   | main) mode                 | $2.4 \text{ V} \le \text{V}_{\text{DD}} < 2.7 \text{ V}$   | 0.0625    |      | 1    | μs                 |
|                                                                    |               | operation                                                    | LS (low-speed main) mode   | 1.8 V≤V <sub>DD</sub> ≤5.5 V                               | 0.125     |      | 1    | μs                 |
|                                                                    |               |                                                              | LV (low-voltage main) mode | 1.6 V≤V <sub>DD</sub> ≤5.5 V                               | 0.25      |      | 1    | μs                 |
|                                                                    |               | Subsystem c operation                                        | lock (fsuв)                | 1.8 V≤V <sub>DD</sub> ≤5.5 V                               | 28.5      | 30.5 | 31.3 | μs                 |
|                                                                    |               | In the self                                                  | HS (high-speed             | $2.7 V \le V_{DD} \le 5.5 V$                               | 0.03125   |      | 1    | μs                 |
|                                                                    |               | programming<br>mode                                          | main) mode                 | $2.4 \text{ V} \le \text{V}_{\text{DD}} < 2.7 \text{ V}$   | 0.0625    |      | 1    | μs                 |
|                                                                    |               | mode                                                         | LS (low-speed main) mode   | 1.8 V≤V <sub>DD</sub> ≤5.5 V                               | 0.125     |      | 1    | μs                 |
|                                                                    |               |                                                              | LV (low-voltage main) mode | 1.8 V≤V <sub>DD</sub> ≤5.5 V                               | 0.25      |      | 1    | μs                 |
| External system clock frequency                                    | fex           | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |                            |                                                            | 1.0       |      | 20.0 | MHz                |
|                                                                    |               | 2.4 V ≤ V <sub>DD</sub> <                                    | : 2.7 V                    |                                                            | 1.0       |      | 16.0 | MHz                |
|                                                                    |               | 1.8 V ≤ V <sub>DD</sub> <                                    | : 2.4 V                    |                                                            | 1.0       |      | 8.0  | MHz                |
|                                                                    |               | 1.6 V ≤ V <sub>DD</sub> <                                    | 1.0                        |                                                            | 4.0       | MHz  |      |                    |
|                                                                    | fexs          |                                                              |                            |                                                            | 32        |      | 35   | kHz                |
| External system clock input high-                                  | texh, texl    | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |                            |                                                            | 24        |      |      | ns                 |
| level width, low-level width                                       |               | 2.4 V ≤ V <sub>DD</sub> <                                    | : 2.7 V                    |                                                            | 30        |      |      | ns                 |
|                                                                    |               | 1.8 V ≤ V <sub>DD</sub> <                                    | : 2.4 V                    |                                                            | 60        |      |      | ns                 |
| -                                                                  |               | 1.6 V ≤ V <sub>DD</sub> <                                    | : 1.8 V                    |                                                            | 120       |      |      | ns                 |
|                                                                    | texhs, texls  |                                                              |                            |                                                            | 13.7      |      |      | μs                 |
| TI00 to TI07, TI10 to TI13 input high-level width, low-level width | tтн,<br>tт⊾   |                                                              |                            |                                                            | 1/fмск+10 |      |      | NS <sup>Note</sup> |
| TO00 to TO07, TO10 to TO13                                         | fто           | - ( 3 - 1                                                    |                            | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                |           |      | 16   | MHz                |
| output frequency                                                   |               | main) mode                                                   | 2.7 V ≤                    | ≤ EV <sub>DD0</sub> < 4.0 V                                |           |      | 8    | MHz                |
|                                                                    |               |                                                              | 1.8 V ≤                    | ≤ EV <sub>DD0</sub> < 2.7 V                                |           |      | 4    | MHz                |
|                                                                    |               |                                                              | 1.6 V ≤                    | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ |           |      | 2    | MHz                |
|                                                                    |               | LS (low-spee                                                 | d 1.8 V ≤                  | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                |           |      | 4    | MHz                |
|                                                                    |               | main) mode                                                   | 1.6 V s                    | ≤ EV <sub>DD0</sub> < 1.8 V                                |           |      | 2    | MHz                |
|                                                                    |               | LV (low-volta main) mode                                     | ge 1.6 V ≤                 | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                          |           |      | 2    | MHz                |
| PCLBUZ0, PCLBUZ1 output                                            | <b>f</b> PCL  | HS (high-spe                                                 | ed 4.0 V ≤                 | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                |           |      | 16   | MHz                |
| frequency                                                          |               | main) mode                                                   | 2.7 V ≤                    | ≤ EV <sub>DD0</sub> < 4.0 V                                |           |      | 8    | MHz                |
|                                                                    |               |                                                              | 1.8 V ≤                    | ≤ EV <sub>DD0</sub> < 2.7 V                                |           |      | 4    | MHz                |
|                                                                    |               |                                                              | 1.6 V ≤                    | ≤ EV <sub>DD0</sub> < 1.8 V                                |           |      | 2    | MHz                |
|                                                                    |               | LS (low-spee                                                 | d 1.8 V s                  | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                |           |      | 4    | MHz                |
|                                                                    |               | main) mode                                                   | 1.6 V ≤                    | ≤ EV <sub>DD0</sub> < 1.8 V                                |           |      | 2    | MHz                |
|                                                                    |               | LV (low-volta                                                | ge 1.8 V ≤                 | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                |           |      | 4    | MHz                |
|                                                                    |               | main) mode                                                   | 1.6 V ≤                    | ≤ EV <sub>DD0</sub> < 1.8 V                                |           |      | 2    | MHz                |
| Interrupt input high-level width,                                  | tinth,        | INTP0                                                        | 1.6 V ≤                    | ≤ V <sub>DD</sub> ≤ 5.5 V                                  | 1         |      |      | μs                 |
| low-level width                                                    | <b>t</b> intl | INTP1 to INT                                                 | P11 1.6 V ≤                | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                | 1         |      |      | μs                 |
| Key interrupt input low-level width                                | <b>t</b> kr   | KR0 to KR7                                                   | 1.8 V s                    | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                | 250       |      |      | ns                 |
|                                                                    |               |                                                              | 1.6 V ≤                    | ≤ EV <sub>DD0</sub> < 1.8 V                                | 1         |      |      | μs                 |
| RESET low-level width                                              | trsl          |                                                              |                            |                                                            | 10        |      |      | μs                 |

(Note and Remark are listed on the next page.)



Note The following conditions are required for low voltage interface when EVDD0 < VDD 1.8 V ≤ EV<sub>DD0</sub> < 2.7 V : MIN. 125 ns 1.6 V ≤ EV<sub>DD0</sub> < 1.8 V : MIN. 250 ns

Remark fMCK: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))

#### Minimum Instruction Execution Time during Main System Clock Operation

TCY VS VDD (HS (high-speed main) mode)



When the high-speed on-chip oscillator clock is selected During self programming When high-speed system clock is selected ----

\_.\_.\_





TCY VS VDD (LS (low-speed main) mode)

----- When the high-speed on-chip oscillator clock is selected

---- During self programming ----- When high-speed system clock is selected

TCY VS VDD (LV (low-voltage main) mode)





### **AC Timing Test Points**




### 2.5 Peripheral Functions Characteristics

### AC Timing Test Points



### 2.5.1 Serial array unit

### (1) During communication at same potential (UART mode)

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter            | Symbol | С                           | Conditions                                                                     | 、 U  | h-speed<br>Mode  |      | /-speed<br>Mode  | LV (low-voltage main) Mode |                | Unit |
|----------------------|--------|-----------------------------|--------------------------------------------------------------------------------|------|------------------|------|------------------|----------------------------|----------------|------|
|                      |        |                             |                                                                                | MIN. | MAX.             | MIN. | MAX.             | MIN.                       | MAX.           |      |
| Transfer rate Note 1 |        | 2.4 V≤ EV <sub>DD0</sub> ≤  | ≤ 5.5 V                                                                        |      | fмск/6<br>Note 2 |      | fмск/6           |                            | fмск/6         | bps  |
|                      |        | m                           | neoretical value of the<br>aximum transfer rate<br>ск = fcLк <sup>Note 3</sup> |      | 5.3              |      | 1.3              |                            | 0.6            | Mbps |
|                      |        | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V                                                                        |      | fмск/6<br>Note 2 |      | fмск/6           |                            | <b>f</b> мск/6 | bps  |
|                      |        | m                           | neoretical value of the<br>aximum transfer rate<br>cĸ = fcLĸ <sup>Note 3</sup> |      | 5.3              |      | 1.3              |                            | 0.6            | Mbps |
|                      |        | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V                                                                        |      | fмск/6<br>Note 2 |      | fмск/6<br>Note 2 |                            | fмск/6         | bps  |
|                      |        | m                           | neoretical value of the<br>aximum transfer rate<br>ск = fcLк <sup>Note 3</sup> |      | 5.3              |      | 1.3              |                            | 0.6            | Mbps |
|                      |        | 1.6 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V                                                                        |      | -                |      | fмск/6<br>Note 2 |                            | fмск/6         | bps  |
|                      |        | m                           | neoretical value of the<br>aximum transfer rate<br>ск = fcLк <sup>Note 3</sup> | -    | -                |      | 1.3              |                            | 0.6            | Mbps |

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The following conditions are required for low voltage interface when EVDD0 < VDD.

 $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 2.6 Mbps

1.8 V ≤ EVDD0 < 2.4 V : MAX. 1.3 Mbps

1.6 V ≤ EV<sub>DD0</sub> < 1.8 V : MAX. 0.6 Mbps

3. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLK) are:

HS (high-speed main) mode: $32 \text{ MHz} (2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V})$  $16 \text{ MHz} (2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V})$ LS (low-speed main) mode: $8 \text{ MHz} (1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V})$ LV (low-voltage main) mode: $4 \text{ MHz} (1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V})$ 

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

RENESAS

### UART mode connection diagram (during communication at same potential)



### UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

fMCK: Serial array unit operation clock frequency
 (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



(2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

| Parameter                                                | Symbol        | nbol Conditions                                                |                                                                | HS (high-speed main) Mode |      | LS (low-speed main) Mode |      | LV (low-voltage main) Mode |      | Unit |
|----------------------------------------------------------|---------------|----------------------------------------------------------------|----------------------------------------------------------------|---------------------------|------|--------------------------|------|----------------------------|------|------|
|                                                          |               |                                                                |                                                                | MIN.                      | MAX. | MIN.                     | MAX. | MIN.                       | MAX. |      |
| SCKp cycle time                                          | tkCY1         | tксү1 ≥ 2/fclк                                                 | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 62.5                      |      | 250                      |      | 500                        |      | ns   |
|                                                          |               |                                                                | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 83.3                      |      | 250                      |      | 500                        |      | ns   |
| SCKp high-/low-level width                               | tкнı,<br>tĸ∟ı | 4.0 V ≤ EV <sub>DD</sub>                                       | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |                           |      | tксү1/2 —<br>50          |      | tксү1/2 —<br>50            |      | ns   |
|                                                          |               | 2.7 V ≤ EV <sub>DD</sub>                                       | ₀ ≤ 5.5 V                                                      | tксү1/2 —<br>10           |      | tксү1/2 —<br>50          |      | tксү1/2 —<br>50            |      | ns   |
| SIp setup time (to SCKp↑)                                | tsik1         | 4.0 V ≤ EV <sub>DD</sub>                                       | ₀ ≤ 5.5 V                                                      | 23                        |      | 110                      |      | 110                        |      | ns   |
| Note 1                                                   |               | 2.7 V ≤ EV <sub>DD</sub>                                       | ₀ ≤ 5.5 V                                                      | 33                        |      | 110                      |      | 110                        |      | ns   |
| SIp hold time (from SCKp↑)<br>Note 2                     | tksi1         | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | 10                        |      | 10                       |      | 10                         |      | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tkso1         | C = 20 pF Not                                                  | e 4                                                            |                           | 10   |                          | 10   |                            | 10   | ns   |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

- Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **4.** C is the load capacitance of the SCKp and SOp output lines.

# Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

Remarks 1. This value is valid only when CSI00's peripheral I/O redirect function is not used.

p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),
g: PIM and POM numbers (g = 1)

 fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))



# (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output)

| Parameter                                                        | Symbol        | 0                                                | Conditions                        | HS (higł<br>main) | •    | `                | /-speed<br>Mode | LV (low-<br>main) | -    | Unit |
|------------------------------------------------------------------|---------------|--------------------------------------------------|-----------------------------------|-------------------|------|------------------|-----------------|-------------------|------|------|
|                                                                  |               |                                                  |                                   | MIN.              | MAX. | MIN.             | MAX.            | MIN.              | MAX. |      |
| SCKp cycle time                                                  | tKCY1         | tĸcy1 ≥ 4/fcLĸ                                   | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 125               |      | 500              |                 | 1000              |      | ns   |
|                                                                  |               |                                                  | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 250               |      | 500              |                 | 1000              |      | ns   |
|                                                                  |               |                                                  | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 500               |      | 500              |                 | 1000              |      | ns   |
|                                                                  |               |                                                  | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 1000              |      | 1000             |                 | 1000              |      | ns   |
|                                                                  |               |                                                  | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | -                 |      | 1000             |                 | 1000              |      | ns   |
| SCKp high-/low-level width                                       | tкнı,<br>tкLı | 4.0 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | tксү1/2 –<br>12   |      | tксү1/2 –<br>50  |                 | tксү1/2 –<br>50   |      | ns   |
|                                                                  |               | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                |                                   | tксү1/2 –<br>18   |      | tксү1/2 —<br>50  |                 | tксү1/2 –<br>50   |      | ns   |
|                                                                  |               | 2.4 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | tксү1/2 —<br>38   |      | tксү1/2 —<br>50  |                 | tксү1/2 —<br>50   |      | ns   |
|                                                                  |               | 1.8 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | tксү1/2 –<br>50   |      | tксү1/2 –<br>50  |                 | tксү1/2 –<br>50   |      | ns   |
|                                                                  |               | 1.7 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | tксү1/2 –<br>100  |      | tксү1/2 –<br>100 |                 | tксү1/2 –<br>100  |      | ns   |
|                                                                  |               | 1.6 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | -                 |      | tксү1/2 –<br>100 |                 | tксү1/2 –<br>100  |      | ns   |
| SIp setup time                                                   | tsik1         | 4.0 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | 44                |      | 110              |                 | 110               |      | ns   |
| (to SCKp↑)<br>Note 1                                             |               | 2.7 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | 44                |      | 110              |                 | 110               |      | ns   |
| Note 1                                                           |               | 2.4 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | 75                |      | 110              |                 | 110               |      | ns   |
|                                                                  |               | 1.8 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | 110               |      | 110              |                 | 110               |      | ns   |
|                                                                  |               | 1.7 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | 220               |      | 220              |                 | 220               |      | ns   |
|                                                                  |               | 1.6 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | -                 |      | 220              |                 | 220               |      | ns   |
| SIp hold time                                                    | tksi1         | 1.7 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | 19                |      | 19               |                 | 19                |      | ns   |
| (from SCKp↑) Note 2                                              |               | 1.6 V ≤ EV <sub>DD</sub>                         | ₀ ≤ 5.5 V                         | -                 |      | 19               |                 | 19                |      | ns   |
| Delay time from tκso<br>SCKp↓ to SOp<br>output <sup>Note 3</sup> | tkso1         | $1.7 V \le EV_{DD}$<br>C = 30 pF <sup>Note</sup> |                                   |                   | 25   |                  | 25              |                   | 25   | ns   |
|                                                                  |               | $1.6 V \le EV_{DD}$<br>C = 30 pF <sup>Note</sup> |                                   |                   | -    |                  | 25              |                   | 25   | ns   |

 $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{FV}_{\text{DD}} = \text{FV}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{FV}_{\text{SS}} = \text{FV}_{\text{SS}} = 0 \text{ V})$ 

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>†</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **4.** C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- Remarks 1. p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14)
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))
- (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (1/2)  $(T_A = -40 \text{ to } +85^\circ\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                      | Symbol        | Condit                                                         | ions               |                   | peed main)<br>ode     |                       | /-speed<br>Mode       | LV (low-voltage main) Mode |      | Unit |
|--------------------------------|---------------|----------------------------------------------------------------|--------------------|-------------------|-----------------------|-----------------------|-----------------------|----------------------------|------|------|
|                                |               |                                                                |                    | MIN.              | MAX.                  | MIN.                  | MAX.                  | MIN.                       | MAX. |      |
| SCKp cycle time                | tKCY2         | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 20 MHz < fмск      | 8/fмск            |                       | -                     |                       | -                          |      | ns   |
| Note 5                         |               |                                                                | fмск ≤ 20 MHz      | <b>6/f</b> мск    |                       | 6/fмск                |                       | 6/fмск                     |      | ns   |
|                                |               | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 16 MHz < fмск      | 8/fмск            |                       | -                     |                       | -                          |      | ns   |
|                                |               |                                                                | fмск ≤ 16 MHz      | 6/fмск            |                       | 6/fмск                |                       | 6/fмск                     |      | ns   |
|                                |               | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                    | 6/fмск<br>and 500 |                       | 6/fмск<br>and<br>500  |                       | 6/fмск<br>and<br>500       |      | ns   |
|                                |               | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | 6/fмск<br>and 750  |                   | 6/fмск<br>and<br>750  |                       | 6/fмск<br>and<br>750  |                            | ns   |      |
|                                |               | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | 6/fмск<br>and 1500 |                   | 6/fмск<br>and<br>1500 |                       | 6/fмск<br>and<br>1500 |                            | ns   |      |
|                                |               | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |                    | -                 |                       | 6/fмск<br>and<br>1500 |                       | 6/fмск<br>and<br>1500      |      | ns   |
| SCKp high-/low-<br>level width | tкн2,<br>tкL2 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                    | tксү2/2 – 7       |                       | tксү2/2<br>- 7        |                       | tксү2/2<br>- 7             |      | ns   |
|                                |               | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |                    | tксү2/2 – 8       |                       | tксү2/2<br>— 8        |                       | tксү2/2<br>- 8             |      | ns   |
|                                |               | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                    | tксү2/2 –<br>18   |                       | tксү2/2<br>– 18       |                       | tксү2/2<br>– 18            |      | ns   |
|                                |               | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | tксү2/2 –<br>66    |                   | tксү2/2<br>- 66       |                       | tксү2/2<br>- 66       |                            | ns   |      |
|                                |               | $1.6 V \le EV_{DD0} \le 5.5 V$                                 | /                  | -                 |                       | tксү2/2<br>- 66       |                       | tксү2/2<br>- 66            |      | ns   |

(Notes, Caution, and Remarks are listed on the next page.)



| Parameter                         | Symbol        |                                   | Conditions                                                   | HS (high-sp<br>Mo | ,              | 、 ·            | beed main)<br>bde | LV (low-vol<br>Mo | Unit                       |    |
|-----------------------------------|---------------|-----------------------------------|--------------------------------------------------------------|-------------------|----------------|----------------|-------------------|-------------------|----------------------------|----|
|                                   |               |                                   |                                                              | MIN.              | MAX.           | MIN.           | MAX.              | MIN.              | MAX.                       |    |
| SIp setup time                    | tsik2         | 2.7 V ≤ E                         | V <sub>DD0</sub> ≤ 5.5 V                                     | 1/fмск+20         |                | 1/fмск+30      |                   | 1/fмск+30         |                            | ns |
| (to SCKp↑) Note 1                 |               | 1.8 V ≤ E                         | Vddo ≤ 5.5 V                                                 | 1/fмск+30         |                | 1/fмск+30      |                   | 1/fмск+30         |                            | ns |
|                                   |               | 1.7 V ≤ E                         | V <sub>DD0</sub> ≤ 5.5 V                                     | 1/fмск+40         |                | 1/fмск+40      |                   | 1/fмск+40         |                            | ns |
|                                   |               | 1.6 V ≤ E                         | EV <sub>DD0</sub> ≤ 5.5 V                                    | -                 |                | 1/fмск+40      |                   | 1/fмск+40         |                            | ns |
| SIp hold time                     | <b>t</b> KSI2 | 1.8 V ≤ E                         | VDD0 ≤ 5.5 V                                                 | 1/fмск+31         |                | 1/fмск+31      |                   | 1/fмск+31         |                            | ns |
| (from SCKp↑)<br><sub>Note 2</sub> |               | 1.7 V ≤ E                         | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                   |                | 1/fмск+<br>250 |                   | 1/fмск+<br>250    |                            | ns |
|                                   |               | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                                              | -                 |                | 1/fмск+<br>250 |                   | 1/fмск+<br>250    |                            | ns |
| Delay time from<br>SCKp↓ to SOp   | tkso2         | C = 30<br>pF <sup>Note 4</sup>    | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |                   | 2/fмск+<br>44  |                | 2/fмск+<br>110    |                   | 2/fмск+<br>110             | ns |
| Output <sup>Note 3</sup>          |               |                                   | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |                   | 2/fмск+<br>75  |                | 2/fмск+<br>110    |                   | 2/fмск+<br>110             | ns |
|                                   |               |                                   | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                   | 2/fмск+<br>110 |                | 2/fмск+<br>110    |                   | 2/fмск+<br>110             | ns |
|                                   |               |                                   | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                   | 2/fмск+<br>220 |                | 2/fмск+<br>220    |                   | 2/fмск+<br>220             | ns |
|                                   |               |                                   | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                   | _              |                | 2/fмск+<br>220    |                   | 2/f <sub>мск+</sub><br>220 | ns |

### (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (2/2) ( $T_A = -40$ to $+85^{\circ}$ C, 1.6 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V. Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

**3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- 4. C is the load capacitance of the SOp output lines.
- 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)

 fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))





CSI mode connection diagram (during communication at same potential)





CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)







# (5) During communication at same potential (simplified I<sup>2</sup>C mode) (1/2)

| Parameter                 | Symbol | Conditions                                                                                                                                  | 、 U  | h-speed<br>Mode | ``   | v-speed<br>Mode | `    | -voltage<br>Mode | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                           |        |                                                                                                                                             | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLr clock frequency      | fsc∟   | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>C <sub>b</sub> = 50 pF, R <sub>b</sub> = 2.7 kΩ                                                       |      | 1000<br>Note 1  |      | 400<br>Note 1   |      | 400<br>Note 1    | kHz  |
|                           |        | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                                                        |      | 400<br>Note 1   |      | 400<br>Note 1   |      | 400<br>Note 1    | kHz  |
|                           |        | 1.8 V ≤ EV <sub>DD0</sub> < 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                                                        |      | 300<br>Note 1   |      | 300<br>Note 1   |      | 300<br>Note 1    | kHz  |
|                           |        | 1.7 V ≤ EV <sub>DD0</sub> < 1.8 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                                                        |      | 250<br>Note 1   |      | 250<br>Note 1   |      | 250<br>Note 1    | kHz  |
|                           |        | $1.6 V \le EV_{DD0} < 1.8 V,$<br>$C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$                                                            |      | -               |      | 250<br>Note 1   |      | 250<br>Note 1    | kHz  |
| Hold time when SCLr = "L" | t∟ow   | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 475  |                 | 1150 |                 | 1150 |                  | ns   |
|                           |        | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                                                        | 1150 |                 | 1150 |                 | 1150 |                  | ns   |
|                           |        | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5 \text{ k}\Omega$    | 1550 |                 | 1550 |                 | 1550 |                  | ns   |
|                           |        | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, \text{R}_{\text{b}} = 5 \text{ k}\Omega$     | 1850 |                 | 1850 |                 | 1850 |                  | ns   |
|                           |        | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, \text{R}_{\text{b}} = 5 \text{ k}\Omega$     | -    |                 | 1850 |                 | 1850 |                  | ns   |
| Hold time when SCLr = "H" | tніgн  | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>C <sub>b</sub> = 50 pF, R <sub>b</sub> = 2.7 kΩ                                                       | 475  |                 | 1150 |                 | 1150 |                  | ns   |
|                           |        | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$<br>$C_b = 100 \text{ pF}, \text{ R}_b = 3 \text{ k}\Omega$                  | 1150 |                 | 1150 |                 | 1150 |                  | ns   |
|                           |        | $1.8 V \le EV_{DD0} < 2.7 V,$<br>$C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$                                                            | 1550 |                 | 1550 |                 | 1550 |                  | ns   |
|                           |        | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$<br>$C_b = 100 \text{ pF}, \text{R}_b = 5 \text{ k}\Omega$                       | 1850 |                 | 1850 |                 | 1850 |                  | ns   |
|                           |        | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$<br>$C_b = 100 \text{ pF}, \text{R}_b = 5 \text{ k}\Omega$                       | -    |                 | 1850 |                 | 1850 |                  | ns   |

(Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.)



| Parameter                     | Symbol  | Conditions                                                                                                                                  | HS (higl<br>main)               | h-speed<br>Mode | LS (low-speed main) Mode |      | LV (low-<br>main)        | -voltage<br>Mode | Unit |
|-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------|--------------------------|------|--------------------------|------------------|------|
|                               |         |                                                                                                                                             | MIN.                            | MAX.            | MIN.                     | MAX. | MIN.                     | MAX.             |      |
| Data setup time (reception)   | tsu:dat | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 1/fмск +<br>85 <sup>Note2</sup> |                 | 1/fмск<br>+ 145<br>Note2 |      | 1/fмск<br>+ 145<br>Note2 |                  | ns   |
|                               |         | $1.8 V \le EV_{DD0} \le 5.5 V$ ,<br>$C_b = 100 \text{ pF}$ , $R_b = 3 \text{ k}\Omega$                                                      | 1/fмск<br>+ 145<br>Note2        |                 | 1/fмск<br>+ 145<br>Note2 |      | 1/fмск<br>+ 145<br>Note2 |                  | ns   |
|                               |         | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5 \text{ k}\Omega$    | 1/fмск<br>+ 230<br>Note2        |                 | 1/fмск<br>+ 230<br>Note2 |      | 1/fмск<br>+ 230<br>Note2 |                  | ns   |
|                               |         | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5 \text{ k}\Omega$    | 1/fмск<br>+ 290<br>Note2        |                 | 1/fмск<br>+ 290<br>Note2 |      | 1/fмск<br>+ 290<br>Note2 |                  | ns   |
|                               |         | $1.6 V \le EV_{DD0} < 1.8 V,$<br>$C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$                                                            | -                               |                 | 1/fмск<br>+ 290<br>Note2 |      | 1/fмск<br>+ 290<br>Note2 |                  | ns   |
| Data hold time (transmission) | thd:dat | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 0                               | 305             | 0                        | 305  | 0                        | 305              | ns   |
|                               |         | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                                                        | 0                               | 355             | 0                        | 355  | 0                        | 355              | ns   |
|                               |         | $1.8 V \le EV_{DD0} < 2.7 V,$<br>$C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$                                                            | 0                               | 405             | 0                        | 405  | 0                        | 405              | ns   |
|                               |         | $1.7 V \le EV_{DD0} < 1.8 V,$<br>$C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$                                                            | 0                               | 405             | 0                        | 405  | 0                        | 405              | ns   |
|                               |         | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, \text{R}_{\text{b}} = 5 \text{ k}\Omega$     | -                               | -               | 0                        | 405  | 0                        | 405              | ns   |

# (5) During communication at same potential (simplified I<sup>2</sup>C mode) (2/2)



**Notes 1.** The value must also be equal to or less than  $f_{MCK}/4$ .

**2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance (When 44- and 48-pin products)/EVDD tolerance (When 64- and 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(Remarks are listed on the next page.)



# Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance
  - r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14)
  - **3.** fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)



# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)

| Parameter     | Symbol        | ymbol Conditions |                                                                      |                                                                                      | HS (high-speed main) Mode |                        | LS (low-speed main) Mode |                      | LV (low-voltage main) Mode |                      | Unit |
|---------------|---------------|------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------|------------------------|--------------------------|----------------------|----------------------------|----------------------|------|
|               |               |                  |                                                                      |                                                                                      |                           | MAX.                   | MIN.                     | MAX.                 | MIN.                       | MAX.                 |      |
| Transfer rate | Transfer rate |                  | $4.0 V \le EV_{DD0} \le 5.5 V,$ $2.7 V \le V_b \le 4.0 V$            |                                                                                      |                           | fмск/6<br>Note 1       |                          | fмск/6<br>Note 1     |                            | fмск/6<br>Note 1     | bps  |
|               |               |                  |                                                                      | Theoretical value<br>of the maximum<br>transfer rate<br>$f_{MCK} = f_{CLK}^{Note 4}$ |                           | 5.3                    |                          | 1.3                  |                            | 0.6                  | Mbps |
|               |               |                  | 2.7 V ≤ EV <sub>DD0</sub> < 4.0 V,<br>2.3 V ≤ V <sub>b</sub> ≤ 2.7 V |                                                                                      |                           | fмск/6<br>Note 1       |                          | fмск/6<br>Note 1     |                            | fмск/6<br>Note 1     | bps  |
|               |               |                  |                                                                      | Theoretical value<br>of the maximum<br>transfer rate<br>$f_{MCK} = f_{CLK}^{Note 4}$ |                           | 5.3                    |                          | 1.3                  |                            | 0.6                  | Mbps |
|               |               |                  | $1.8 V \le EV_{DD0} < 3.3 V,$<br>$1.6 V \le V_b \le 2.0 V$           |                                                                                      |                           | fмск/6<br>Notes 1 to 3 |                          | fмск/6<br>Notes 1, 2 |                            | fмск/6<br>Notes 1, 2 | bps  |
|               |               |                  |                                                                      | Theoretical value<br>of the maximum<br>transfer rate<br>$f_{MCK} = f_{CLK}$ Note 4   |                           | 5.3                    |                          | 1.3                  |                            | 0.6                  | Mbps |

### (T<sub>A</sub> = −40 to +85°C, 1.8 V ≤ EV<sub>DD0</sub> = EV<sub>DD1</sub> ≤ V<sub>DD</sub> ≤ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

**2.** Use it with  $EV_{DD0} \ge V_b$ .

3. The following conditions are required for low voltage interface when EvDD0 < VDD.  $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 2.6 Mbps

1.8 V  $\leq$  EV<sub>DD0</sub> < 2.4 V : MAX. 1.3 Mbps

4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

| HS (high-speed main) mode:  | 32 MHz (2.7 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V) |
|-----------------------------|----------------------------------------------------|
|                             | 16 MHz (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V) |
| LS (low-speed main) mode:   | 8 MHz (1.8 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V)  |
| LV (low-voltage main) mode: | 4 MHz (1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V)  |

- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 44and 48-pin products)/EVDD tolerance (When 64- and 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
- Remarks 1. Vb[V]: Communication line voltage
  - 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
  - fMCK: Serial array unit operation clock frequency
     (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)
  - 4. UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.

RENESAS

| Parameter     | Symbol | , 1.8 V S EV | Conditions                                                      |                                                                                                                             |      |                | LS (low-speed<br>main) Mode |                | `    |                | Unit |
|---------------|--------|--------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------------|-----------------------------|----------------|------|----------------|------|
|               |        |              |                                                                 |                                                                                                                             | MIN. | MAX.           | MIN.                        | MAX.           | MIN. | MAX.           |      |
| Transfer rate |        | Transmission | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ |                                                                                                                             |      | Note 1         |                             | Note 1         |      | Note 1         | bps  |
|               |        |              | 2.7 V ≤ V <sub>b</sub> ≤ 4.0 V                                  | Theoretical<br>value of the<br>maximum<br>transfer rate                                                                     |      | 2.8<br>Note 2  |                             | 2.8<br>Note 2  |      | 2.8<br>Note 2  | Mbps |
|               |        |              |                                                                 | $\label{eq:cb} \begin{split} C_{\rm b} &= 50 \; pF, \; R_{\rm b} = \\ 1.4 \; k\Omega, \; V_{\rm b} &= 2.7 \; V \end{split}$ |      |                |                             |                |      |                |      |
|               |        |              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$     |                                                                                                                             |      | Note 3         |                             | Note 3         |      | Note 3         | bps  |
|               |        |              | 2.3 V ≤ Vb ≤ 2.7 V                                              | Theoretical<br>value of the<br>maximum<br>transfer rate                                                                     |      | 1.2<br>Note 4  |                             | 1.2<br>Note 4  |      | 1.2<br>Note 4  | Mbps |
|               |        |              |                                                                 | $C_b = 50 \text{ pF}, R_b =$<br>2.7 k $\Omega$ , V <sub>b</sub> = 2.3 V                                                     |      |                |                             |                |      |                |      |
|               |        |              | $1.8 V \le EV_{DD0} < 3.3 V,$<br>$1.6 V \le V_b \le 2.0 V$      |                                                                                                                             |      | Notes<br>5, 6  |                             | Notes<br>5, 6  |      | Notes<br>5, 6  | bps  |
|               |        |              |                                                                 | Theoretical<br>value of the<br>maximum<br>transfer rate                                                                     |      | 0.43<br>Note 7 |                             | 0.43<br>Note 7 |      | 0.43<br>Note 7 | Mbps |
|               |        |              |                                                                 | $\label{eq:cb} \begin{split} C_{\rm b} &= 50 \; pF,  R_{\rm b} = \\ 5.5 \; k\Omega,  V_{\rm b} &= 1.6 \; V \end{split}$     |      |                |                             |                |      |                |      |

# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)



**Notes 1.** The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV\_{DD0}  $\leq$  5.5 V and 2.7 V  $\leq$  V\_b  $\leq$  4.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate } \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.2}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

 This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.



**Notes 3.** The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD0</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate } \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{(\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- 4. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- **5.** Use it with  $EV_{DD0} \ge V_b$ .
- **6.** The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV<sub>DD0</sub> < 3.3 V and 1.6 V  $\leq$  V<sub>b</sub>  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vbb tolerance (When 44and 48-pin products)/EVbb tolerance (When 64- and 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

UART mode connection diagram (during communication at different potential)







UART mode bit width (during communication at different potential) (reference)

**Remarks 1.**  $R_b[\Omega]$ :Communication line (TxDq) pull-up resistance,

- Cb[F]: Communication line (TxDq) load capacitance, Vb[V]: Communication line voltage
- **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

 fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
 m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

 UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.



# (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (1/2)

|                                                             |        |                                                                                                                  | $= EV_{DD1} \le V_{DD} \le 5.5 V, V$                                                                                                          |                  |      |                  |      | 1                 |      |      |
|-------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------------------|------|-------------------|------|------|
| Parameter                                                   | Symbol |                                                                                                                  | Conditions                                                                                                                                    | HS (hig<br>main) | •    | LS (low<br>main) | •    | LV (low-<br>main) | -    | Unit |
|                                                             |        |                                                                                                                  |                                                                                                                                               | MIN.             | MAX. | MIN.             | MAX. | MIN.              | MAX. |      |
| SCKp cycle time                                             | tксүı  | tксү1 ≥ 2/fc∟к                                                                                                   | $\begin{array}{l} 4.0 \ V \leq E V_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 20 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$ | 200              |      | 1150             |      | 1150              |      | ns   |
|                                                             |        |                                                                                                                  | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 20 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$     | 300              |      | 1150             |      | 1150              |      | ns   |
| SCKp high-level width                                       | tкнı   | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>2.7 V $\le V_b \le 4.0 V,$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> = 1.4 kΩ |                                                                                                                                               | tксү1/2 —<br>50  |      | tксү1/2 —<br>50  |      | tксү1/2 —<br>50   |      | ns   |
|                                                             |        | $2.7 V \le EV_{DD}$ $2.3 V \le V_b \le 2$ $C_b = 20 \text{ pF, R}$                                               | 2.7 V,                                                                                                                                        | tксү1/2 –<br>120 |      | tксү1/2 —<br>120 |      | tксү1/2 –<br>120  |      | ns   |
| SCKp low-level<br>width                                     | tĸ∟ı   | $4.0 V \le EV_{DD}$ $2.7 V \le V_b \le 4$ $C_b = 20 \text{ pF, R}$                                               | I.0 V,                                                                                                                                        | tксү1/2 –<br>7   |      | tксү1/2 —<br>50  |      | tксү1/2 —<br>50   |      | ns   |
|                                                             |        | $2.7 V \le EV_{DD}$ $2.3 V \le V_b \le 2$ $C_b = 20 \text{ pF, R}$                                               | 2.7 V,                                                                                                                                        | tксү1/2 –<br>10  |      | tксү1/2 —<br>50  |      | tксү1/2 —<br>50   |      | ns   |
| SIp setup time<br>(to SCKp↑) <sup>Note 1</sup>              | tsik1  | $4.0 V \leq EV_{DD}$ $2.7 V \leq V_b \leq 4$ $C_b = 20 \text{ pF, R}$                                            | I.0 V,                                                                                                                                        | 58               |      | 479              |      | 479               |      | ns   |
|                                                             |        | $2.7 V \leq EV_{DDC}$ $2.3 V \leq V_b \leq 2$ $C_b = 20 \text{ pF, R}$                                           | 2.7 V,                                                                                                                                        | 121              |      | 479              |      | 479               |      | ns   |
| Slp hold time<br>(from SCKp↑) <sup>Note 1</sup>             | tksii  | $4.0 V \leq EV_{DDC}$ $2.7 V \leq V_b \leq 4$ $C_b = 20 \text{ pF, R}$                                           | I.0 V,                                                                                                                                        | 10               |      | 10               |      | 10                |      | ns   |
|                                                             |        | $2.7 V \leq EV_{DDC}$ $2.3 V \leq V_b \leq 2$ $C_b = 20 \text{ pF, R}$                                           | 2.7 V,                                                                                                                                        | 10               |      | 10               |      | 10                |      | ns   |
| Delay time from<br>SCKp↓ to SOp<br>output <sup>Note 1</sup> | tkso1  | $4.0 V \leq EV_{DDC}$ $2.7 V \leq V_b \leq 4$ $C_b = 20 \text{ pF, R}$                                           | I.0 V,                                                                                                                                        |                  | 60   |                  | 60   |                   | 60   | ns   |
|                                                             |        | $2.7 V \le EV_{DDC}$ $2.3 V \le V_b \le 2$ $C_b = 20 \text{ pF, R}$                                              | 2.7 V,                                                                                                                                        |                  | 130  |                  | 130  |                   | 130  | ns   |

# $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

(Notes, Caution, and Remarks are listed on the next page.)



# (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (2/2)

| Parameter                                       | Symbol | Conditions                                                      |      | h-speed<br>Mode |      | /-speed<br>Mode | -    | -voltage<br>Mode | Unit |
|-------------------------------------------------|--------|-----------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                                                 |        |                                                                 | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SIp setup time<br>(to SCKp↓) <sup>Note 2</sup>  | tsik1  | $4.0 V \le EV_{DD0} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$ , | 23   |                 | 110  |                 | 110  |                  | ns   |
|                                                 |        | $C_{\rm b}=20~pF,~R_{\rm b}=1.4~k\Omega$                        |      |                 |      |                 |      |                  |      |
|                                                 |        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$     | 33   |                 | 110  |                 | 110  |                  | ns   |
|                                                 |        | $C_{\rm b}=20~pF,~R_{\rm b}=2.7~k\Omega$                        |      |                 |      |                 |      |                  |      |
| SIp hold time<br>(from SCKp↓) <sup>Note 2</sup> | tksi1  | $4.0 V \le EV_{DD0} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$ , | 10   |                 | 10   |                 | 10   |                  | ns   |
|                                                 |        | $C_{\rm b}=20~pF,~R_{\rm b}=1.4~k\Omega$                        |      |                 |      |                 |      |                  |      |
|                                                 |        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$     | 10   |                 | 10   |                 | 10   |                  | ns   |
|                                                 |        | $C_{\rm b}=20~pF,~R_{\rm b}=2.7~k\Omega$                        |      |                 |      |                 |      |                  |      |
| Delay time from SCKp↑<br>to                     | tkso1  | $4.0 V \le EV_{DD0} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$ , |      | 10              |      | 10              |      | 10               | ns   |
| SOp output Note 2                               |        | $C_{\rm b}=20~pF,~R_{\rm b}=1.4~k\Omega$                        |      |                 |      |                 |      |                  |      |
|                                                 |        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$     |      | 10              |      | 10              |      | 10               | ns   |
|                                                 |        | $C_{\rm b}=20~pF,~R_{\rm b}=2.7~k\Omega$                        |      |                 |      |                 |      |                  |      |

# $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

**2.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 44- and 48-pin products)/EVDD tolerance (When 64- and 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),
    g: PIM and POM number (g = 1)
  - fmcκ: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))
  - 4. This value is valid only when CSI00's peripheral I/O redirect function is not used.



| (T₄ = −40 to            | <u>) +85°C,</u> | $1.8 V \leq EV_{DD}$                                   | $.8 V \le EV_{DD0} = EV_{DD1} \le V_{DD} \le 5.5 V,$               |                  |                 | 5 V, Vss = EVss0 = EVss1 = 0 V) |      |                  |                  |      |  |
|-------------------------|-----------------|--------------------------------------------------------|--------------------------------------------------------------------|------------------|-----------------|---------------------------------|------|------------------|------------------|------|--|
| Parameter               | Symbol          |                                                        | Conditions                                                         |                  | h-speed<br>Mode | LS (low<br>main)                | •    |                  | -voltage<br>Mode | Unit |  |
|                         |                 |                                                        |                                                                    | MIN.             | MAX.            | MIN.                            | MAX. | MIN.             | MAX.             |      |  |
| SCKp cycle time         | <b>t</b> ксү1   | tĸcy1 ≥ 4/fc∟ĸ                                         | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>$2.7 V \le V_b \le 4.0 V,$      | 300              |                 | 1150                            |      | 1150             |                  | ns   |  |
|                         |                 |                                                        | $C_{\rm b}=30~pF,~R_{\rm b}=1.4~k\Omega$                           |                  |                 |                                 |      |                  |                  |      |  |
|                         |                 |                                                        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$        | 500              |                 | 1150                            |      | 1150             |                  | ns   |  |
|                         |                 |                                                        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                              |                  |                 |                                 |      |                  |                  |      |  |
|                         |                 |                                                        | $1.8 V \le EV_{DD0} < 3.3 V,$<br>$1.6 V \le V_b \le 2.0 V^{Note},$ | 1150             |                 | 1150                            |      | 1150             |                  | ns   |  |
|                         |                 |                                                        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                              |                  |                 |                                 |      |                  |                  |      |  |
| SCKp high-level width   | tкнı            | $4.0 V \leq EV_{DD}$ $2.7 V \leq V_b \leq 4$           |                                                                    | tксү1/2 –<br>75  |                 | tксү1/2 –<br>75                 |      | tксү1/2 –<br>75  |                  | ns   |  |
|                         |                 | $C_{\rm b} = 30 \ {\rm pF},  {\rm F}$                  | R <sub>b</sub> = 1.4 kΩ                                            |                  |                 |                                 |      |                  |                  |      |  |
|                         |                 | 2.7 V ≤ EV <sub>DD</sub><br>2.3 V ≤ V <sub>b</sub> ≤ 2 | ,                                                                  | tксү1/2 –<br>170 |                 | tксү1/2 –<br>170                |      | tксү1/2 –<br>170 |                  | ns   |  |
|                         |                 | $C_{\rm b} = 30 \text{ pF}, \text{ F}$                 | R <sub>b</sub> = 2.7 kΩ                                            |                  |                 |                                 |      |                  |                  |      |  |
|                         |                 | $1.8 V \le EV_{DD}$ $1.6 V \le V_b \le 2$              |                                                                    | tксү1/2 –<br>458 |                 | tксү1/2 –<br>458                |      | tксү1/2 –<br>458 |                  | ns   |  |
|                         |                 | $C_b = 30 \text{ pF}, \text{ F}$                       | R <sub>b</sub> = 5.5 kΩ                                            |                  |                 |                                 |      |                  |                  |      |  |
| SCKp low-level<br>width | tĸ∟ı            | $4.0 V \leq EV_{DD}$ $2.7 V \leq V_b \leq 4$           | ,                                                                  | tксү1/2 –<br>12  |                 | tксү1/2 –<br>50                 |      | tксү1/2 –<br>50  |                  | ns   |  |
|                         |                 | $C_{b} = 30 \text{ pF}, \text{ F}$                     | R <sub>b</sub> = 1.4 kΩ                                            |                  |                 |                                 |      |                  |                  |      |  |
|                         |                 | $2.7 V \le EV_{DD}$ $2.3 V \le V_b \le 2$              |                                                                    | tксү1/2 –<br>18  |                 | tксү1/2 –<br>50                 |      | tксү1/2 –<br>50  |                  | ns   |  |
|                         |                 | $C_{b} = 30 \text{ pF}, \text{ F}$                     | R <sub>b</sub> = 2.7 kΩ                                            |                  |                 |                                 |      |                  |                  |      |  |
|                         |                 | 1.8 V ≤ EV <sub>DD</sub><br>1.6 V ≤ V <sub>b</sub> ≤ 2 |                                                                    | tксү1/2 –<br>50  |                 | tксү1/2 –<br>50                 |      | tксү1/2 –<br>50  |                  | ns   |  |
|                         |                 | C <sub>b</sub> = 30 pF, F                              | R <sub>b</sub> = 5.5 kΩ                                            |                  |                 |                                 |      |                  |                  |      |  |

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3) $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{FV}_{\text{DD}} = \text{FV}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{FV}_{\text{SS}} = \text{FV}_{\text{SS}} = 0 \text{ V})$

**Note** Use it with  $EV_{DD0} \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 44- and 48-pin products)/EVDD tolerance (When 64- and 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)



| Parameter                                       | Symbol | Conditions                                                                                                                    | 、 U  | h-speed<br>Mode | ` '  | beed main)<br>bde | •    | -voltage<br>Mode | Unit |
|-------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-------------------|------|------------------|------|
|                                                 |        |                                                                                                                               | MIN. | MAX.            | MIN. | MAX.              | MIN. | MAX.             |      |
| SIp setup time<br>(to SCKp↑) <sup>Note 1</sup>  | tsik1  | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>$2.7 V \le V_b \le 4.0 V,$                                                                 | 81   |                 | 479  |                   | 479  |                  | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                         |      |                 |      |                   |      |                  |      |
|                                                 |        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$                                                                   | 177  |                 | 479  |                   | 479  |                  | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                         |      |                 |      |                   |      |                  |      |
|                                                 |        | $\begin{array}{l} 1.8 \ V \leq E V_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$            | 479  |                 | 479  |                   | 479  |                  | ns   |
|                                                 |        | $C_{\rm b}=30~pF,~R_{\rm b}=5.5~k\Omega$                                                                                      |      |                 |      |                   |      |                  |      |
| SIp hold time<br>(from SCKp↑) <sup>Note 1</sup> | tksi1  | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>$2.7 V \le V_b \le 4.0 V,$                                                                 | 19   |                 | 19   |                   | 19   |                  | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                         |      |                 |      |                   |      |                  |      |
|                                                 |        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$                                                                   | 19   |                 | 19   |                   | 19   |                  | ns   |
|                                                 |        | $C_{\rm b}=30~pF,~R_{\rm b}=2.7~k\Omega$                                                                                      |      |                 |      |                   |      |                  |      |
|                                                 |        |                                                                                                                               | 19   |                 | 19   |                   | 19   |                  | ns   |
|                                                 |        | $C_b=30 \text{ pF},  R_b=5.5  k\Omega$                                                                                        |      |                 |      |                   |      |                  |      |
| Delay time from SCKp↓<br>to                     | tkso1  | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>$2.7 V \le V_b \le 4.0 V,$                                                                 |      | 100             |      | 100               |      | 100              | ns   |
| SOp output Note 1                               |        | $C_b=30\ pF,\ R_b=1.4\ k\Omega$                                                                                               |      |                 |      |                   |      |                  |      |
|                                                 |        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$                                                                   |      | 195             |      | 195               |      | 195              | ns   |
|                                                 |        | $C_b=30\ pF,\ R_b=2.7\ k\Omega$                                                                                               |      |                 |      |                   |      |                  |      |
|                                                 |        | $ \begin{array}{l} 1.8 \ V \leq E V_{\text{DD0}} < 3.3 \ V, \\ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \end{array} $ |      | 483             |      | 483               |      | 483              | ns   |
|                                                 |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                         |      |                 |      |                   |      |                  |      |

### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3) ( $T_A = -40$ to $+85^{\circ}$ C, 1.8 V $\leq$ EVpd0 = EVpd1 $\leq$ Vpd $\leq$ 5.5 V. Vss = EVss0 = EVss1 = 0 V)

**Notes** 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

**2.** Use it with  $EV_{DD0} \ge V_b$ .

(Remarks are listed on the page after the next page.)



Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (When 44- and 48-pin products)/EV<sub>DD</sub> tolerance (When 64- and 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>H</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

| Parameter                                       | Symbol | Conditions                                                                                                        | 、 U  | h-speed<br>Mode | · ·  | beed main)<br>bde | ``   | -voltage<br>Mode | Unit |
|-------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-------------------|------|------------------|------|
|                                                 |        |                                                                                                                   | MIN. | MAX.            | MIN. | MAX.              | MIN. | MAX.             |      |
| SIp setup time<br>(to SCKp↓) <sup>Note 1</sup>  | tsik1  | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>2.7 V $\le V_b \le 4.0 V,$                                                     | 44   |                 | 110  |                   | 110  |                  | ns   |
|                                                 |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                  |      |                 |      |                   |      |                  |      |
|                                                 |        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$                                                       | 44   |                 | 110  |                   | 110  |                  | ns   |
|                                                 |        | $C_{\rm b}=30~pF,~R_{\rm b}=2.7~k\Omega$                                                                          |      |                 |      |                   |      |                  |      |
|                                                 |        | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | 110  |                 | 110  |                   | 110  |                  | ns   |
|                                                 |        | $C_{\rm b}=30~pF,~R_{\rm b}=5.5~k\Omega$                                                                          |      |                 |      |                   |      |                  |      |
| SIp hold time<br>(from SCKp↓) <sup>Note 1</sup> | tksi1  | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>$2.7 V \le V_b \le 4.0 V,$                                                     | 19   |                 | 19   |                   | 19   |                  | ns   |
|                                                 |        | $C_{\rm b}=30~pF,~R_{\rm b}=1.4~k\Omega$                                                                          |      |                 |      |                   |      |                  |      |
|                                                 |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \end{array}$                 | 19   |                 | 19   |                   | 19   |                  | ns   |
|                                                 |        | $C_b=30\ pF,\ R_b=2.7\ k\Omega$                                                                                   |      |                 |      |                   |      |                  |      |
|                                                 |        |                                                                                                                   | 19   |                 | 19   |                   | 19   |                  | ns   |
|                                                 |        | $C_{b}=30\ pF,\ R_{b}=5.5\ k\Omega$                                                                               |      |                 |      |                   |      |                  |      |
| Delay time from SCKp↑<br>to                     | tkso1  | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>$2.7 V \le V_b \le 4.0 V,$                                                     |      | 25              |      | 25                |      | 25               | ns   |
| SOp output Note 1                               |        | $C_{b}=30\ pF,\ R_{b}=1.4\ k\Omega$                                                                               |      |                 |      |                   |      |                  |      |
|                                                 |        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$                                                       |      | 25              |      | 25                |      | 25               | ns   |
|                                                 |        | $C_{\rm b}=30~pF,~R_{\rm b}=2.7~k\Omega$                                                                          |      |                 |      |                   |      |                  |      |
|                                                 |        |                                                                                                                   |      | 25              |      | 25                |      | 25               | ns   |
|                                                 |        | $C_{\rm b}=30~pF,~R_{\rm b}=5.5~k\Omega$                                                                          |      |                 |      |                   |      |                  |      |

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3) $(T_A = -40 \text{ to } +85^\circ\text{C}. 1.8 \text{ V} \le \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}. \text{ Vss} = \text{EV}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V})$

**Notes** 1. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

**2.** Use it with  $EV_{DD0} \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (When 44- and 48-pin products)/EV<sub>DD</sub> tolerance (When 64- and 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>H</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)



### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number , n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))
  - **4.** CSI01 of 48- and 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.





# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - **2.** CSI01 of 48- and 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

### (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) ( $T_A = -40$ to +85°C, 1.8 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V) (1/2)

| Parameter              | Symbol        |                                                                     | VDD ≤ 5.5 V, Vss = EVs<br>nditions | HS (hig                 | h-speed<br>Mode | LS (low     |      |             | -voltage<br>Mode | Unit |
|------------------------|---------------|---------------------------------------------------------------------|------------------------------------|-------------------------|-----------------|-------------|------|-------------|------------------|------|
|                        |               |                                                                     |                                    | MIN.                    | MAX.            | MIN.        | MAX. | MIN.        | MAX.             |      |
| SCKp cycle time Note 1 | <b>t</b> ксү2 | $4.0 V \le EV_{DD0} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$       | 24 MHz < fмск                      | 14/<br>fмск             |                 | -           |      | -           |                  | ns   |
|                        |               |                                                                     | 20 MHz < fмск ≤ 24 MHz             | 12/<br>fмск             |                 | _           |      | _           |                  | ns   |
|                        |               |                                                                     | 8 MHz < fмск ≤ 20 MHz              | 10/<br>fмск             |                 | _           |      | _           |                  | ns   |
|                        |               |                                                                     | 4 MHz < fмск ≤ 8 MHz               | 8/fмск                  |                 | 16/<br>fмск |      | _           |                  | ns   |
|                        |               |                                                                     | fмск ≤4 MHz                        | 6/fмск                  |                 | 10/<br>fмск |      | 10/<br>fмск |                  | ns   |
|                        |               | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V$          | 24 MHz < fмск                      | 20/<br>fмск             |                 | _           |      | -           |                  | ns   |
|                        |               |                                                                     | 20 MHz < fмск ≤ 24 MHz             | 16/<br>fмск             |                 | -           |      | -           |                  | ns   |
|                        |               |                                                                     | 16 MHz < fмск ≤ 20 MHz             | 14/<br>fмск             |                 | _           |      | -           |                  | ns   |
|                        |               |                                                                     | 8 MHz < fмск ≤ 16 MHz              | 12/<br>f <sub>мск</sub> |                 | _           |      | -           |                  | ns   |
|                        |               |                                                                     | 4 MHz < fмск ≤ 8 MHz               | 8/fмск                  |                 | 16/<br>fмск |      | -           |                  | ns   |
|                        |               |                                                                     | fмск ≤4 MHz                        | 6/fмск                  |                 | 10/<br>fмск |      | 10/<br>fмск |                  | ns   |
|                        |               | $1.8 V \le EV_{DD0} < 3.3 V,$<br>$1.6 V \le V_b \le 2.0 V^{Note 2}$ |                                    | 48/<br>fмск             |                 | _           |      | _           |                  | ns   |
|                        |               |                                                                     | 20 MHz < fмск ≤ 24 MHz             | 36/<br>fмск             |                 | _           |      | -           |                  | ns   |
|                        |               |                                                                     | 16 MHz < fмск ≤ 20 MHz             | 32/<br>fмск             |                 | _           |      | -           |                  | ns   |
|                        |               |                                                                     | 8 MHz < fмск ≤ 16 MHz              | 26/<br>fмск             |                 | _           |      | -           |                  | ns   |
|                        |               |                                                                     | 4 MHz < fмск ≤ 8 MHz               | 16/<br>fмск             |                 | 16/<br>fмск |      | _           |                  | ns   |
|                        |               |                                                                     | f <sub>мск</sub> ≤ 4 MHz           | 10/<br>fмск             |                 | 10/<br>fмск |      | 10/<br>fмск |                  | ns   |

(Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.)



#### (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) (T<sub>A</sub> = -40 to +85°C. 1.8 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V. V<sub>SS</sub> = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V) (2/2)

| Parameter                                       | Symbol        | Conditions                                                                                                                                                                                       | 、 U             | h-speed<br>Mode | ``              | /-speed<br>Mode | ``              | -voltage<br>Mode | Unit |
|-------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|------|
|                                                 |               |                                                                                                                                                                                                  | MIN.            | MAX.            | MIN.            | MAX.            | MIN.            | MAX.             |      |
| SCKp high-/low-level width                      | tкн2,<br>tк∟2 | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>$2.7 V \le V_b \le 4.0 V$                                                                                                                                     | tксү2/2 –<br>12 |                 | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
|                                                 |               | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V$                                                                                                                                       | tксү2/2 —<br>18 |                 | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
|                                                 |               | $\begin{array}{l} 1.8 \ V \leq E V_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}} \end{array}$                                                                                | tксү2/2 —<br>50 |                 | tксү2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
| SIp setup time<br>(to SCKp↑) <sup>Note 3</sup>  | tsık2         | $4.0 V \le EV_{DD0} \le 5.5 V,$<br>2.7 V $\le V_b \le 4.0 V$                                                                                                                                     | 1/fмск<br>+ 20  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                                 |               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$                                                                         | 1/fмск<br>+ 20  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                                 |               | $      1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\       1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}                                  $                                                                | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
| SIp hold time<br>(from SCKp↑) <sup>Note 4</sup> | tksi2         |                                                                                                                                                                                                  | 1/fмск +<br>31  |                 | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31  |                  | ns   |
| Delay time from<br>SCKp↓ to SOp output          | tĸso2         | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$                                                      |                 | 2/fмск<br>+ 120 |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |
| Note 5                                          |               | $\label{eq:V_b} \begin{split} 2.7 \ V &\leq EV_{\text{DD0}} < 4.0 \ \text{V}, \ 2.3 \ \text{V} \leq V_b \leq 2.7 \ \text{V}, \\ C_b &= 30 \ \text{pF}, \ R_b = 2.7 \ \text{k}\Omega \end{split}$ |                 | 2/fмск<br>+ 214 |                 | 2/fмск +<br>573 |                 | 2/fмск +<br>573  | ns   |
|                                                 |               | $\begin{split} 1.8 \ V &\leq E V_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b &= 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                       |                 | 2/fмск<br>+ 573 |                 | 2/fмск +<br>573 |                 | 2/fмск +<br>573  | ns   |

Notes 1. Transfer rate in the SNOOZE mode : MAX. 1 Mbps

**2.** Use it with  $EV_{DD0} \ge V_b$ .

- **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **5.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>†</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 44- and 48-pin products)/EV<sub>DD</sub> tolerance (for the 64- and 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)



### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
  - **4.** CSI01 of 48- and 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.





# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number,

n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48- and 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

RENESAS

| Parameter                   | Symbol | Conditions                                                                                                                                                                                 |      | h-speed        | ,    | v-speed       | ,     | -voltage      | Unit |
|-----------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|------|---------------|-------|---------------|------|
|                             |        |                                                                                                                                                                                            | -    | Mode<br>MAX.   | ,    | Mode<br>MAX.  | MIN.  | Mode<br>MAX.  |      |
| SCLr clock frequency        | fscL   | $\begin{array}{l} 4.0 \ V \leq E V_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                              | MIN. | 1000<br>Note 1 | MIN. | 300<br>Note 1 | WIIN. | 300<br>Note 1 | kHz  |
|                             |        | $2.7 V \le EV_{DD0} < 4.0 V,$<br>$2.3 V \le V_b \le 2.7 V,$<br>$C_b = 50 pF, R_b = 2.7 k\Omega$                                                                                            |      | 1000<br>Note 1 |      | 300<br>Note 1 |       | 300<br>Note 1 | kHz  |
|                             |        |                                                                                                                                                                                            |      | 400<br>Note 1  |      | 300<br>Note 1 |       | 300<br>Note 1 | kHz  |
|                             |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                 |      | 400<br>Note 1  |      | 300<br>Note 1 |       | 300<br>ote 1  | kHz  |
|                             |        | $\label{eq:linear} \begin{split} & 1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ & C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$     |      | 300<br>Note 1  |      | 300<br>Note 1 |       | 300<br>Note 1 | kHz  |
| lold time when SCLr =<br>L" | t∟ow   |                                                                                                                                                                                            | 475  |                | 1550 |               | 1550  |               | ns   |
|                             |        | $\begin{array}{l} 2.7 \ V \leq E V_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                 | 475  |                | 1550 |               | 1550  |               | ns   |
|                             |        |                                                                                                                                                                                            | 1150 |                | 1550 |               | 1550  |               | ns   |
|                             |        | $\begin{array}{l} 2.7 \ V \leq E V_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                | 1150 |                | 1550 |               | 1550  |               | ns   |
|                             |        | $\label{eq:linear} \begin{split} & 1.8 \ V \leq E V_{DD0} < 3.3 \ V, \\ & 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ & C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$           | 1550 |                | 1550 |               | 1550  |               | ns   |
| lold time when SCLr =<br>H" | tніgн  | $\begin{array}{l} 4.0 \; V \leq E V_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                       | 245  |                | 610  |               | 610   |               | ns   |
|                             |        | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq E V_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                  | 200  |                | 610  |               | 610   |               | ns   |
|                             |        |                                                                                                                                                                                            | 675  |                | 610  |               | 610   |               | ns   |
|                             |        | $\begin{array}{l} 2.7 \ V \leq E V_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                | 600  |                | 610  |               | 610   |               | ns   |
|                             |        | $\label{eq:linear} \begin{split} & 1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_{b} \leq 2.0 \; V^{\; Note\; 2}, \\ & C_{b} = 100 \; pF, \; R_{b} = 5.5 \; k\Omega \end{split}$ | 610  |                | 610  |               | 610   |               | ns   |

#### (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2$ C mode) (1/2) (T<sub>4</sub> = -40 to +85°C 1.8 V $\leq$ EVppa = EVppa $\leq$ Vpp $\leq$ 5.5 V, Vpp = EVppa = EVppa $\leq$ 0.V)



| Parameter                        | Symbol  | Conditions                                                                                                                                                                 | HS (higl<br>main)                 | •    | ``                        | /-speed<br>Mode |                           | -voltage<br>Mode | Unit |
|----------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|---------------------------|-----------------|---------------------------|------------------|------|
|                                  |         |                                                                                                                                                                            | MIN.                              | MAX. | MIN.                      | MAX.            | MIN.                      | MAX.             |      |
| Data setup time<br>(reception)   | tsu:dat | $\begin{array}{l} 4.0 \; V \leq E V_{\rm DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_{\rm b} \leq 4.0 \; V, \\ C_{\rm b} = 50 \; pF, \; R_{\rm b} = 2.7 \; k\Omega \end{array}$ | 1/fмск +<br>135 <sup>Note 3</sup> |      | 1/fмск<br>+ 190<br>Note 3 |                 | 1/fмск<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                           | 1/fмск +<br>135 <sup>Note 3</sup> |      | 1/fмск<br>+ 190<br>Note 3 |                 | 1/fмск<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         |                                                                                                                                                                            | 1/fмск +<br>190 <sup>Note 3</sup> |      | 1/fмск<br>+ 190<br>Note 3 |                 | 1/fмск<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                          | 1/fмск +<br>190 <sup>Note 3</sup> |      | 1/fмск<br>+ 190<br>Note 3 |                 | 1/fмск<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $ \begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split} $               | 1/fмск +<br>190 <sup>Note 3</sup> |      | 1/fмск<br>+ 190<br>Note 3 |                 | 1/fмск<br>+ 190<br>Note 3 |                  | kHz  |
| Data hold time<br>(transmission) | thd:dat | $\begin{array}{l} 4.0 \; V \leq E V_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; p F, \; R_b = 2.7 \; k \Omega \end{array}$                     | 0                                 | 305  | 0                         | 305             | 0                         | 305              | ns   |
|                                  |         | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                           | 0                                 | 305  | 0                         | 305             | 0                         | 305              | ns   |
|                                  |         |                                                                                                                                                                            | 0                                 | 355  | 0                         | 355             | 0                         | 355              | ns   |
|                                  |         | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                          | 0                                 | 355  | 0                         | 355             | 0                         | 355              | ns   |
|                                  |         |                                                                                                                                                                            | 0                                 | 405  | 0                         | 405             | 0                         | 405              | ns   |

# (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (2/2)

**Notes 1.** The value must also be equal to or less than  $f_{MCK}/4$ .

- **2.** Use it with  $EV_{DD0} \ge V_b$ .
- 3. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".
- Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 44- and 48-pin products)/EVDD tolerance (for the 64- and 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 44- and 48-pin products)/EVDD tolerance (for the 64- and 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



# Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. r: IIC number (r = 00, 01, 10, 20, 30, 31), g: PIM, POM number (g = 0, 1, 4, 5, 8, 14)
  - **3.** fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13)



## 2.5.2 Serial interface IICA

# (1) I<sup>2</sup>C standard mode

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ V}_{\text{SS}} = \text{EV}_{\text{SS}0} = \text{EV}_{\text{SS}1} = 0 \text{ V})$ 

| Parameter                        | Symbol       | Со                                                  | nditions                                                     | 、 <b>、</b> | h-speed<br>Mode |      | v-speed<br>Mode |      | -voltage<br>Mode | Unit |
|----------------------------------|--------------|-----------------------------------------------------|--------------------------------------------------------------|------------|-----------------|------|-----------------|------|------------------|------|
|                                  |              |                                                     |                                                              | MIN.       | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency            | fsc∟         | Standard mode:                                      | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 0          | 100             | 0    | 100             | 0    | 100              | kHz  |
|                                  |              | fc∟κ≥1 MHz                                          | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            | 0          | 100             | 0    | 100             | 0    | 100              | kHz  |
|                                  |              |                                                     | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            | 0          | 100             | 0    | 100             | 0    | 100              | kHz  |
|                                  |              |                                                     | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |            | _               | 0    | 100             | 0    | 100              | kHz  |
| Setup time of restart            | tsu:sta      | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.$ | 5 V                                                          | 4.7        |                 | 4.7  |                 | 4.7  |                  | μs   |
| condition                        |              | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.7        |                 | 4.7  |                 | 4.7  |                  | μs   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.7        |                 | 4.7  |                 | 4.7  |                  | μs   |
|                                  |              | $1.6 V \leq EV_{DD0} \leq 5.8$                      | 5 V                                                          |            | _               | 4.7  |                 | 4.7  |                  | μs   |
| Hold time <sup>Note 1</sup>      | thd:sta      | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.$ | 5 V                                                          | 4.0        |                 | 4.0  |                 | 4.0  |                  | μs   |
|                                  |              | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.0        |                 | 4.0  |                 | 4.0  |                  | μs   |
|                                  |              | $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.$ | 5 V                                                          | 4.0        |                 | 4.0  |                 | 4.0  |                  | μs   |
|                                  |              | $1.6 V \le EV_{DD0} \le 5.8$                        | 5 V                                                          | -          | -               | 4.0  |                 | 4.0  |                  | μs   |
| Hold time when SCLA0 =           | t∟ow         | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.7        |                 | 4.7  |                 | 4.7  |                  | μs   |
| "L"                              |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.$ | 5 V                                                          | 4.7        |                 | 4.7  |                 | 4.7  |                  | μs   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.7        |                 | 4.7  |                 | 4.7  |                  | μs   |
|                                  |              | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.4                     | 5 V                                                          |            | _               | 4.7  |                 | 4.7  |                  | μs   |
| Hold time when SCLA0 =           | tніgн        | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.0        |                 | 4.0  |                 | 4.0  |                  | μs   |
| "H"                              |              | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.0        |                 | 4.0  |                 | 4.0  |                  | μs   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.0        |                 | 4.0  |                 | 4.0  |                  | μs   |
|                                  |              | $1.6 V \le EV_{DD0} \le 5.8$                        | 5 V                                                          |            | _               | 4.0  |                 | 4.0  |                  | μs   |
| Data setup time                  | tsu:dat      | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 250        |                 | 250  |                 | 250  |                  | ns   |
| (reception)                      |              | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 250        |                 | 250  |                 | 250  |                  | ns   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 250        |                 | 250  |                 | 250  |                  | ns   |
|                                  |              | $1.6 V \leq EV_{DD0} \leq 5.8$                      | 5 V                                                          |            | -               | 250  |                 | 250  |                  | ns   |
| Data hold time                   | thd:dat      | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.$ | 5 V                                                          | 0          | 3.45            | 0    | 3.45            | 0    | 3.45             | μs   |
| (transmission) <sup>Note 2</sup> |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.$ | 5 V                                                          | 0          | 3.45            | 0    | 3.45            | 0    | 3.45             | μs   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 0          | 3.45            | 0    | 3.45            | 0    | 3.45             | μs   |
|                                  |              | $1.6 V \le EV_{DD0} \le 5.5$                        | 5 V                                                          |            | _               | 0    | 3.45            | 0    | 3.45             | μs   |
| Setup time of stop               | tsu:sto      | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.0        |                 | 4.0  |                 | 4.0  |                  | μs   |
| condition                        |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.$ | 5 V                                                          | 4.0        |                 | 4.0  |                 | 4.0  |                  | μs   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.0        |                 | 4.0  |                 | 4.0  |                  | μs   |
|                                  |              | $1.6 V \leq EV_{DD0} \leq 5.8$                      | 5 V                                                          |            | _               | 4.0  |                 | 4.0  |                  | μs   |
| Bus-free time                    | <b>t</b> BUF | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.7        |                 | 4.7  |                 | 4.7  |                  | μs   |
|                                  |              | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.7        |                 | 4.7  |                 | 4.7  |                  | μs   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.                      | 5 V                                                          | 4.7        |                 | 4.7  |                 | 4.7  |                  | μs   |
|                                  |              | $1.6 V \le EV_{DD0} \le 5.8$                        | 5 V                                                          |            | -               | 4.7  |                 | 4.7  |                  | μs   |

(Notes, Caution and Remark are listed on the next page.)



- **Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected.
  - 2. The maximum value (MAX.) of the:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.
- Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode:  $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ 



# (2) I<sup>2</sup>C fast mode

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                        | Symbol       | Cor                                                  | nditions                                                     | 、 U  | h-speed<br>Mode | `    | /-speed<br>Mode | `    | -voltage<br>Mode | Unit |
|----------------------------------|--------------|------------------------------------------------------|--------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                                  |              |                                                      |                                                              | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency            | fsc∟         | Fast mode:                                           | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            | 0    | 400             | 0    | 400             | 0    | 400              | kHz  |
|                                  |              | fc∟ĸ≥ 3.5 MHz                                        | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 0    | 400             | 0    | 400             | 0    | 400              | kHz  |
| Setup time of restart            | tsu:sta      | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V                                                          | 0.6  |                 | 0.6  |                 | 0.6  |                  | μs   |
| condition                        |              | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.                       | 5 V                                                          | 0.6  |                 | 0.6  |                 | 0.6  |                  | μs   |
| Hold time <sup>Note 1</sup>      | thd:STA      | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                       | 5 V                                                          | 0.6  |                 | 0.6  |                 | 0.6  |                  | μs   |
|                                  |              | $1.8 V \le EV_{DD0} \le 5.8$                         | 5 V                                                          | 0.6  |                 | 0.6  |                 | 0.6  |                  | μs   |
| Hold time when SCLA0 =           | <b>t</b> LOW | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                       | 5 V                                                          | 1.3  |                 | 1.3  |                 | 1.3  |                  | μs   |
| "L"                              |              | $1.8 V \le EV_{DD0} \le 5.8$                         | 5 V                                                          | 1.3  |                 | 1.3  |                 | 1.3  |                  | μs   |
| Hold time when SCLA0 =           | tнigн        | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                       | 5 V                                                          | 0.6  |                 | 0.6  |                 | 0.6  |                  | μs   |
| "H"                              |              | $1.8 V \le EV_{DD0} \le 5.8$                         | 5 V                                                          | 0.6  |                 | 0.6  |                 | 0.6  |                  | μs   |
| Data setup time                  | tsu:dat      | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V                                                          | 100  |                 | 100  |                 | 100  |                  | μs   |
| (reception)                      |              | $1.8 V \le EV_{DD0} \le 5.8$                         | 5 V                                                          | 100  |                 | 100  |                 | 100  |                  | μs   |
| Data hold time                   | thd:dat      | $2.7 V \leq EV_{DD0} \leq 5.5$                       | 5 V                                                          | 0    | 0.9             | 0    | 0.9             | 0    | 0.9              | μs   |
| (transmission) <sup>Note 2</sup> |              | $1.8 V \leq EV_{DD0} \leq 5.8$                       | 5 V                                                          | 0    | 0.9             | 0    | 0.9             | 0    | 0.9              | μs   |
| Setup time of stop               | tsu:sto      | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                       | 5 V                                                          | 0.6  |                 | 0.6  |                 | 0.6  |                  | μs   |
| condition                        |              | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.                       | 5 V                                                          | 0.6  |                 | 0.6  |                 | 0.6  |                  | μs   |
| Bus-free time                    | <b>t</b> BUF | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.                       | 5 V                                                          | 1.3  |                 | 1.3  |                 | 1.3  |                  | μs   |
|                                  |              | $1.8 V \le EV_{DD0} \le 5.8$                         | 5 V                                                          | 1.3  |                 | 1.3  |                 | 1.3  |                  | μs   |

Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of the interval a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode:  $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 



### (3) I<sup>2</sup>C fast mode plus

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                                          | Symbol              | Cor                                                  | nditions                                                     |      | h-speed<br>Mode |      | /-speed<br>Mode | ``   | -voltage<br>Mode | Unit |
|----------------------------------------------------|---------------------|------------------------------------------------------|--------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                                                    |                     |                                                      |                                                              | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency                              | fscL                | Fast mode plus:<br>fc∟κ≥ 10 MHz                      | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | 0    | 1000            | _    | -               | -    | -                | kHz  |
| Setup time of restart condition                    | t <sub>su:sta</sub> | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V                                                          | 0.26 |                 | _    | -               | -    | -                | μs   |
| Hold time <sup>Note 1</sup>                        | thd:sta             | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ | 5 V                                                          | 0.26 |                 | -    | -               | -    | -                | μs   |
| Hold time when SCLA0 =<br>"L"                      | t∟ow                | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.9$ | 5 V                                                          | 0.5  |                 | _    | -               | -    | -                | μs   |
| Hold time when SCLA0 =<br>"H"                      | tніgн               | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.9$ | 5 V                                                          | 0.26 |                 | -    | -               | -    | -                | μs   |
| Data setup time<br>(reception)                     | tsu:dat             | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.9$ | 5 V                                                          | 50   |                 | -    | -               | -    | -                | μs   |
| Data hold time<br>(transmission) <sup>Note 2</sup> | <b>t</b> hd:dat     | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.9$ | 5 V                                                          | 0    | 0.45            | -    | -               | -    | -                | μs   |
| Setup time of stop condition                       | tsu:sto             | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.9$ | 5 V                                                          | 0.26 |                 | -    | -               | -    | -                | μs   |
| Bus-free time                                      | <b>t</b> BUF        | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.8                      | 5 V                                                          | 0.5  |                 | -    | -               | -    | -                | μs   |

Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of the during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode plus:  $C_b = 120 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

### IICA serial transfer timing



**Remark** n = 0, 1



# 2.6 Analog Characteristics

### 2.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                            |                                | Reference Voltage           |                                |
|----------------------------|--------------------------------|-----------------------------|--------------------------------|
|                            | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = VBGR   |
| Input channel              | Reference voltage (-) = AVREFM | Reference voltage (-) = Vss | Reference voltage (-) = AVREFM |
| ANI0 to ANI14              | Refer to 2.6.1 (1).            | Refer to 2.6.1 (3).         | Refer to 2.6.1 (4).            |
| ANI16 to ANI20             | Refer to 2.6.1 (2).            |                             |                                |
| Internal reference voltage | Refer to 2.6.1 (1).            |                             | -                              |
| Temperature sensor output  |                                |                             |                                |
| voltage                    |                                |                             |                                |

(1) When reference voltage (+)= AV<sub>REFP</sub>/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{AV}_{REFP} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{REFP}, \text{Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ 

| Parameter                                  | Symbol             | Conditions                                                                                                                                    |                                                                                 | MIN.                    | TYP. | MAX.   | Unit |
|--------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------|------|--------|------|
| Resolution                                 | RES                |                                                                                                                                               |                                                                                 | 8                       |      | 10     | bit  |
| Overall error <sup>Note 1</sup>            | AINL               | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                   | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V                                              |                         | 1.2  | ±3.5   | LSB  |
|                                            |                    |                                                                                                                                               | $1.6 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}^{\text{Note 4}}$ |                         | 1.2  | ±7.0   | LSB  |
| Conversion time                            | tconv              | 10-bit resolution<br>Target pin: ANI2 to ANI14                                                                                                | $3.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$                           | 2.125                   |      | 39     | μs   |
|                                            |                    |                                                                                                                                               | $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$                              | 3.1875                  |      | 39     | μs   |
|                                            |                    |                                                                                                                                               | $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$                    | 17                      |      | 39     | μs   |
|                                            |                    |                                                                                                                                               | 1.6 V ≤ VDD ≤ 5.5 V                                                             | 57                      |      | 95     | μs   |
|                                            |                    | 10-bit resolution<br>Target pin: Internal<br>reference voltage, and<br>temperature sensor output<br>voltage<br>(HS (high-speed main)<br>mode) | $3.6 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$                              | 2.375                   |      | 39     | μs   |
|                                            |                    |                                                                                                                                               | $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$                              | 3.5625                  |      | 39     | μs   |
|                                            |                    |                                                                                                                                               | 2.4 V ≤ VDD ≤ 5.5 V                                                             | 17                      |      | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs                | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                   | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$                   |                         |      | ±0.25  | %FSR |
|                                            |                    |                                                                                                                                               | $1.6 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}^{\text{Note 4}}$ |                         |      | ±0.50  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | Efs                | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                   | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V                                              |                         |      | ±0.25  | %FSR |
|                                            |                    |                                                                                                                                               | $1.6 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}^{\text{Note 4}}$ |                         |      | ±0.50  | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE                | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                   | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V                                              |                         |      | ±2.5   | LSB  |
|                                            |                    |                                                                                                                                               | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 4}}$   |                         |      | ±5.0   | LSB  |
| Differential linearity error Note 1        | DLE                | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                   | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$                 |                         |      | ±1.5   | LSB  |
|                                            |                    |                                                                                                                                               | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 4}}$   |                         |      | ±2.0   | LSB  |
| Analog input voltage                       | VAIN ANI2 to ANI14 |                                                                                                                                               |                                                                                 | 0                       |      | AVREFP | V    |
|                                            |                    | Internal reference voltage<br>(2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode)                                                      |                                                                                 | V <sub>BGR</sub> Note 5 |      |        | V    |
|                                            |                    | Temperature sensor output voltage<br>(2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high-speed main) mode)                                             |                                                                                 | VTMPS25 Note 5          |      |        | V    |

(Notes are listed on the next page.)



- **Notes 1.** Excludes quantization error  $(\pm 1/2 \text{ LSB})$ .
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - 3. When AV<sub>REFP</sub> < V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add ±1.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add ±0.05%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
  - 4. Values when the conversion time is set to 57  $\mu s$  (min.) and 95  $\mu s$  (max.).
  - 5. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.



# (2) When reference voltage (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI16 to ANI20

| $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V},$ |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)                                                                                                                                                                                                                                                                   |

| Parameter                                         | Symbol | Conditions                                                                                          |                                                                               | MIN.   | TYP. | MAX.                | Unit |
|---------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------|------|---------------------|------|
| Resolution                                        | RES    |                                                                                                     |                                                                               | 8      |      | 10                  | bit  |
| Overall error <sup>Note 1</sup>                   | AINL   | 10-bit resolution<br>EVDD0 = AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Notes 3, 4</sup>             | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |        | 1.2  | ±5.0                | LSB  |
|                                                   |        |                                                                                                     | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 5}}$ |        | 1.2  | ±8.5                | LSB  |
| Conversion time                                   | tconv  | 10-bit resolution<br>Target ANI pin : ANI16 to<br>ANI20                                             | 3.6 V ≤ V <sub>DD</sub> ≤ 5.5 V                                               | 2.125  |      | 39                  | μs   |
|                                                   |        |                                                                                                     | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                                               | 3.1875 |      | 39                  | μs   |
|                                                   |        |                                                                                                     | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V                                               | 17     |      | 39                  | μs   |
|                                                   |        |                                                                                                     | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V                                               | 57     |      | 95                  | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>            | Ezs    | 10-bit resolution<br>EVDD0 = AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Notes 3, 4</sup>             | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |        |      | ±0.35               | %FSR |
|                                                   |        |                                                                                                     | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 5}}$ |        |      | ±0.60               | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>            | Efs    | 10-bit resolution<br>EVDD0 = AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Notes 3, 4</sup>             | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |        |      | ±0.35               | %FSR |
|                                                   |        |                                                                                                     | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 5}}$ |        |      | ±0.60               | %FSR |
| Integral linearity error <sup>Note 1</sup>        | ILE    | 10-bit resolution<br>EVDD0 = AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Notes 3, 4</sup>             | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |        |      | ±3.5                | LSB  |
|                                                   |        |                                                                                                     | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 5}}$ |        |      | ±6.0                | LSB  |
| Differential linearity<br>error <sup>Note 1</sup> | DLE    | 10-bit resolution<br>EV <sub>DD0</sub> = AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Notes 3, 4</sup> | $1.8 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$               |        |      | ±2.0                | LSB  |
|                                                   |        |                                                                                                     | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 5}}$ |        |      | ±2.5                | LSB  |
| Analog input voltage                              | Vain   | ANI16 to ANI20                                                                                      |                                                                               | 0      |      | AVREFP<br>and EVDD0 | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When AV<sub>REFP</sub> < V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add ±1.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add ±0.05%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 4. When AV<sub>REFP</sub> < EV<sub>DD0</sub> ≤ V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add ±4.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add ±0.20%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 5. When the conversion time is set to 57  $\mu s$  (min.) and 95  $\mu s$  (max.).



(3) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>SS</sub> (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI20, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}, \text{ V}_{\text{SS}} = \text{EV}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{V}_{\text{DD}}, \text{ Reference voltage (-)} = \text{V}_{\text{SS}}$ 

| Parameter                                  | Symbol | Conditions                                                                                                                                 |                                                                        | MIN.                    | TYP. | MAX.  | Unit |
|--------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------|------|-------|------|
| Resolution                                 | RES    |                                                                                                                                            |                                                                        | 8                       |      | 10    | bit  |
| Overall error <sup>Note 1</sup>            | AINL   | 10-bit resolution                                                                                                                          | 1.8 V ≤ VDD ≤ 5.5 V                                                    |                         | 1.2  | ±7.0  | LSB  |
|                                            |        |                                                                                                                                            | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$<br>Note 3 |                         | 1.2  | ±10.5 | LSB  |
| Conversion time                            | tconv  | 10-bit resolution<br>Target pin: ANI0 to ANI14,<br>ANI16 to ANI20                                                                          | $3.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$           | 2.125                   |      | 39    | μs   |
|                                            |        |                                                                                                                                            | $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$                     | 3.1875                  |      | 39    | μs   |
|                                            |        |                                                                                                                                            | $1.8 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$                     | 17                      |      | 39    | μs   |
|                                            |        |                                                                                                                                            | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$           | 57                      |      | 95    | μs   |
| Conversion time                            | tconv  | 10-bit resolution<br>Target pin: Internal<br>reference voltage, and<br>temperature sensor output<br>voltage (HS (high-speed<br>main) mode) | $3.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$                     | 2.375                   |      | 39    | μs   |
|                                            |        |                                                                                                                                            | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$           | 3.5625                  |      | 39    | μs   |
|                                            |        |                                                                                                                                            | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$           | 17                      |      | 39    | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs    | 10-bit resolution                                                                                                                          | 1.8 V ≤ VDD ≤ 5.5 V                                                    |                         |      | ±0.60 | %FSR |
|                                            |        |                                                                                                                                            | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$<br>Note 3 |                         |      | ±0.85 | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | Efs    | 10-bit resolution                                                                                                                          | 1.8 V ≤ VDD ≤ 5.5 V                                                    |                         |      | ±0.60 | %FSR |
|                                            |        |                                                                                                                                            | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$<br>Note 3 |                         |      | ±0.85 | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE    | 10-bit resolution                                                                                                                          | 1.8 V ≤ VDD ≤ 5.5 V                                                    |                         |      | ±4.0  | LSB  |
|                                            |        |                                                                                                                                            | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$<br>Note 3 |                         |      | ±6.5  | LSB  |
| Differential linearity error Note 1        | DLE    | 10-bit resolution                                                                                                                          | 1.8 V ≤ VDD ≤ 5.5 V                                                    |                         |      | ±2.0  | LSB  |
|                                            |        |                                                                                                                                            | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$<br>Note 3 |                         |      | ±2.5  | LSB  |
| Analog input voltage                       | Vain   | ANI0 to ANI14                                                                                                                              |                                                                        | 0                       |      | Vdd   | V    |
|                                            |        | ANI16 to ANI20                                                                                                                             |                                                                        | 0                       |      | EVDD0 | V    |
|                                            |        | Internal reference voltage<br>(2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode)                                                   |                                                                        | V <sub>BGR</sub> Note 4 |      |       | V    |
|                                            |        | Temperature sensor output voltage<br>(2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high-speed main) mode)                                          |                                                                        | VTMPS25 Note 4          |      |       | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When the conversion time is set to 57  $\mu s$  (min.) and 95  $\mu s$  (max.).
- 4. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.


## (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI20

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}, \text{Reference voltage (+)} = \text{V}_{BGR}^{Note 3}, \text{Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V}^{Note 4}, \text{HS (high-speed main) mode)}$ 

| Parameter                                  | Symbol        | Cor              | nditions                                                     | MIN. | TYP. | MAX.        | Unit |
|--------------------------------------------|---------------|------------------|--------------------------------------------------------------|------|------|-------------|------|
| Resolution                                 | RES           |                  |                                                              |      | 8    |             | bit  |
| Conversion time                            | <b>t</b> CONV | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 17   |      | 39          | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs           | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |      |      | ±0.60       | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |      |      | ±2.0        | LSB  |
| Differential linearity error Note 1        | DLE           | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |      |      | ±1.0        | LSB  |
| Analog input voltage                       | VAIN          |                  |                                                              | 0    |      | VBGR Note 3 | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

2. This value is indicated as a ratio (%FSR) to the full-scale value.

3. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.

When reference voltage (-) = Vss, the MAX. values are as follows.
 Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM.
 Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM.
 Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.



#### 2.6.2 Temperature sensor/internal reference voltage characteristics

| Parameter                         | Symbol  | Conditions                                       | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------|--------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, TA = +25°C           |      | 1.14 |      | V     |
| Internal reference voltage        | VBGR    | Setting ADS register = 81H                       | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | Fvtmps  | Temperature dependence of the temperature sensor |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp    |                                                  | 5    |      |      | μs    |

#### (T<sub>A</sub> = -40 to +85°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V, HS (high-speed main) mode)

#### 2.6.3 POR circuit characteristics

## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$

| Parameter                           | Symbol | Conditions                           | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|--------|--------------------------------------|------|------|------|------|
| Detection voltage                   | VPOR   | The power supply voltage is rising.  | 1.47 | 1.51 | 1.55 | V    |
|                                     | VPDR   | The power supply voltage is falling. | 1.46 | 1.50 | 1.54 | V    |
| Minimum pulse width <sup>Note</sup> | TPW    |                                      | 300  |      |      | μs   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).





## 2.6.4 LVD circuit characteristics

## LVD Detection Voltage of Reset Mode and Interrupt Mode

(TA = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter            | Symbol | Conditions                           | MIN. | TYP. | MAX. | Unit |
|----------------------|--------|--------------------------------------|------|------|------|------|
| Detection voltage    | VLVD0  | The power supply voltage is rising.  | 3.98 | 4.06 | 4.14 | V    |
|                      |        | The power supply voltage is falling. | 3.90 | 3.98 | 4.06 | V    |
|                      | VLVD1  | The power supply voltage is rising.  | 3.68 | 3.75 | 3.82 | V    |
|                      |        | The power supply voltage is falling. | 3.60 | 3.67 | 3.74 | V    |
|                      | VLVD2  | The power supply voltage is rising.  | 3.07 | 3.13 | 3.19 | V    |
|                      |        | The power supply voltage is falling. | 3.00 | 3.06 | 3.12 | V    |
|                      | VLVD3  | The power supply voltage is rising.  | 2.96 | 3.02 | 3.08 | V    |
|                      |        | The power supply voltage is falling. | 2.90 | 2.96 | 3.02 | V    |
|                      | VLVD4  | The power supply voltage is rising.  | 2.86 | 2.92 | 2.97 | V    |
|                      |        | The power supply voltage is falling. | 2.80 | 2.86 | 2.91 | V    |
|                      | VLVD5  | The power supply voltage is rising.  | 2.76 | 2.81 | 2.87 | V    |
|                      |        | The power supply voltage is falling. | 2.70 | 2.75 | 2.81 | V    |
|                      | VLVD6  | The power supply voltage is rising.  | 2.66 | 2.71 | 2.76 | V    |
|                      |        | The power supply voltage is falling. | 2.60 | 2.65 | 2.70 | V    |
|                      | VLVD7  | The power supply voltage is rising.  | 2.56 | 2.61 | 2.66 | V    |
|                      |        | The power supply voltage is falling. | 2.50 | 2.55 | 2.60 | V    |
|                      | VLVD8  | The power supply voltage is rising.  | 2.45 | 2.50 | 2.55 | V    |
|                      |        | The power supply voltage is falling. | 2.40 | 2.45 | 2.50 | V    |
|                      | VLVD9  | The power supply voltage is rising.  | 2.05 | 2.09 | 2.13 | V    |
|                      |        | The power supply voltage is falling. | 2.00 | 2.04 | 2.08 | V    |
|                      | VLVD10 | The power supply voltage is rising.  | 1.94 | 1.98 | 2.02 | V    |
|                      |        | The power supply voltage is falling. | 1.90 | 1.94 | 1.98 | V    |
|                      | VLVD11 | The power supply voltage is rising.  | 1.84 | 1.88 | 1.91 | V    |
|                      |        | The power supply voltage is falling. | 1.80 | 1.84 | 1.87 | V    |
|                      | VLVD12 | The power supply voltage is rising.  | 1.74 | 1.77 | 1.81 | V    |
|                      |        | The power supply voltage is falling. | 1.70 | 1.73 | 1.77 | V    |
|                      | VLVD13 | The power supply voltage is rising.  | 1.64 | 1.67 | 1.70 | V    |
|                      |        | The power supply voltage is falling. | 1.60 | 1.63 | 1.66 | V    |
| Minimum pulse width  | t∟w    |                                      | 300  |      |      | μs   |
| Detection delay time |        |                                      |      |      | 300  | μs   |



## LVD Detection Voltage of Interrupt & Reset Mode

(TA = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter         | Symbol | Co                            | nditions                     | MIN. | TYP. | MAX. | Unit |
|-------------------|--------|-------------------------------|------------------------------|------|------|------|------|
| Detection voltage | VLVDA0 | VPOC2, VPOC1, VPOC0 = 0, 0, 0 | , falling reset voltage      | 1.60 | 1.63 | 1.66 | V    |
|                   | VLVDA1 | LVIS1, LVIS0 = 1, 0           | Rising release reset voltage | 1.74 | 1.77 | 1.81 | V    |
|                   |        |                               | Falling interrupt voltage    | 1.70 | 1.73 | 1.77 | V    |
|                   | VLVDA2 | LVIS1, LVIS0 = 0, 1           | Rising release reset voltage | 1.84 | 1.88 | 1.91 | V    |
|                   |        |                               | Falling interrupt voltage    | 1.80 | 1.84 | 1.87 | V    |
|                   | VLVDA3 | LVIS1, LVIS0 = 0, 0           | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V    |
|                   |        |                               | Falling interrupt voltage    | 2.80 | 2.86 | 2.91 | V    |
|                   | VLVDB0 | VPOC2, VPOC1, VPOC0 = 0, 0, 1 | , falling reset voltage      | 1.80 | 1.84 | 1.87 | V    |
|                   | VLVDB1 | LVIS1, LVIS0 = 1, 0           | Rising release reset voltage | 1.94 | 1.98 | 2.02 | V    |
|                   |        |                               | Falling interrupt voltage    | 1.90 | 1.94 | 1.98 | V    |
|                   | VLVDB2 | LVIS1, LVIS0 = 0, 1           | Rising release reset voltage | 2.05 | 2.09 | 2.13 | V    |
|                   |        |                               | Falling interrupt voltage    | 2.00 | 2.04 | 2.08 | V    |
|                   | VLVDB3 | LVIS1, LVIS0 = 0, 0           | Rising release reset voltage | 3.07 | 3.13 | 3.19 | V    |
|                   |        |                               | Falling interrupt voltage    | 3.00 | 3.06 | 3.12 | V    |
|                   | VLVDC0 | VPOC2, VPOC1, VPOC0 = 0, 1, 0 | , falling reset voltage      | 2.40 | 2.45 | 2.50 | V    |
|                   | VLVDC1 | LVIS1, LVIS0 = 1, 0           | Rising release reset voltage | 2.56 | 2.61 | 2.66 | V    |
|                   |        |                               | Falling interrupt voltage    | 2.50 | 2.55 | 2.60 | V    |
|                   | VLVDC2 | LVIS1, LVIS0 = 0, 1           | Rising release reset voltage | 2.66 | 2.71 | 2.76 | V    |
|                   |        |                               | Falling interrupt voltage    | 2.60 | 2.65 | 2.70 | V    |
|                   | VLVDC3 | LVIS1, LVIS0 = 0, 0           | Rising release reset voltage | 3.68 | 3.75 | 3.82 | V    |
|                   |        |                               | Falling interrupt voltage    | 3.60 | 3.67 | 3.74 | V    |
|                   | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1 | , falling reset voltage      | 2.70 | 2.75 | 2.81 | V    |
|                   | VLVDD1 | LVIS1, LVIS0 = 1, 0           | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V    |
|                   |        |                               | Falling interrupt voltage    | 2.80 | 2.86 | 2.91 | V    |
|                   | VLVDD2 | LVIS1, LVIS0 = 0, 1           | Rising release reset voltage | 2.96 | 3.02 | 3.08 | V    |
|                   |        |                               | Falling interrupt voltage    | 2.90 | 2.96 | 3.02 | V    |
|                   | VLVDD3 | LVIS1, LVIS0 = 0, 0           | Rising release reset voltage | 3.98 | 4.06 | 4.14 | V    |
|                   |        |                               | Falling interrupt voltage    | 3.90 | 3.98 | 4.06 | V    |

#### 2.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 2.4 AC Characteristics.



## 2.7 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | Vdddr  |            | 1.46 <sup>Note</sup> |      | 5.5  | V    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



#### 2.8 Flash Memory Programming Characteristics

| <u>(TA = -40 to +85°C, 1.8 V <math>\leq</math> VDD</u> | ≤ 5.5 V, Vss = 0 V) |
|--------------------------------------------------------|---------------------|
|                                                        |                     |

| Parameter                                      | Symbol | Conditions                         | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------------------|--------|------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency        | fclĸ   | 1.8 V ≤ Vdd ≤ 5.5 V                | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years<br>TA = 85°C | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1, 2, 3 |        | Retained for 1 years<br>TA = 25°C  |         | 1,000,000 |      |       |
|                                                |        | Retained for 5 years<br>TA = 85°C  | 100,000 |           |      |       |
|                                                |        | Retained for 20 years<br>TA = 85°C | 10,000  |           |      |       |

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite.

The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.



## 2.9 Dedicated Flash Memory Programmer Communication (UART)

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |

#### $(T_A = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

#### 2.10 Timing of Entry to Flash Memory Programming Modes

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication<br>for the initial setting after the<br>external reset is released                                                                       | tsuinit | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset<br>after the TOOL0 pin is set to the low<br>level                                                                                        | ts∪     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at the<br>low level after the external reset is<br>released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{\text{SU}}$ : Time to release the external reset after the TOOL0 pin is set to the low level
  - the: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)



# <R> 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C)

This chapter describes the following electrical specifications. Target products G: Industrial applications  $T_A = -40$  to  $+105^{\circ}C$ R5F140xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EV<sub>DD0</sub>, EV<sub>DD1</sub>, EV<sub>SS0</sub>, or EV<sub>SS1</sub> pin, replace EV<sub>DD0</sub> and EV<sub>DD1</sub> with V<sub>DD</sub>, or replace EV<sub>SS0</sub> and EV<sub>SS1</sub> with V<sub>SS</sub>.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product in the RL78/G13A User's Manual.
  - Please contact Renesas Electronics sales office for derating of operation under T<sub>A</sub> = +85°C to +105°C. Derating is the systematic reduction of load for the sake of improved reliability.
- **Remark** When RL78/G13A is used in the range of  $T_A = -40$  to +85°C, see 2. ELECTRICAL SPECIFICATIONS ( $T_A = -40$  to +85°C).

There are following differences between the products "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}$ C)" and the products "A: Consumer applications".

| Parameter                     | Ар                                                        | plication                                                                                    |
|-------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------|
|                               | A: Consumer applications                                  | G: Industrial applications                                                                   |
| Operating ambient temperature | T <sub>A</sub> = -40 to +85°C                             | T <sub>A</sub> = -40 to +105°C                                                               |
| Operating mode                | HS (high-speed main) mode:                                | HS (high-speed main) mode only:                                                              |
| Operating voltage range       | 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V@1 MHz to 32 MHz | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}@1 \text{ MHz}$ to $32 \text{ MHz}$ |
|                               | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 16 MHz           | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 16 MHz                                              |
|                               | LS (low-speed main) mode:                                 |                                                                                              |
|                               | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 8 MHz            |                                                                                              |
|                               | LV (low-voltage main) mode:                               |                                                                                              |
|                               | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V@1 MHz to 4 MHz  |                                                                                              |
| Serial array unit             | UART                                                      | UART                                                                                         |
|                               | CSI: fclk/2 (supporting 16 Mbps), fclk/4                  | CSI: fclk/4                                                                                  |
|                               | Simplified I <sup>2</sup> C communication                 | Simplified I <sup>2</sup> C communication                                                    |
| IICA                          | Normal mode                                               | Normal mode                                                                                  |
|                               | Fast mode                                                 | Fast mode                                                                                    |
|                               | Fast mode plus                                            |                                                                                              |
| Voltage detector              | Rise detection voltage: 1.67 V to 4.06 V                  | Rise detection voltage: 2.61 V to 4.06 V                                                     |
|                               | (14 levels)                                               | (8 levels)                                                                                   |
|                               | Fall detection voltage: 1.63 V to 3.98 V                  | Fall detection voltage: 2.55 V to 3.98 V                                                     |
|                               | (14 levels)                                               | (8 levels)                                                                                   |

(**Remark** is listed on the next page.)



**Remark** The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications". For details, refer to **3.1** to **3.10**.

#### 3.1 Absolute Maximum Ratings

| Parameter              | Symbols         | Conditions                                                                                                                                                | Ratings                                                                           | Unit |
|------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|
| Supply voltage         | Vdd             |                                                                                                                                                           | -0.5 to +6.5                                                                      | V    |
|                        | EVDD0, EVDD1    | EVDD0 = EVDD1                                                                                                                                             | -0.5 to +6.5                                                                      | V    |
|                        | EVsso, EVss1    | EVsso = EVss1                                                                                                                                             | -0.5 to +0.3                                                                      | V    |
| REGC pin input voltage | Viregc          | REGC                                                                                                                                                      | -0.3 to +2.1<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup>                | V    |
| Input voltage          | VII             | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P140 to P147          | -0.3 to EV <sub>DD0</sub> +0.3 and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V    |
|                        | V <sub>12</sub> | P60 to P63 (N-ch open-drain)                                                                                                                              | -0.3 to +6.5                                                                      | V    |
|                        | Vı3             | P20 to P27, P121 to P124, P137, P150 to P156,<br>EXCLK, EXCLKS, RESET                                                                                     | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                    | V    |
| Output voltage         | Vo1             | P00 to P06, P10 to P17, P30, P31, P40 to P47,<br>P50 to P57, P60 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147 | $-0.3$ to EV_{DD0} +0.3 and $-0.3$ to V_{DD} +0.3 $^{\text{Note 2}}$              | V    |
|                        | V <sub>O2</sub> | P20 to P27, P150 to P156                                                                                                                                  | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                    | V    |
| Analog input voltage   | VAI1            | ANI16 to ANI20                                                                                                                                            | -0.3 to EV_DD0 +0.3 and -0.3 to AV_{REF}(+) +0.3^{Notes 2, 3} $$                  | V    |
|                        | Vai2            | ANI0 to ANI14                                                                                                                                             | -0.3 to V_DD +0.3 and -0.3 to AV_REF(+) +0.3^{Notes 2, 3}                         | V    |

## Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (1/2)

**Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 µF). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.

- 2. Must be 6.5 V or lower.
- 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$ : Positive reference voltage of the A/D converter.
  - 3. Vss : Reference voltage



| Parameter            | Symbols              |                              | Conditions                                                                                                                                                      | Ratings     | Unit |
|----------------------|----------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іон1                 | Per pin                      | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102,<br>P110, P111, P120, P130,<br>P140 to P147 | -40         | mA   |
|                      |                      | Total of all pins<br>–170 mA | P00 to P04, P40 to P47, P102,<br>P120, P130, P140 to P145                                                                                                       | -70         | mA   |
|                      |                      |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P100, P101, P110, P111,<br>P146, P147                                  | -100        | mA   |
|                      | Іон2                 | Per pin                      | P20 to P27, P150 to P156                                                                                                                                        | -0.5        | mA   |
|                      |                      | Total of all pins            |                                                                                                                                                                 | -2          | mA   |
| Output current, low  | nt, low lo∟1 Per pin |                              | P00 to P06, P10 to P17,<br>P30, P31, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111,<br>P120, P130, P140 to P147 | 40          | mA   |
|                      |                      | Total of all pins<br>170 mA  | P00 to P04, P40 to P47, P102,<br>P120, P130, P140 to P145                                                                                                       | 70          | mA   |
|                      |                      |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P100, P101, P110, P111,<br>P146, P147                                  | 100         | mA   |
|                      | IOL2                 | Per pin                      | P20 to P27, P150 to P156                                                                                                                                        | 1           | mA   |
|                      |                      | Total of all pins            | Total of all pins                                                                                                                                               |             | mA   |
| Operating ambient    | TA                   | In normal operation          | on mode                                                                                                                                                         | -40 to +105 | °C   |
| temperature          |                      | In flash memory p            | programming mode                                                                                                                                                |             |      |
| Storage temperature  | Tstg                 |                              |                                                                                                                                                                 | -65 to +150 | °C   |

#### Absolute Maximum Ratings (TA = 25°C) (2/2)

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.



## 3.2 Oscillator Characteristics

## 3.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

| Parameter                                            | Resonator          | Conditions                                                   | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|--------------------------------------------------------------|------|--------|------|------|
| X1 clock oscillation frequency (fx) <sup>Note</sup>  | Ceramic resonator/ | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 1.0  |        | 20.0 | MHz  |
|                                                      | crystal resonator  | $2.4 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | 1.0  |        | 16.0 | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                                              | 32   | 32.768 | 35   | kHz  |

- **Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.
- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.
- Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G13A User's Manual.

#### 3.2.2 On-chip oscillator characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Oscillators                                                            | Parameters | Conditions | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------------------------------|------------|------------|------|------|------|------|
| High-speed on-chip oscillator<br>clock frequency <sup>Notes 1, 2</sup> | fін        |            | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator<br>clock frequency accuracy              |            |            | -1.0 |      | +1.0 | %    |
| Low-speed on-chip oscillator<br>clock frequency                        | fı∟        |            |      | 15   |      | kHz  |
| Low-speed on-chip oscillator<br>clock frequency accuracy               |            |            | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.



## 3.3 DC Characteristics

#### 3.3.1 Pin characteristics

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}) (1/5)$

| Items                                     | Symbol | Conditions                                                                                                                                                                   |                                                                | MIN. | TYP. | MAX.                   | Unit |
|-------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------------------------|------|
| Output current,<br>high <sup>Note 1</sup> | Іон1   | Per pin for P00 to P06, P10 to P17,<br>P30, P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120, P130,<br>P140 to P147     | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |      |      | -3.0 Note 2            | mA   |
|                                           |        | Total of P00 to P04, P40 to P47, P102,                                                                                                                                       | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |      | -30.0                  | mA   |
|                                           |        | (When duty $\leq 70\%$ <sup>Note 3</sup> )                                                                                                                                   | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$    |      |      | -10.0                  | mA   |
|                                           |        |                                                                                                                                                                              | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$    |      |      | -5.0                   | mA   |
|                                           |        | Total of P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110, P111,<br>P146, P147<br>(When duty ≤ 70% <sup>Note 3</sup> ) | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |      | -30.0                  | mA   |
|                                           |        |                                                                                                                                                                              | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$    |      |      | -19.0                  | mA   |
|                                           |        |                                                                                                                                                                              | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$     |      |      | -10.0                  | mA   |
|                                           |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                    | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |      | -60.0                  | mA   |
|                                           | Іон2   | Per pin for P20 to P27, P150 to P156                                                                                                                                         | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$   |      |      | -0.1 <sup>Note 2</sup> | mA   |
|                                           |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                    | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$   |      |      | -1.5                   | mA   |

**Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.

- 2. Do not exceed the total current value.
- **3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$
- <Example> Where n = 80% and IoH = -10.0 mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Items                                    | Symbol | Conditions                                                                                                                                                               |                                                                | MIN. | TYP. | MAX.        | Unit |
|------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|-------------|------|
| Output current,<br>Iow <sup>Note 1</sup> | Iol1   | Per pin for P00 to P06, P10 to P17,<br>P30, P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120,<br>P130, P140 to P147 |                                                                |      |      | 8.5 Note 2  | mA   |
|                                          |        | Per pin for P60 to P63                                                                                                                                                   |                                                                |      |      | 15.0 Note 2 | mA   |
|                                          |        | Total of P00 to P04, P40 to P47,                                                                                                                                         | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |      | 40.0        | mA   |
|                                          |        | (When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                                     | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$    |      |      | 15.0        | mA   |
|                                          |        |                                                                                                                                                                          | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$    |      |      | 9.0         | mA   |
|                                          |        | Total of P05, P06, P10 to P17, P30,<br>P31, P50 to P57, P60 to P67,                                                                                                      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |      |      | 40.0        | mA   |
|                                          |        |                                                                                                                                                                          | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$     |      |      | 35.0        | mA   |
|                                          |        | P70 to P77, P80 to P87, P100, P101,<br>P110, P111, P146, P147<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                    | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$    |      |      | 20.0        | mA   |
|                                          |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                |                                                                |      |      | 80.0        | mA   |
|                                          | IOL2   | Per pin for P20 to P27, P150 to P156                                                                                                                                     |                                                                |      |      | 0.4 Note 2  | mA   |
|                                          |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$   |      |      | 5.0         | mA   |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (2/5)

Notes 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin.

- 2. Do not exceed the total current value.
- **3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins =  $(I_0 \times 0.7)/(n \times 0.01)$
- <Example> Where n = 80% and IoL = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.



| Items                  | Symbol                                                                                                            | Conditions                                                                                                                                             |                                                       | MIN.                 | TYP. | MAX.     | Unit |
|------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------|------|----------|------|
| Input voltage,<br>high | P40 to P47, P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120,<br>P140 to P147 |                                                                                                                                                        | Normal input buffer                                   | 0.8EV <sub>DD0</sub> |      | EVddo    | V    |
|                        | VIH2                                                                                                              | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                          | TTL input buffer<br>4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 2.2                  |      | EVDD0    | V    |
|                        |                                                                                                                   | P80, P81, P142, P143                                                                                                                                   | TTL input buffer<br>3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 2.0                  |      | EVDD0    | V    |
|                        |                                                                                                                   |                                                                                                                                                        | TTL input buffer<br>2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 1.5                  |      | EVDD0    | V    |
|                        | VIH3                                                                                                              | P20 to P27, P150 to P156                                                                                                                               |                                                       | 0.7Vdd               |      | Vdd      | V    |
|                        | VIH4                                                                                                              | P60 to P63                                                                                                                                             | 0.7EV <sub>DD0</sub>                                  |                      | 6.0  | V        |      |
|                        | VIH5                                                                                                              | P121 to P124, P137, EXCLK, EXCLKS, RESET                                                                                                               |                                                       |                      |      | Vdd      | V    |
| Input voltage, low     | VIL1                                                                                                              | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120,<br>P140 to P147 | Normal input buffer                                   | 0                    |      | 0.2EVDD0 | V    |
|                        | VIL2                                                                                                              | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                          | TTL input buffer<br>4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0                    |      | 0.8      | V    |
|                        |                                                                                                                   | P80, P81, P142, P143                                                                                                                                   | TTL input buffer<br>3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 0                    |      | 0.5      | V    |
|                        |                                                                                                                   |                                                                                                                                                        | TTL input buffer<br>2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0                    |      | 0.32     | V    |
|                        | VIL3                                                                                                              | P20 to P27, P150 to P156                                                                                                                               |                                                       | 0                    |      | 0.3Vdd   | V    |
|                        | VIL4                                                                                                              | P60 to P63                                                                                                                                             |                                                       | 0                    |      | 0.3EVDD0 | V    |
|                        | VIL5                                                                                                              | P121 to P124, P137, EXCLK, EXCLKS                                                                                                                      | , RESET                                               | 0                    |      | 0.2Vdd   | V    |

| $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5$ | V, Vss = EVsso = EVss1 = 0 V) (3/5) |
|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|

## Caution The maximum value of V<sub>H</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, and P142 to P144 is EV<sub>D00</sub>, even in the N-ch open-drain mode.



| Items                   | Symbol           | Conditions                                                                       |                                                                                                   | MIN.                       | TYP. | MAX. | Unit |
|-------------------------|------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------|------|------|------|
| Output voltage,<br>high | V <sub>OH1</sub> | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P64 to P67,         | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>Іон1 = −3.0 mA                                              | EV <sub>DD0</sub> –<br>0.7 |      |      | V    |
|                         |                  | P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120,<br>P130, P140 to P147 | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>Іон1 = −2.0 mA                                              | EV <sub>DD0</sub> –<br>0.6 |      |      | V    |
|                         |                  |                                                                                  | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>Іон1 = −1.5 mA                                              | EV <sub>DD0</sub> –<br>0.5 |      |      | V    |
|                         | Voh2             | P20 to P27, P150 to P156                                                         | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V,<br>Іон₂ = −100 µА                                                | Vdd - 0.5                  |      |      | V    |
| Output voltage,<br>low  | Vol1             | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P64 to P67,         | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OL1}} = 8.5 \text{ mA}$ |                            |      | 0.7  | V    |
|                         |                  | P70 to P77, P80 to P87,<br>P100 to P102, P110, P111, P120,<br>P130, P140 to P147 | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OL1}} = 3.0 \text{ mA}$ |                            |      | 0.6  | V    |
|                         |                  |                                                                                  | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$<br>Iol1 = 1.5 mA                  |                            |      | 0.4  | V    |
|                         |                  |                                                                                  | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$<br>Iol1 = 0.6 mA                  |                            |      | 0.4  | V    |
|                         | Vol2             | P20 to P27, P150 to P156                                                         | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $I_{\text{OL2}} = 400 \mu\text{A}$  |                            |      | 0.4  | V    |
|                         | Vol3             | P60 to P63                                                                       | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>Iol3 = 15.0 mA                   |                            |      | 2.0  | V    |
|                         |                  |                                                                                  | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OL3}} = 5.0 \text{ mA}$ |                            |      | 0.4  | V    |
|                         |                  |                                                                                  | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$<br>Iol3 = 3.0 mA                  |                            |      | 0.4  | V    |
|                         |                  |                                                                                  | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>Iol3 = 2.0 mA                    |                            |      | 0.4  | V    |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$  (4/5)

- Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Items                          | Symbol                                                     | Conditi                                                                                                                                                   | ons         |                                             | MIN. | TYP. | MAX. | Unit |
|--------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------|------|------|------|------|
| Input leakage<br>current, high | lun1                                                       | P00 to P06, P10 to P17,<br>P30, P31, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111,<br>P120, P140 to P147 | VI = EVDDO  |                                             |      |      | 1    | μA   |
|                                | ILIH2                                                      | P20 to P27, P1 <u>37,</u><br>P150 to P156, RESET                                                                                                          | Vi = Vdd    |                                             |      |      | 1    | μA   |
|                                | ILIH3 P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) |                                                                                                                                                           | Vi = Vdd    | In input port or<br>external clock<br>input |      |      | 1    | μA   |
|                                |                                                            |                                                                                                                                                           |             | In resonator connection                     |      |      | 10   | μA   |
| Input leakage<br>current, low  | luu1                                                       | P00 to P06, P10 to P17,<br>P30, P31, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111,<br>P120, P140 to P147 | VI = EVSSO  |                                             |      |      | -1   | μA   |
|                                | ILIL2                                                      | P20 to P27, P137,<br>P150 to P156, RESET                                                                                                                  | Vı = Vss    |                                             |      |      | -1   | μA   |
|                                | ILIL3                                                      |                                                                                                                                                           |             | In input port or<br>external clock<br>input |      |      | -1   | μA   |
|                                |                                                            |                                                                                                                                                           |             | In resonator connection                     |      |      | -10  | μA   |
| On-chip pll-up<br>resistance   | Ru                                                         | P00 to P06, P10 to P17,<br>P30, P31, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P100 to P102, P110, P111,<br>P120, P140 to P147 | VI = EVSSO, | In input port                               | 10   | 20   | 100  | kΩ   |

| (T <sub>A</sub> = -40 to +105°C, 2.4 V ≤ EV <sub>DD0</sub> = EV <sub>DD1</sub> ≤ V <sub>DD</sub> ≤ 5.5 V, V <sub>SS</sub> = EV <sub>SS0</sub> = EV <sub>SS1</sub> = 0 | V) (5/5) |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|



#### 3.3.2 Supply current characteristics

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (1/2)

| Parameter         | Symbol |                                       |                                              | Conditions                                   |                      |                      | MIN. | TYP. | MAX. | Unit |
|-------------------|--------|---------------------------------------|----------------------------------------------|----------------------------------------------|----------------------|----------------------|------|------|------|------|
| Supply            | IDD1   | Operating                             | HS (high-                                    | fin = 32 MHz Note 3                          | Basic                | Vdd = 5.0 V          |      | 1.5  |      | mA   |
| Current<br>Note 1 |        | mode                                  | speed main)<br>mode Note 5                   |                                              | operation            | VDD = 3.0 V          |      | 1.5  |      | mA   |
|                   |        |                                       | mode                                         |                                              | Normal               | Vdd = 5.0 V          |      | 3.4  | 6.8  | mA   |
|                   |        |                                       |                                              |                                              | operation            | VDD = 3.0 V          |      | 3.4  | 6.8  | mA   |
|                   |        |                                       |                                              | fin = 24 MHz Note 3                          | Normal               | Vdd = 5.0 V          |      | 2.7  | 5.3  | mA   |
|                   |        |                                       |                                              |                                              | operation            | VDD = 3.0 V          |      | 2.7  | 5.3  | mA   |
|                   |        |                                       |                                              | fin = 16 MHz Note 3                          | Normal               | Vdd = 5.0 V          |      | 2    | 3.8  | mA   |
|                   |        |                                       |                                              | operation                                    | Vdd = 3.0 V          |                      | 2    | 3.8  | mA   |      |
|                   |        |                                       | HS (high-                                    | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | Normal               | Square wave input    |      | 2.2  | 4.4  | mA   |
|                   |        | speed main)<br>mode <sup>Note 5</sup> | Vdd = 5.0 V                                  | operation                                    | Resonator connection |                      | 2.3  | 4.5  | mA   |      |
|                   |        |                                       | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | Normal                                       | Square wave input    |                      | 2.2  | 4.4  | mA   |      |
|                   |        |                                       | VDD = 3.0 V                                  | operation                                    | Resonator connection |                      | 2.3  | 4.5  | mA   |      |
|                   |        |                                       | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> , | Normal                                       | Square wave input    |                      | 1.2  | 2.4  | mA   |      |
|                   |        |                                       | VDD = 5.0 V                                  | operation                                    | Resonator connection |                      | 1.4  | 2.6  | mA   |      |
|                   |        |                                       | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> , | Normal                                       | Square wave input    |                      | 1.2  | 2.4  | mA   |      |
|                   |        |                                       | $V_{DD} = 3.0 V$                             | operation                                    | Resonator connection |                      | 1.4  | 2.6  | mA   |      |
|                   |        |                                       | Subsystem clock                              | fsuв = 32.768 kHz<br>Note 4                  | Normal operation     | Square wave input    |      | 4    | 5.5  | μA   |
|                   |        |                                       | operation                                    | $T_A = -40^{\circ}C$                         |                      | Resonator connection |      | 4    | 5.7  | μA   |
|                   |        |                                       |                                              | fsuв = 32.768 kHz<br>Note 4                  | Normal operation     | Square wave input    |      | 4.2  | 6.7  | μA   |
|                   |        |                                       |                                              | T <sub>A</sub> = +25°C                       |                      | Resonator connection |      | 4.3  | 6.9  | μA   |
|                   |        |                                       |                                              | fsuв = 32.768 kHz<br>Note 4                  | Normal operation     | Square wave input    |      | 4.5  | 9.3  | μA   |
|                   |        |                                       |                                              | $T_A = +50^{\circ}C$                         | oporation            | Resonator connection |      | 4.7  | 9.5  | μA   |
|                   |        |                                       |                                              | fsuв = 32.768 kHz<br>Note 4                  | Normal operation     | Square wave input    |      | 5.3  | 15.8 | μA   |
|                   |        |                                       |                                              | T <sub>A</sub> = +70°C                       |                      | Resonator connection |      | 5.6  | 16   | μA   |
|                   |        |                                       |                                              | fsuв = 32.768 kHz<br>Note 4                  | Normal operation     | Square wave input    |      | 6.6  | 25.8 | μA   |
|                   |        |                                       |                                              | T <sub>A</sub> = +85°C                       |                      | Resonator connection |      | 7.1  | 26   | μA   |
|                   |        |                                       |                                              | fsuв = 32.768 kHz<br>Note 4                  | Normal operation     | Square wave input    |      | 10.6 | 54.8 | μA   |
|                   |        |                                       |                                              | T <sub>A</sub> = +105°C                      |                      | Resonator connection |      | 11.4 | 55   | μA   |

(Notes and Remarks are listed on the next page.)



- **Notes 1.** Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, EVDD1 or Vss, EVss0, EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
     HS (high-speed main) mode: 2.7 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 32 MHz
     2.4 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 16 MHz
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



| Parameter         | Symbol                   |                        |                                       | Conditions                                 |                         | MIN. | TYP. | MAX. | Unit |
|-------------------|--------------------------|------------------------|---------------------------------------|--------------------------------------------|-------------------------|------|------|------|------|
| Supply            | IDD2                     | HALT                   | HS (high-                             | $f_{IH} = 32 \text{ MHz}^{\text{Note 4}}$  | $V_{DD} = 5.0 V$        |      | 0.41 | 1.71 | mA   |
| Current<br>Note 1 | Note 2                   | mode                   | speed main)<br>mode <sup>Note 7</sup> |                                            | V <sub>DD</sub> = 3.0 V |      | 0.41 | 1.71 | mA   |
| Note I            |                          |                        |                                       | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V |      | 0.34 | 1.35 | mA   |
|                   |                          |                        |                                       |                                            | V <sub>DD</sub> = 3.0 V |      | 0.34 | 1.35 | mA   |
|                   |                          |                        |                                       | fin = 16 MHz Note 4                        | V <sub>DD</sub> = 5.0 V |      | 0.33 | 1.04 | mA   |
|                   |                          |                        |                                       |                                            | V <sub>DD</sub> = 3.0 V |      | 0.33 | 1.04 | mA   |
|                   |                          |                        | HS (high-                             | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.19 | 1.05 | mA   |
|                   |                          |                        | speed main)<br>mode <sup>Note 7</sup> | $V_{DD} = 5.0 V$                           | Resonator connection    |      | 0.37 | 1.26 | mA   |
|                   |                          |                        |                                       | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.19 | 1.05 | mA   |
|                   |                          |                        |                                       | $V_{DD} = 3.0 V$                           | Resonator connection    |      | 0.37 | 1.26 | mA   |
|                   |                          |                        |                                       | $f_{MX} = 10 \text{ MHz}^{Note 3},$        | Square wave input       |      | 0.12 | 0.62 | mA   |
|                   |                          |                        |                                       | $V_{DD} = 5.0 V$                           | Resonator connection    |      | 0.22 | 0.73 | mA   |
|                   |                          |                        |                                       | $f_{MX} = 10 \text{ MHz}^{Note 3},$        | Square wave input       |      | 0.12 | 0.62 | mA   |
|                   |                          |                        |                                       | $V_{DD} = 3.0 V$                           | Resonator connection    |      | 0.22 | 0.73 | mA   |
|                   |                          |                        | Subsystem                             | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.39 | 1    | μA   |
|                   |                          |                        | clock                                 | $T_A = -40^{\circ}C$                       | Resonator connection    |      | 0.48 | 1.3  | μA   |
|                   |                          | operation              | operation                             | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.55 | 2.2  | μA   |
|                   |                          |                        |                                       | T <sub>A</sub> = +25°C                     | Resonator connection    |      | 0.64 | 2.5  | μA   |
|                   |                          |                        |                                       | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.98 | 4.8  | μA   |
|                   |                          |                        |                                       | T <sub>A</sub> = +50°C                     | Resonator connection    |      | 1.07 | 5.1  | μA   |
|                   |                          |                        |                                       | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 1.73 | 11.3 | μA   |
|                   |                          |                        |                                       | T <sub>A</sub> = +70°C                     | Resonator connection    |      | 1.82 | 11.6 | μA   |
|                   |                          |                        |                                       | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 2.73 | 21.3 | μA   |
|                   |                          |                        |                                       | T <sub>A</sub> = +85°C                     | Resonator connection    |      | 2.82 | 21.6 | μA   |
|                   |                          |                        |                                       | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 5.33 | 50.3 | μA   |
|                   |                          |                        |                                       | T <sub>A</sub> = +105°C                    | Resonator connection    |      | 5.42 | 50.6 | μA   |
|                   | DD3 <sup>Note 6</sup>    | STOP                   | $T_A = -40^{\circ}C$                  |                                            |                         |      | 0.26 | 0.7  | μA   |
|                   | mode <sup>Note 8</sup> T | T <sub>A</sub> = +25°C | T <sub>A</sub> = +25°C                |                                            |                         | 0.42 | 1.9  | μA   |      |
|                   |                          |                        | T <sub>A</sub> = +50°C                |                                            |                         |      | 0.85 | 4.5  | μA   |
|                   |                          |                        | T <sub>A</sub> = +70°C                |                                            |                         |      | 1.6  | 11   | μA   |
|                   |                          |                        | T <sub>A</sub> = +85°C                |                                            |                         |      | 2.6  | 21   | μA   |
|                   |                          |                        | T <sub>A</sub> = +105°C               |                                            |                         |      | 5.2  | 50   | μA   |

(Notes and Remarks are listed on the next page.)



- **Notes 1.** Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, EVDD1 or Vss, EVss0, EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}@1 \text{ MHz}$  to 32 MHz
    - $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}@1 \text{ MHz}$  to 16 MHz
  - 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C



| Parameter                                             | Symbol                |                    | Conditions                                                                                                        | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------|-----------------------|--------------------|-------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Low-speed on-<br>chip oscillator<br>operating current | IFIL<br>Note 1        |                    |                                                                                                                   |      | 0.2  |      | μA   |
| RTC operating<br>current                              | IRTC<br>Notes 1, 2, 3 |                    |                                                                                                                   |      | 0.02 |      | μA   |
| 12-bit interval<br>timer operating<br>current         | ı⊤<br>Notes 1, 2, 4   |                    |                                                                                                                   |      | 0.02 |      | μA   |
| Watchdog timer operating current                      | IWDT<br>Notes 1, 2, 5 | fı∟ = 15 kHz       |                                                                                                                   |      | 0.22 |      | μA   |
| A/D converter                                         |                       | When conversion    | Normal mode, $AV_{REFP} = V_{DD} = 5.0 V$                                                                         |      | 1.3  | 1.7  | mA   |
| operating current                                     | Notes 1, 6            | at maximum speed   | Low voltage mode, $AV_{REFP} = V_{DD} = 3.0 V$                                                                    |      | 0.5  | 0.7  | mA   |
| A/D converter<br>reference<br>voltage current         | IADREF<br>Note 1      |                    |                                                                                                                   |      | 100  |      | μA   |
| Temperature<br>sensor operating<br>current            | ITMPS<br>Note 1       |                    |                                                                                                                   |      | 100  |      | μA   |
| LVD operating current                                 | LVD<br>Notes 1, 7     |                    |                                                                                                                   |      | 0.02 |      | μA   |
| Self<br>programming<br>operating current              | IFSP<br>Notes 1, 9    |                    |                                                                                                                   |      | 2.5  | 12.2 | mA   |
| BGO operating<br>current                              | IBGO<br>Notes 1, 8    |                    |                                                                                                                   |      | 2.5  | 12.2 | mA   |
| SNOOZE                                                | Isnoz                 | ADC operation      | The mode is performed Note 10                                                                                     |      | 0.5  | 0.6  | mA   |
| operating<br>current                                  | Note 1                |                    | The A/D conversion operations are<br>performed, low-voltage mode, AV <sub>REFP</sub> = V <sub>DD</sub><br>= 3.0 V |      | 0.9  | 1.1  | mA   |
|                                                       |                       | CSI/UART operation | <u>י</u><br>ו                                                                                                     |      | 0.5  | 0.62 | mA   |

## Peripheral Functions (Common to all products)

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

Notes 1. Current flowing to the VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.
- 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter is in operation.

- **Notes 7.** Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
  - 8. Current flowing only during data flash rewrite.
  - 9. Current flowing only during self programming.
  - 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode in the RL78/G13A User's Manual.
- **Remarks 1.** fil: Low-speed on-chip oscillator clock frequency
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fclk: CPU/peripheral hardware clock frequency
  - 4. Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



## 3.4 AC Characteristics

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Items                                                                 | Symbol          |                                                              | Conditions     | ;                                                          | MIN.      | TYP. | MAX. | Unit               |
|-----------------------------------------------------------------------|-----------------|--------------------------------------------------------------|----------------|------------------------------------------------------------|-----------|------|------|--------------------|
| Instruction cycle (minimum                                            | Тсч             | Main                                                         | HS (high-speed | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 0.03125   |      | 1    | μs                 |
| instruction execution time)                                           |                 | system<br>clock (f <sub>MAIN</sub> )<br>operation            | main) mode     | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$          | 0.0625    |      | 1    | μs                 |
|                                                                       |                 | Subsystem of operation                                       | clock (fsuв)   | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$        | 28.5      | 30.5 | 31.3 | μs                 |
|                                                                       |                 | In the self                                                  | HS (high-speed | $2.7 V \le V_{DD} \le 5.5 V$                               | 0.03125   |      | 1    | μs                 |
|                                                                       |                 | programming<br>mode                                          |                | $2.4 V \le V_{DD} < 2.7 V$                                 | 0.0625    |      | 1    | μs                 |
| External system clock frequency                                       | fex             | 2.7 V ≤ V <sub>DD</sub> ≤                                    | ≤ 5.5 V        |                                                            | 1.0       |      | 20.0 | MHz                |
|                                                                       |                 | 2.4 V ≤ V <sub>DD</sub> <                                    | < 2.7 V        |                                                            | 1.0       |      | 16.0 | MHz                |
|                                                                       | fexs            |                                                              |                |                                                            | 32        |      | 35   | kHz                |
| External system clock input high-<br>level width, low-level width     | texh, texl      | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |                |                                                            | 24        |      |      | ns                 |
|                                                                       |                 | 2.4 V ≤ V <sub>DD</sub> <                                    | < 2.7 V        |                                                            | 30        |      |      | ns                 |
|                                                                       | texhs,<br>texls |                                                              |                |                                                            | 13.7      |      |      | μs                 |
| TI00 to TI07, TI10 to TI13 input<br>high-level width, low-level width | t⊤ıн,<br>t⊤ı∟   |                                                              |                |                                                            | 1/fмск+10 |      |      | ns <sup>Note</sup> |
| TO00 to TO07, TO10 to TO13                                            | fтo             | HS (high-spe                                                 | eed 4.0 V      | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                |           |      | 16   | MHz                |
| output frequency                                                      |                 | main) mode                                                   | 2.7 V          | ≤ EV <sub>DD0</sub> < 4.0 V                                |           |      | 8    | MHz                |
|                                                                       |                 |                                                              | 2.4 V          | ≤ EV <sub>DD0</sub> < 2.7 V                                |           |      | 4    | MHz                |
| PCLBUZ0, PCLBUZ1 output                                               | fpcl            | HS (high-spe                                                 | eed 4.0 V      | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                |           |      | 16   | MHz                |
| frequency                                                             |                 | main) mode                                                   | 2.7 V          | ≤ EV <sub>DD0</sub> < 4.0 V                                |           |      | 8    | MHz                |
|                                                                       |                 |                                                              | 2.4 V          | ≤ EV <sub>DD0</sub> < 2.7 V                                |           |      | 4    | MHz                |
| Interrupt input high-level width,                                     | tinth,          | INTP0                                                        | 2.4 V          | $\leq V_{DD} \leq 5.5 V$                                   | 1         |      |      | μs                 |
| low-level width                                                       | <b>t</b> intl   | INTP1 to INT                                                 | TP11 2.4 V     | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                | 1         |      |      | μs                 |
| Key interrupt input low-level width                                   | <b>t</b> kr     | KR0 to KR7                                                   | 2.4 V          | ≤ EV <sub>DD0</sub> ≤ 5.5 V                                | 250       |      |      | ns                 |
| RESET low-level width                                                 | trsl            |                                                              | •              |                                                            | 10        |      |      | μs                 |

**Note** The following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$ 2.4V  $\leq EV_{DD0} < 2.7 \text{ V}$  : MIN. 125 ns

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))





#### Minimum Instruction Execution Time during Main System Clock Operation

#### **AC Timing Test Points**



## **External System Clock Timing**





## **TI/TO Timing**





## 3.5 Peripheral Functions Characteristics

#### AC Timing Test Points



#### 3.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter            | Symbol | Conditions                                                                   | HS (high-spee | HS (high-speed main) Mode |      |
|----------------------|--------|------------------------------------------------------------------------------|---------------|---------------------------|------|
|                      |        |                                                                              | MIN.          | MAX.                      |      |
| Transfer rate Note 1 |        |                                                                              |               | fмск/12 <sup>Note 2</sup> | bps  |
|                      |        | Theoretical value of the maximum transfer rate<br>fcLk = 32 MHz, fMck = fcLk |               | 2.6                       | Mbps |

- Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.
  - 2. The following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$ .
    - $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$  : MAX. 1.3 Mbps
- Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

## UART mode connection diagram (during communication at same potential)



## UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

fMCK: Serial array unit operation clock frequency
 (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

RENESAS

| Parameter                                                | Symbol        |                                                                | Conditions                                                     | HS (high-spee | d main) Mode | Unit |
|----------------------------------------------------------|---------------|----------------------------------------------------------------|----------------------------------------------------------------|---------------|--------------|------|
|                                                          |               |                                                                |                                                                | MIN.          | MAX.         |      |
| SCKp cycle time                                          | tkCY1         | tĸcy1 ≥ 4/fcLk                                                 | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 250           |              | ns   |
|                                                          |               |                                                                | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 500           |              | ns   |
| SCKp high-/low-level width                               | <b>t</b> кн1, | $4.0 V \le EV_{DD0} \le 5.5 V$                                 |                                                                | tkcy1/2 - 24  |              | ns   |
|                                                          | tĸ∟ı          | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | tkcy1/2 – 36  |              | ns   |
|                                                          |               | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | tксү1/2 — 76  |              | ns   |
| SIp setup time (to SCKp↑) Note 1                         | tsik1         | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |                                                                | 66            |              | ns   |
|                                                          |               | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |                                                                | 66            |              | ns   |
|                                                          |               | 2.4 V ≤ EVDD                                                   | o ≤ 5.5 V                                                      | 113           |              | ns   |
| SIp hold time (from SCKp $\uparrow$ ) Note 2             | tksi1         |                                                                |                                                                | 38            |              | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tkso1         | C = 30 pF <sup>Note</sup>                                      | e 4                                                            |               | 50           | ns   |

(2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (T<sub>A</sub> = -40 to +105°C, 2.4 V ≤ EV<sub>DD0</sub> = EV<sub>DD1</sub> ≤ V<sub>DD</sub> ≤ 5.5 V, V<sub>SS</sub> = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14)
  - fMCK: Serial array unit operation clock frequency
     (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



| Parameter                                       | Symbol        | Cond                                                           | ditions                                                      | HS (high-speed ma | ain) Mode  | Unit |
|-------------------------------------------------|---------------|----------------------------------------------------------------|--------------------------------------------------------------|-------------------|------------|------|
|                                                 |               |                                                                |                                                              | MIN.              | MAX.       |      |
| SCKp cycle time Note 5                          | tKCY2         | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 20 MHz < fмск                                                | 16/fмск           |            | ns   |
|                                                 |               |                                                                | fмск ≤ 20 MHz                                                | 12/fмск           |            | ns   |
|                                                 |               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   | 16 MHz < fмск                                                | 16/fмск           |            | ns   |
|                                                 |               |                                                                | fмск ≤ 16 MHz                                                | 12/fмск           |            | ns   |
|                                                 |               | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |                                                              | 16/fмск           |            | ns   |
|                                                 |               |                                                                |                                                              | 12/fмск and 1000  |            | ns   |
| SCKp high-/low-level                            | <b>t</b> кн2, | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                              | tксү2/2 – 14      |            | ns   |
| width                                           | tĸ∟2          | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |                                                              | tксү2/2 – 16      |            | ns   |
|                                                 |               | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | ,                                                            | tксү2/2 – 36      |            | ns   |
| SIp setup time                                  | tsik2         | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | '                                                            | 1/fмск+40         |            | ns   |
| (to SCKp↑) Note 1                               |               | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | '                                                            | 1/fмск+60         |            | ns   |
| SIp hold time<br>(from SCKp↑) <sup>Note 2</sup> | tksi2         | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | ,                                                            | 1/fмск+62         |            | ns   |
| Delay time from SCKp↓                           | tkso2         | C = 30 pF Note 4                                               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |                   | 2/fмск+66  | ns   |
| to SOp output Note 3                            |               |                                                                | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                   | 2/fмск+113 | ns   |

#### (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) ( $T_A = -40$ to +105°C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V. V<sub>SS</sub> = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

- Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode : MAX. 1 Mbps

## Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)

2. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

#### CSI mode connection diagram (during communication at same potential)







CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)

CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

**2.** m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



| Parameter                     | Symbol  | Conditions                                                                                                                                      | HS (high-sp<br>Mo     | -                    | Unit |
|-------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|
|                               |         |                                                                                                                                                 | MIN.                  | MAX.                 |      |
| SCLr clock frequency          | fscL    | $2.7 V \le EV_{DD0} \le 5.5 V$ ,                                                                                                                |                       | 400 <sup>Note1</sup> | kHz  |
|                               |         | $C_{b} = 50 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega$<br>2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>C_{b} = 100 \text{ pF}, R_{b} = 3 \text{ k}\Omega |                       | 100 <sup>Note1</sup> | kHz  |
| Hold time when SCLr = "L"     | tLOW    | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$     | 1200                  |                      | ns   |
|                               |         | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega$      | 4600                  |                      | ns   |
| Hold time when SCLr = "H"     | tніgн   | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$     | 1200                  |                      | ns   |
|                               |         | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega$      | 4600                  |                      | ns   |
| Data setup time (reception)   | tsu:dat | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$     | 1/fмск + 220<br>Note2 |                      | ns   |
|                               |         | $2.4 \text{ V} \le \text{EV}_{\text{DD}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega$       | 1/fмск + 580<br>Note2 |                      | ns   |
| Data hold time (transmission) | thd:dat | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$     | 0                     | 770                  | ns   |
|                               |         | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                                                            | 0                     | 1420                 | ns   |

## (4) During communication at same potential (simplified I<sup>2</sup>C mode)

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

- **2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".
- Caution Select the normal input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 44- and 48-pin products)/EV<sub>DD</sub> tolerance (for the 64- and 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(**Remarks** are listed on the next page.)



## Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance
  - r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14)
  - 3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)



| Parameter     | Symbol |           | Conditio                                                                                                                 | ns                                                                              | HS (high-spee | ed main) Mode             | Unit |
|---------------|--------|-----------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------|---------------------------|------|
|               |        |           |                                                                                                                          |                                                                                 | MIN.          | MAX.                      |      |
| Transfer rate |        | Reception | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$                                                          |                                                                                 |               | fмск/12 <sup>Note 1</sup> | bps  |
|               |        |           | $2.7 \text{ V} \leq V_b \leq 4.0 \text{ V}$                                                                              | Theoretical value of the<br>maximum transfer rate<br>fcLk = 32 MHz, fMck = fcLk |               | 2.6                       | Mbps |
|               |        |           | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$                                                              | ·                                                                               |               | fмск/12 Note 1            | bps  |
|               |        |           | 2.3 V ≤ Vb ≤ 2.7 V                                                                                                       | Theoretical value of the<br>maximum transfer rate<br>fcLK = 32 MHz, fMCK = fcLK |               | 2.6                       | Mbps |
|               |        |           | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ |                                                                                 |               | fмск/12<br>Notes 1,2      | bps  |
|               |        |           |                                                                                                                          | Theoretical value of the<br>maximum transfer rate<br>fcLk = 32 MHz, fMck = fcLk |               | 2.6                       | Mbps |

## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) (T<sub>A</sub> = -40 to +105°C, 2.4 V ≤ EV<sub>DD0</sub> = EV<sub>DD1</sub> ≤ V<sub>DD</sub> ≤ 5.5 V, V<sub>SS</sub> = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. The following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$ . 2.4 V  $\leq EV_{DD0} < 2.7$  V : MAX. 1.3 Mbps
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 44 and 48-pin products)/EVDD tolerance (for the 64- and 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
- **Remarks 1.** Vb[V]: Communication line voltage
  - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
  - **3.** fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)
  - 4. UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.



| Parameter     | Symbol |              | Condit                                                        | ions                                                                                                                 | HS (high-spee | ed main) Mode  | Unit |
|---------------|--------|--------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------|----------------|------|
|               |        |              |                                                               |                                                                                                                      | MIN.          | MAX.           |      |
| Transfer rate |        | Transmission | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ |                                                                                                                      |               | Note 1         |      |
|               |        |              | $2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V}$          | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ |               | 2.6 Note 2     | Mbps |
|               |        |              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$   |                                                                                                                      |               | Note 3         | bps  |
|               |        |              | 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V                                | Theoretical value of the maximum transfer rate                                                                       |               | 1.2 Note 4     | Mbps |
|               |        |              |                                                               | $C_{\rm b}{=}50pF,R_{\rm b}{=}2.7k\Omega,V_{\rm b}{=}2.3V$                                                           |               |                |      |
|               |        |              | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$   |                                                                                                                      |               | Note 5         | bps  |
|               |        |              | 1.6 V ≤ V <sub>b</sub> ≤ 2.0 V                                | Theoretical value of the maximum transfer rate                                                                       |               | 0.43<br>Note 6 | Mbps |
|               |        |              |                                                               | $C_{\rm b}{=}50~pF,R_{\rm b}{=}5.5~k\Omega,V_{\rm b}{=}1.6~V$                                                        |               |                |      |

## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

**Notes 1.** The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV\_{DD0}  $\leq$  5.5 V and 2.7 V  $\leq$  V\_b  $\leq$  4.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.2}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.
- **3.** The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV\_{DD0} < 4.0 V and 2.4 V  $\leq$  V\_b  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \,[\%]$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

**4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.



**Notes 5.** The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  EV<sub>DD0</sub> < 3.3 V and 1.6 V  $\leq$  V<sub>b</sub>  $\leq$  2.0 V

Maximum transfer rate =  $\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$  [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate } \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 44and 48-pin products)/EVDD tolerance (for the 64- and 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

## UART mode connection diagram (during communication at different potential)







UART mode bit width (during communication at different potential) (reference)

- q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
   fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
  - m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))
- 4. UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.



## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3)

| Parameter             | Symbol       |                                                                                                                      | Conditions                                                                                                           | HS (high-speed | d main) Mode | Unit |
|-----------------------|--------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------|--------------|------|
|                       |              |                                                                                                                      |                                                                                                                      | MIN.           | MAX.         |      |
| SCKp cycle time       | tKCY1        | $t_{KCY1} \ge 4/f_{CLK}$ 4.0 V $\le EV_{DD0} \le 5.5$ V, 2.7 V $\le V_b \le 4.0$ V,                                  |                                                                                                                      | 600            |              | ns   |
|                       |              |                                                                                                                      | $C_b=30 \text{ pF},  R_b=1.4  k\Omega$                                                                               |                |              |      |
|                       |              |                                                                                                                      | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ | 1000           |              | ns   |
|                       |              |                                                                                                                      | $C_{\rm b}=30 \text{ pF},  \text{R}_{\rm b}=2.7  \text{k}\Omega$                                                     |                |              |      |
|                       |              |                                                                                                                      | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$ | 2300           |              | ns   |
|                       |              |                                                                                                                      | $C_{\rm b}=30 \text{ pF},  \text{R}_{\rm b}=5.5  \text{k}\Omega$                                                     |                |              |      |
| SCKp high-level width | <b>t</b> KH1 | 4.0 V ≤ EV <sub>DD0</sub>                                                                                            | $0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ |                |              | ns   |
|                       |              | $C_b = 30 \text{ pF},  R_b = 1.4  \text{k}\Omega$                                                                    |                                                                                                                      |                |              |      |
|                       |              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ |                                                                                                                      | tксү1/2 – 340  |              | ns   |
|                       |              | $C_b = 30 \text{ pF}, \text{ R}$                                                                                     | $R_b = 2.7 \text{ k}\Omega$                                                                                          |                |              |      |
|                       |              | 2.4 V ≤ EV <sub>DD0</sub>                                                                                            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$ |                |              | ns   |
|                       |              | $C_b = 30 \text{ pF}, \text{ R}$                                                                                     | $R_b = 5.5 \text{ k}\Omega$                                                                                          |                |              |      |
| SCKp low-level width  | <b>t</b> KL1 | 4.0 V ≤ EV <sub>DD0</sub>                                                                                            | $p \le 5.5 \text{ V}, 2.7 \text{ V} \le V_b \le 4.0 \text{ V},$                                                      | tксү1/2 – 24   |              | ns   |
|                       |              | $C_b = 30 \text{ pF},  \text{R}_b = 1.4 \text{ k}\Omega$                                                             |                                                                                                                      |                |              |      |
|                       |              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ |                                                                                                                      | tксү1/2 – 36   |              | ns   |
|                       |              | $C_b = 30 \text{ pF}, \text{ R}$                                                                                     | $R_b = 2.7 \text{ k}\Omega$                                                                                          |                |              |      |
|                       |              | 2.4 V ≤ EV <sub>DD0</sub>                                                                                            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V},$        |                |              | ns   |
|                       |              | $C_{\rm b} = 30 \text{ pF}, \text{ R}$                                                                               | R <sub>b</sub> = 5.5 kΩ                                                                                              |                |              |      |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 44- and 48-pin products)/EVDD tolerance (for the 64- and 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)



(6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

| Parameter                                          | Symbol | Conditions                                                                                                             | HS (high-spe | ed main) Mode | Unit |
|----------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------|--------------|---------------|------|
|                                                    |        |                                                                                                                        | MIN.         | MAX.          |      |
| SIp setup time                                     | tsik1  | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ | 162          |               | ns   |
| (to SCKp↑) <sup>Note</sup>                         |        | $C_{\rm b}=30 \ pF, \ R_{\rm b}=1.4 \ k\Omega$                                                                         |              |               |      |
|                                                    |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$   | 354          |               | ns   |
|                                                    |        | $C_{\rm b}=30 \text{ pF},  \text{R}_{\rm b}=2.7  \text{k}\Omega$                                                       | 958          |               |      |
|                                                    |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$   |              |               | ns   |
|                                                    |        | $C_{\rm b}=30 \text{ pF},  \text{R}_{\rm b}=5.5  \text{k}\Omega$                                                       |              |               |      |
| SIp hold time tκsi<br>(from SCKp↑) <sup>Note</sup> | tksi1  | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ | 38           |               | ns   |
|                                                    |        | $C_{\rm b}=30 \ pF, \ R_{\rm b}=1.4 \ k\Omega$                                                                         |              |               |      |
|                                                    |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$          | 38           |               | ns   |
|                                                    |        | $C_{\rm b}=30~pF,~R_{\rm b}=2.7~k\Omega$                                                                               |              |               |      |
|                                                    |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$   | 38           |               | ns   |
|                                                    |        | $C_{\rm b}=30~pF,~R_{\rm b}=2.7~k\Omega$                                                                               |              |               |      |
| Delay time from SCKp↓ to                           | tkso1  | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V},$        |              | 200           | ns   |
| SOp output <sup>Note</sup>                         |        | $C_{\rm b}=30 \ pF, \ R_{\rm b}=1.4 \ k\Omega$                                                                         |              |               |      |
|                                                    |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$   |              | 390           | ns   |
|                                                    |        | $C_{\rm b}=30~pF,~R_{\rm b}=2.7~k\Omega$                                                                               |              |               |      |
|                                                    |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$   |              | 966           | ns   |
|                                                    |        | $C_b = 30 \text{ pF},  R_b = 5.5  k\Omega$                                                                             |              |               |      |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

**Note** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 44- and 48-pin products)/EV<sub>DD</sub> tolerance (for the 64- and 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the page after the next page.)


(6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

| Parameter                    | Symbol | Conditions                                                                                                             | HS (high-spee | ed main) Mode | Unit |  |
|------------------------------|--------|------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------|--|
|                              |        |                                                                                                                        | MIN. MAX.     |               |      |  |
| SIp setup time               | tsik1  | $4.0 \text{ V} \le \text{EV}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$  | 88            |               | ns   |  |
| (to SCKp↓) <sup>Note</sup>   |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |               |               |      |  |
|                              |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$   | 88            |               | ns   |  |
|                              |        | $C_{\rm b}=30~pF,~R_{\rm b}=2.7~k\Omega$                                                                               |               |               |      |  |
|                              |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$   | 220           |               | ns   |  |
|                              |        | $C_{\rm b}=30 \text{ pF},  \text{R}_{\rm b}=5.5  \text{k}\Omega$                                                       |               |               |      |  |
| SIp hold time tksii          | tksi1  | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ | 38            |               | ns   |  |
| (from SCKp↓) <sup>Note</sup> |        | $C_{\rm b}=30 \ pF, \ R_{\rm b}=1.4 \ k\Omega$                                                                         |               |               |      |  |
|                              |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$   | 38            |               | ns   |  |
|                              |        | $C_{\rm b}=30 \ pF, \ R_{\rm b}=2.7 \ k\Omega$                                                                         |               |               |      |  |
|                              |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$   | 38            |               | ns   |  |
|                              |        | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                       |               |               |      |  |
| Delay time from SCKp↑ to     | tkso1  | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ |               | 50            | ns   |  |
| SOp output <sup>Note</sup>   |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |               |               |      |  |
|                              |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$          |               | 50            | ns   |  |
|                              |        | $C_{\rm b}=30~pF,~R_{\rm b}=2.7~k\Omega$                                                                               |               |               |      |  |
|                              |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V},$          |               | 50            | ns   |  |
|                              |        | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                       |               |               |      |  |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

Note When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 44- and 48-pin products)/EV<sub>DD</sub> tolerance (for the 64- and 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)





#### CSI mode connection diagram (during communication at different potential)

- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number , n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - **3.** fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))
  - **4.** CSI01 of 48- and 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.





CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)

CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



- **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 00, 01, 02, 10, 12, 13), n: Channel number (n = 0, 2), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - **2.** CSI01 of 48- and 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

#### (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) ( $T_A = -40$ to +105°C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

| Parameter                                                | Symbol        | 0                                                                                                             | Conditions                                                   | HS (high-spee   | ed main) Mode | Unit |
|----------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------|---------------|------|
|                                                          |               |                                                                                                               |                                                              | MIN.            | MAX.          |      |
| SCKp cycle time Note 1                                   | <b>t</b> ксү2 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$                                                 | 24 MHz < fмск                                                | <b>28/f</b> мск |               | ns   |
|                                                          |               | $2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}$                                                              | 20 MHz < fмск ≤ 24 MHz                                       | <b>24/f</b> мск |               | ns   |
|                                                          |               |                                                                                                               | 8 MHz < fмск ≤ 20 MHz                                        | <b>20/f</b> мск |               | ns   |
|                                                          |               |                                                                                                               | 4 MHz < fмск ≤ 8 MHz                                         | <b>16/</b> fмск |               | ns   |
|                                                          |               |                                                                                                               | fмск ≤ 4 MHz                                                 | 12/fмск         |               | ns   |
|                                                          |               | $2.7 V \le EV_{DD0} < 4.0 V$ ,                                                                                | 24 MHz < fмск                                                | <b>40/f</b> мск |               | ns   |
|                                                          |               | $2.3 V \le V_b \le 2.7 V$                                                                                     | 20 MHz < fмск ≤ 24 MHz                                       | 32/fмск         |               | ns   |
|                                                          |               |                                                                                                               | 16 MHz < fмск ≤ 20 MHz                                       | <b>28/f</b> мск |               | ns   |
|                                                          |               |                                                                                                               | 8 MHz < fмск ≤ 16 MHz                                        | <b>24/f</b> мск |               | ns   |
|                                                          |               |                                                                                                               | 4 MHz < fмск ≤ 8 MHz                                         | <b>16/f</b> мск |               | ns   |
|                                                          |               |                                                                                                               | fмск ≤ 4 MHz                                                 | 12/fмск         |               | ns   |
|                                                          |               | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$                                                   | 24 MHz < fмск                                                | <b>96/f</b> мск |               | ns   |
|                                                          |               | $1.6 V \le V_b \le 2.0 V$                                                                                     | 20 MHz < fмск ≤ 24 MHz                                       | <b>72/f</b> мск |               | ns   |
|                                                          |               |                                                                                                               | 16 MHz < fмск ≤ 20 MHz                                       | <b>64/f</b> мск |               | ns   |
|                                                          |               |                                                                                                               | 8 MHz < fмск ≤ 16 MHz                                        | <b>52/f</b> мск |               | ns   |
|                                                          |               |                                                                                                               | 4 MHz < fмск ≤ 8 MHz                                         | <b>32/f</b> мск |               | ns   |
|                                                          |               |                                                                                                               | fмск ≤ 4 MHz                                                 | <b>20/f</b> мск |               | ns   |
| SCKp high-/low-level width                               | tкн2,<br>tкL2 | $4.0 V \le EV_{DD0} \le 5.5$<br>$2.7 V \le V_b \le 4.0 V$                                                     | V,                                                           | tkcy2/2-24      |               | ns   |
|                                                          |               | $2.7 V \le EV_{DD0} < 4.0$<br>$2.3 V \le V_b \le 2.7 V$                                                       | V,                                                           | tксү2/2 – 36    |               | ns   |
|                                                          |               | $2.4 V \le EV_{DD0} < 3.3$<br>$1.6 V \le V_b \le 2.0 V^N$                                                     |                                                              | tkcy2/2 - 100   |               | ns   |
| SIp setup time<br>(to SCKp↑) <sup>Note2</sup>            | tsik2         | $4.0 V \le EV_{DD0} \le 5.5$<br>$2.7 V \le V_b \le 4.0 V$                                                     | V,                                                           | 1/fмск + 40     |               | ns   |
|                                                          |               | $2.7 V \le EV_{DD0} < 4.0$<br>$2.3 V \le V_b \le 2.7 V$                                                       | V,                                                           | 1/fмск + 40     |               | ns   |
|                                                          |               | $2.4 V \le EV_{DD0} < 3.3$<br>$1.6 V \le V_b \le 2.0 V$                                                       | V,                                                           | 1/fмск + 60     |               | ns   |
| SIp hold time<br>(from SCKp↑) <sup>Note 3</sup>          | tksi2         |                                                                                                               |                                                              | 1/fмск + 62     |               | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 4</sup> | tkso2         | $4.0 V \le EV_{DD0} \le 5.5$<br>$C_b = 30 \text{ pF}, R_b = 1.4$                                              | V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V,<br>4 k $\Omega$ |                 | 2/fмск + 240  | ns   |
|                                                          |               | $2.7 V \le EV_{DD0} < 4.0$<br>$C_b = 30 \text{ pF}, R_b = 2.7$                                                | V, 2.3 V ≤ V₅ ≤ 2.7 V,<br>7 kΩ                               |                 | 2/fмск + 428  | ns   |
|                                                          |               | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3$<br>$C_{\text{b}} = 30 \text{ pF}, \text{R}_{\text{b}} = 5.9$ | V, 1.6 V ≤ V♭ ≤ 2.0 V<br>5 kΩ                                |                 | 2/fмск + 1146 | ns   |

(Notes, Caution and Remarks are listed on the next page.)



- Notes 1. Transfer rate in the SNOOZE mode : MAX. 1 Mbps
  - **2.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (VDD tolerance (for the 44- and 48-pin products)/EVDD tolerance (for the 64- and 100-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - **3.** fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
  - **4.** CSI01 of 48- and 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.





CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number,

n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48- and 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

| Parameter                 | Symbol | Conditions                                                                                                                                                                                    |      | speed main)<br>ode    | Unit |
|---------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|
|                           |        |                                                                                                                                                                                               | MIN. | MAX.                  |      |
| SCLr clock frequency      | fscL   | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_{\mathrm{b}} \leq 4.0 \; V, \\ \mathbf{C}_{\mathrm{b}} = 50 \; pF, \; R_{\mathrm{b}} = 2.7 \; k\Omega \end{array}$ |      | 400 <sup>Note 1</sup> | kHz  |
|                           |        | $\label{eq:2.7} \begin{split} 2.7 \ V &\leq E V_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                     |      | 400 <sup>Note 1</sup> | kHz  |
|                           |        | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{array}$                                          |      | 100 <sup>Note 1</sup> | kHz  |
|                           |        | $\label{eq:2.7} \begin{split} 2.7 \ V &\leq E V_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ p F, \ R_b = 2.7 \ k \Omega \end{split}$                                  |      | 100 <sup>Note 1</sup> | kHz  |
|                           |        | $\label{eq:linear} \begin{split} & 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_{b} \leq 2.0 \; V, \\ & C_{b} = 100 \; pF, \; R_{b} = 5.5 \; k\Omega \end{split}$                  |      | 100 <sup>Note 1</sup> | kHz  |
| Hold time when SCLr = "L" | t∟ow   | $\begin{array}{l} 4.0 \; V \leq E V_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                          | 1200 |                       | ns   |
|                           |        | $\label{eq:linear} \begin{split} 2.7 \ V &\leq E V_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                  | 1200 |                       | ns   |
|                           |        | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_{\mathrm{b}} \leq 4.0 \; V, \\ C_{\mathrm{b}} = 100 \; pF, \; R_{\mathrm{b}} = 2.8 \; k\Omega \end{array}$         | 4600 |                       | ns   |
|                           |        | $\label{eq:2.7} \begin{split} 2.7 \; V &\leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V &\leq V_{b} \leq 2.7 \; V, \\ C_{b} &= 100 \; pF, \; R_{b} = 2.7 \; k\Omega \end{split}$                        | 4600 |                       | ns   |
|                           |        | $\label{eq:2.4} \begin{split} & 2.4 \; V \leq E V_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_{b} \leq 2.0 \; V, \\ & C_{b} = 100 \; pF, \; R_{b} = 5.5 \; k \Omega \end{split}$                   | 4650 |                       | ns   |
| Hold time when SCLr = "H" | tнigн  | $\begin{array}{l} 4.0 \; V \leq E V_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                          | 620  |                       | ns   |
|                           |        | $\label{eq:2.7} \begin{array}{l} 2.7 \; V \leq E V_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                              | 500  |                       | ns   |
|                           |        | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_{b} \leq 4.0 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.8 \; k\Omega \end{array}$                                    | 2700 |                       | ns   |
|                           |        | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_{b} \leq 2.7 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.7 \; k\Omega \end{array}$                                       | 2400 |                       | ns   |
|                           |        | $\label{eq:linear} \begin{split} & 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_{b} \leq 2.0 \; V, \\ & C_{b} = 100 \; pF, \; R_{b} = 5.5 \; k\Omega \end{split}$                  | 1830 |                       | ns   |

## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (1/2)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

(Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.)



| Parameter                     | Symbol  | Conditions                                                                                                                                            | HS (high-sp<br>Mo                  | ,    | Unit |
|-------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|------|
|                               |         |                                                                                                                                                       | MIN.                               | MAX. |      |
| Data setup time (reception)   | tsu:dat | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$          | 1/fмск + 340<br>Note 2             |      | ns   |
|                               |         | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$             | 1/f <sub>MCK</sub> + 340<br>Note 2 |      | ns   |
|                               |         | $\begin{array}{l} 4.0 \; V \leq E V_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{array}$ | 1/fмск + 760<br>Note 2             |      | ns   |
|                               |         | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$            | 1/fмск + 760<br>Note 2             |      | ns   |
|                               |         | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$            | 1/fмск + 570<br>Note 2             |      | ns   |
| Data hold time (transmission) | thd:dat | $\begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$          | 0                                  | 770  | ns   |
|                               |         | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$             | 0                                  | 770  | ns   |
|                               |         |                                                                                                                                                       | 0                                  | 1420 | ns   |
|                               |         | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$            | 0                                  | 1420 | ns   |
|                               |         | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$            | 0                                  | 1215 | ns   |

## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (2/2)

(T<sub>A</sub> = −40 to +105°C, 2.4 V ≤ EV<sub>DD0</sub> = EV<sub>DD1</sub> ≤ V<sub>DD</sub> ≤ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the TTL input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 44- and 48-pin products)/EV<sub>DD</sub> tolerance (for the 64- and 100-pin products)) mode for the SDAr pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 44- and 48-pin products)/EV<sub>DD</sub> tolerance (for the 64- and 100-pin products)) mode for the 64- and 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)



#### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- Caution Select the TTL input buffer and the N-ch open drain output (Vbb tolerance (for the 44- and 48-pin products)/EVbb tolerance (for the 64- and 100-pin products)) mode for the SDAr pin and the N-ch open drain output (Vbb tolerance (for the 44- and 48-pin products)/EVbb tolerance (for the 64- and 100-pin products)/EVbb tolerance (for the 64- and 100-pin products)) mode for the 64- and 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VL, see the DC characteristics with TTL input buffer selected.
- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. r: IIC number (r = 00, 01, 10, 20, 30, 31), g: PIM, POM number (g = 0, 1, 4, 5, 8, 14)

**3.** fmcκ: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13)



#### 3.5.2 Serial interface IICA

| Parameter                           | Symbol        | Conditions                  | HS (h         | HS (high-speed main) Mode |           | Mode | Unit |
|-------------------------------------|---------------|-----------------------------|---------------|---------------------------|-----------|------|------|
|                                     |               |                             | Standard Mode |                           | Fast Mode |      |      |
|                                     |               |                             | MIN.          | MAX.                      | MIN.      | MAX. |      |
| SCLA0 clock frequency               | fsc∟          | Fast mode: fc∟ĸ ≥ 3.5 MHz   | -             | -                         | 0         | 400  | kHz  |
|                                     |               | Standard mode: fc∟κ ≥ 1 MHz | 0             | 100                       | -         | -    | kHz  |
| Setup time of restart condition     | tsu:sta       |                             | 4.7           |                           | 0.6       |      | μs   |
| Hold time <sup>Note 1</sup>         | thd:sta       |                             | 4.0           |                           | 0.6       |      | μs   |
| Hold time when SCLA0 = "L"          | t∟ow          |                             | 4.7           |                           | 1.3       |      | μs   |
| Hold time when SCLA0 = "H"          | <b>t</b> HIGH |                             | 4.0           |                           | 0.6       |      | μs   |
| Data setup time (reception)         | tsu:dat       |                             | 250           |                           | 100       |      | ns   |
| Data hold time (transmission)Note 2 | thd:dat       |                             | 0             | 3.45                      | 0         | 0.9  | μs   |
| Setup time of stop condition        | tsu:sto       |                             | 4.0           |                           | 0.6       |      | μs   |
| Bus-free time                       | <b>t</b> BUF  |                             | 4.7           |                           | 1.3       |      | μs   |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of the during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

 $\begin{array}{ll} \mbox{Standard mode:} & C_b = 400 \mbox{ pF}, \mbox{ } R_b = 2.7 \mbox{ } k\Omega \\ \mbox{Fast mode:} & C_b = 320 \mbox{ } pF, \mbox{ } R_b = 1.1 \mbox{ } k\Omega \\ \end{array}$ 

#### **IICA serial transfer timing**







## 3.6 Analog Characteristics

## 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                            |                                | Reference Voltage           |                                |
|----------------------------|--------------------------------|-----------------------------|--------------------------------|
|                            | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = VBGR   |
| Input channel              | Reference voltage (–) = AVREFM | Reference voltage (-) = Vss | Reference voltage (-) = AVREFM |
| ANI0 to ANI14              | Refer to <b>3.6.1 (1)</b> .    | Refer to 3.6.1 (3).         | Refer to 3.6.1 (4).            |
| ANI16 to ANI20             | Refer to <b>3.6.1 (2)</b> .    |                             |                                |
| Internal reference voltage | Refer to <b>3.6.1 (1)</b> .    |                             | _                              |
| Temperature sensor output  |                                |                             |                                |
| voltage                    |                                |                             |                                |

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{AV}_{REFP} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{REFP}, \text{Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ 

| Parameter                              | Symbol        | Conditio                                                                                 | ins                                                             | MIN.   | TYP.                    | MAX.   | Unit |
|----------------------------------------|---------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------|-------------------------|--------|------|
| Resolution                             | RES           |                                                                                          |                                                                 | 8      |                         | 10     | bit  |
| Overall error <sup>Note 1</sup>        | AINL          | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        | 1.2                     | ±3.5   | LSB  |
| Conversion time                        | <b>t</b> CONV | 10-bit resolution                                                                        | 3.6 V ≤ VDD ≤ 5.5 V                                             | 2.125  |                         | 39     | μs   |
|                                        |               | Target pin: ANI2 to ANI14                                                                | 2.7 V ≤ VDD ≤ 5.5 V                                             | 3.1875 |                         | 39     | μs   |
|                                        |               |                                                                                          | $2.4 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$              | 17     |                         | 39     | μs   |
|                                        |               | 10-bit resolution                                                                        | $3.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$    | 2.375  |                         | 39     | μs   |
|                                        |               | Target pin: Internal reference                                                           | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$           | 3.5625 |                         | 39     | μs   |
|                                        |               | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode)         | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$    | 17     |                         | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |                         | ±0.25  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Efs           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |                         | ±0.25  | %FSR |
| Integral linearity error               | ILE           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$   |        |                         | ±2.5   | LSB  |
| Differential linearity error<br>Note 1 | DLE           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$   |        |                         | ±1.5   | LSB  |
| Analog input voltage                   | VAIN          | ANI2 to ANI14                                                                            |                                                                 | 0      |                         | AVREFP | V    |
|                                        |               | Internal reference voltage outp<br>(2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high- |                                                                 |        | V <sub>BGR</sub> Note 4 |        | V    |
|                                        |               | Temperature sensor output vol<br>(2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-               | 0                                                               |        | VTMPS25 Note            | 4      | V    |

(Notes are listed on the next page.)



#### **Notes 1.** Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When AV<sub>REFP</sub> < V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add ±1.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add ±0.05%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 4. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.



## (2) When reference voltage (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI16 to ANI20

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, 2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{\text{REFP}}, \text{Reference voltage (-)} = \text{AV}_{\text{REFM}} = 0 \text{ V})$ 

| Parameter                                  | Symbol        | Conditior                                                                                    | IS                                                              | MIN.   | TYP. | MAX.                | Unit |
|--------------------------------------------|---------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------|------|---------------------|------|
| Resolution                                 | RES           |                                                                                              |                                                                 | 8      |      | 10                  | bit  |
| Overall error <sup>Note 1</sup>            | AINL          | 10-bit resolution<br>EVDD0 $\leq$ AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Notes 3, 4</sup> | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        | 1.2  | ±5.0                | LSB  |
| Conversion time                            | <b>t</b> CONV | 10-bit resolution                                                                            | $3.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$    | 2.125  |      | 39                  | μs   |
|                                            |               | Target pin : ANI16 to ANI20                                                                  | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$           | 3.1875 |      | 39                  | μs   |
|                                            |               |                                                                                              | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$    | 17     |      | 39                  | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs           | 10-bit resolution<br>EVDD0 $\leq$ AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Notes 3, 4</sup> | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |      | ±0.35               | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | Efs           | 10-bit resolution<br>EVDD0 $\leq$ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4            | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |      | ±0.35               | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 10-bit resolution<br>EVDD0 ≤ AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Notes 3, 4</sup>      | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |      | ±3.5                | LSB  |
| Differential linearity error               | DLE           | 10-bit resolution<br>EVDD0 $\leq$ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4            | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ |        |      | ±2.0                | LSB  |
| Analog input voltage                       | Vain          | ANI16 to ANI20                                                                               |                                                                 | 0      |      | AVREFP<br>and EVDD0 | V    |

Notes 1. Excludes quantization error ( $\pm 1/2$  LSB).

- **2.** This value is indicated as a ratio (%FSR) to the full-scale value.
- When AV<sub>REFP</sub> < V<sub>DD</sub>, the MAX. values are as follows.
  Overall error: Add ±1.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
  Zero-scale error/Full-scale error: Add ±0.05%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
  Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 4. When AV<sub>REFP</sub> < EV<sub>DD0</sub> ≤ V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add ±4.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add ±0.20%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.



## (3) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI20, internal reference voltage, and temperature sensor output voltage

| $(T_{A} = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{ V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{V}_{\text{DD}}, \text{ V}_{\text{DD}} = 10 \text{ V}, \text{ Reference voltage (+)} = 10 \text{ R},  Reference voltage (+)$ |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reference voltage (-) = Vss)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Parameter                                  | Symbol        | Condition                                                                        | s                                                            | MIN.                                  | TYP.                    | MAX.  | Unit |
|--------------------------------------------|---------------|----------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------|-------------------------|-------|------|
| Resolution                                 | RES           |                                                                                  |                                                              | 8                                     |                         | 10    | bit  |
| Overall error <sup>Note 1</sup>            | AINL          | 10-bit resolution                                                                | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |                                       | 1.2                     | ±7.0  | LSB  |
| Conversion time                            | <b>t</b> CONV | 10-bit resolution                                                                | $3.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 2.125                                 |                         | 39    | μs   |
|                                            |               | Target pin: ANI0 to ANI14,                                                       | 2.7 V ≤ VDD ≤ 5.5 V                                          | 3.1875                                |                         | 39    | μs   |
|                                            |               | ANI16 to ANI20                                                                   | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 17                                    |                         | 39    | μs   |
|                                            |               | 10-bit resolution                                                                | $3.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 2.375                                 |                         | 39    | μs   |
|                                            |               | Target pin: Internal reference                                                   | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                              | 3.5625                                |                         | 39    | μs   |
|                                            |               | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode) | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                              | 17                                    |                         | 39    | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs           | 10-bit resolution                                                                | 2.4 V ≤ VDD ≤ 5.5 V                                          |                                       |                         | ±0.60 | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | Efs           | 10-bit resolution                                                                | 2.4 V ≤ VDD ≤ 5.5 V                                          |                                       |                         | ±0.60 | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 10-bit resolution                                                                | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |                                       |                         | ±4.0  | LSB  |
| Differential linearity error               | DLE           | 10-bit resolution                                                                | 2.4 V ≤ VDD ≤ 5.5 V                                          |                                       |                         | ±2.0  | LSB  |
| Analog input voltage                       | VAIN          | ANI0 to ANI14                                                                    |                                                              | 0                                     |                         | Vdd   | V    |
|                                            |               | ANI16 to ANI20                                                                   |                                                              | 0                                     |                         | EVDD0 | V    |
|                                            |               | Internal reference voltage output<br>(2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-s  |                                                              |                                       | V <sub>BGR</sub> Note 3 |       | V    |
|                                            |               | Temperature sensor output volt<br>(2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-s     | 0                                                            | · · · · · · · · · · · · · · · · · · · | VTMPS25 Note            | 3     | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.



## (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI20

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ V}_{\text{SS}} = \text{EV}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{V}_{\text{BGR}} \text{ }^{\text{Note 3}}, \text{ Reference voltage (-)} = \text{AV}_{\text{REFM}} \text{ }^{\text{Note 4}} = 0 \text{ V}, \text{ HS (high-speed main) mode)}$ 

| Parameter                                  | Symbol        | Cond             | MIN.                                                         | TYP. | MAX. | Unit        |      |
|--------------------------------------------|---------------|------------------|--------------------------------------------------------------|------|------|-------------|------|
| Resolution                                 | RES           |                  |                                                              |      | 8    |             | bit  |
| Conversion time                            | <b>t</b> CONV | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                              | 17   |      | 39          | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs           | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V                              |      |      | ±0.60       | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |      |      | ±2.0        | LSB  |
| Differential linearity error Note 1        | DLE           | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |      |      | ±1.0        | LSB  |
| Analog input voltage                       | VAIN          |                  |                                                              | 0    |      | VBGR Note 3 | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

2. This value is indicated as a ratio (%FSR) to the full-scale value.

3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.

When reference voltage (-) = Vss, the MAX. values are as follows.
 Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM.
 Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM.
 Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.



#### 3.6.2 Temperature sensor/internal reference voltage characteristics

| Parameter                         | Symbol       | Conditions                                       | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|--------------|--------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | VTMPS25      | Setting ADS register = 80H, TA = +25°C           |      | 1.14 |      | V     |
| Internal reference voltage        | VBGR         | Setting ADS register = 81H                       | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS       | Temperature dependence of the temperature sensor |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | <b>t</b> amp |                                                  | 5    |      |      | μs    |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V}, \text{HS (high-speed main) mode)}$

#### 3.6.3 POR circuit characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                | Symbol          | Conditions                              | MIN. | TYP. | MAX. | Unit |
|--------------------------|-----------------|-----------------------------------------|------|------|------|------|
| Detection voltage        | VPOR            | POR The power supply voltage is rising. |      | 1.51 | 1.57 | V    |
|                          | VPDR            | The power supply voltage is falling.    | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width Note | T <sub>PW</sub> |                                         | 300  |      |      | μs   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).





#### 3.6.4 LVD circuit characteristics

## LVD Detection Voltage of Reset Mode and Interrupt Mode

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ VPDR} \le \text{VDD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Parameter            | Symbol | Conditions                           | MIN. | TYP. | MAX. | Unit |
|----------------------|--------|--------------------------------------|------|------|------|------|
| Detection voltage    | VLVD0  | The power supply voltage is rising.  | 3.90 | 4.06 | 4.22 | V    |
|                      |        | The power supply voltage is falling. | 3.83 | 3.98 | 4.13 | V    |
|                      | VLVD1  | The power supply voltage is rising.  | 3.60 | 3.75 | 3.90 | V    |
|                      |        | The power supply voltage is falling. | 3.53 | 3.67 | 3.81 | V    |
|                      | VLVD2  | The power supply voltage is rising.  | 3.01 | 3.13 | 3.25 | V    |
|                      |        | The power supply voltage is falling. | 2.94 | 3.06 | 3.18 | V    |
|                      | VLVD3  | The power supply voltage is rising.  | 2.90 | 3.02 | 3.14 | V    |
|                      |        | The power supply voltage is falling. | 2.85 | 2.96 | 3.07 | V    |
| VL                   | VLVD4  | The power supply voltage is rising.  | 2.81 | 2.92 | 3.03 | V    |
|                      |        | The power supply voltage is falling. | 2.75 | 2.86 | 2.97 | V    |
|                      | VLVD5  | The power supply voltage is rising.  | 2.70 | 2.81 | 2.92 | V    |
|                      |        | The power supply voltage is falling. | 2.64 | 2.75 | 2.86 | V    |
|                      | VLVD6  | The power supply voltage is rising.  | 2.61 | 2.71 | 2.81 | V    |
|                      |        | The power supply voltage is falling. | 2.55 | 2.65 | 2.75 | V    |
|                      | VLVD7  | The power supply voltage is rising.  | 2.51 | 2.61 | 2.71 | V    |
|                      |        | The power supply voltage is falling. | 2.45 | 2.55 | 2.65 | V    |
| Minimum pulse width  | tLW    |                                      | 300  |      |      | μs   |
| Detection delay time |        |                                      |      |      | 300  | μs   |

## LVD Detection Voltage of Interrupt & Reset Mode

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ VPDR} \le \text{VDD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$

| Parameter         | Symbol |          | Cond                    | ditions                      | MIN. | TYP. | MAX. | Unit |
|-------------------|--------|----------|-------------------------|------------------------------|------|------|------|------|
| Detection voltage | VLVDD0 | VPOC2, \ | VPOC1, VPOC0 = 0, 1, 1, | falling reset voltage        | 2.64 | 2.75 | 2.86 | V    |
|                   | VLVDD1 |          | LVIS1, LVIS0 = 1, 0     | Rising release reset voltage | 2.81 | 2.92 | 3.03 | V    |
|                   |        |          |                         | Falling interrupt voltage    | 2.75 | 2.86 | 2.97 | V    |
|                   | VLVDD2 |          | LVIS1, LVIS0 = 0, 1     | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V    |
|                   |        |          |                         | Falling interrupt voltage    | 2.85 | 2.96 | 3.07 | V    |
|                   | VLVDD3 |          | LVIS1, LVIS0 = 0, 0     | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V    |
|                   |        |          |                         | Falling interrupt voltage    | 3.83 | 3.98 | 4.13 | V    |

#### 3.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 3.4 AC Characteristics.

#### 3.7 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | Vdddr  |            | 1.44 <sup>Note</sup> |      | 5.5  | V    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



#### 3.8 Flash Memory Programming Characteristics

| $1x = 40.00 \pm 100.0$ ; 2.4 V $\ge 0$         |        | , • 33 = • • •                                                 |         |           |      |       |
|------------------------------------------------|--------|----------------------------------------------------------------|---------|-----------|------|-------|
| Parameter                                      | Symbol | Conditions                                                     | MIN.    | TYP.      | MAX. | Unit  |
| CPU/peripheral hardware clock<br>frequency     | fськ   | $2.4 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$             | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years $T_A = 85^{\circ}C^{Note 4}$             | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1, 2, 3 |        | Retained for 1 years<br>TA = 25°C                              |         | 1,000,000 |      |       |
|                                                |        | Retained for 5 years<br>TA = $85^{\circ}$ C <sup>Note 4</sup>  | 100,000 |           |      |       |
|                                                |        | Retained for 20 years<br>TA = $85^{\circ}$ C <sup>Note 4</sup> | 10,000  |           |      |       |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

2. When using flash memory programmer and Renesas Electronics self programming library.

3. These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

4. This temperature is the average value at which data are retained.



## 3.9 Dedicated Flash Memory Programmer Communication (UART)

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

#### 3.10 Timing of Entry to Flash Memory Programming Modes

| (T <sub>A</sub> = −40 to +105°C, 2.4 V ≤ EVD | D0 = EVDD | $1 \leq V$ DD $\leq 5.5 V$ , Vss = EVsso = EVss1 = 0 V) |  |
|----------------------------------------------|-----------|---------------------------------------------------------|--|
|                                              |           |                                                         |  |

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication<br>for the initial setting after the<br>external reset is released                                                                       | tsuinit | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset<br>after the TOOL0 pin is set to the low<br>level                                                                                        | ts∪     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at the<br>low level after the external reset is<br>released<br>(excluding the processing time of the<br>firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{\text{SU:}}$  Time to release the external reset after the TOOL0 pin is set to the low level
  - the: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)



## 4. PACKAGE DRAWINGS

## 4.1 44-pin Products

R5F140FKAFP, R5F140FLAFP R5F140FKGFP, R5F140FLGFP

I

| JEITA Package Code  | RENESAS Code | Previous Code | MASS[Typ.] |
|---------------------|--------------|---------------|------------|
| P-L0FP44-10x10-0.80 | PLQP0044GC-D |               | 0.36g      |





L Detail F

NOTE) 1. DIMENSIONS "+1" AND "+2" DO NOT INCLUDE MOLD FLASH. DIMENSION "+3" DOES NOT INCLUDE TRM OFFSET. PN 1 VISUAL INDEX FEATURE MAY VARY, BUT MUST BE LOCATED WITHIN THE HATCHED AREA. CHAMFERS AT CORNERS ARE OPTIONAL, SIZE MAY VARY. 2. 3.

4.

| Reference | Dimens | ion in Mil | limeters |
|-----------|--------|------------|----------|
| Symbol    | Min    | Nom        | Max      |
| D         | 9.8    | 10.0       | 10.2     |
| E         | 9.8    | 10.0       | 10.2     |
| A2        |        | 1.4        |          |
| HD        | 11.8   | 12.0       | 12.2     |
| HE        | 11.8   | 12.0       | 12.2     |
| A         | —      | —          | 1.6      |
| A1        | 0.05   |            | 0.15     |
| bp        | 0.22   | 0.37       | 0.45     |
| С         | 0.09   | —          | 0.20     |
| θ         | 0*     | 3.5        | 8°       |
| е         | —      | 0.80       | —        |
| ×         |        |            | 0.20     |
| У         |        |            | 0.10     |
| Lp        | 0.45   | 0.6        | 0.75     |
| L1        |        | 1.0        | —        |



## 4.2 48-pin Products

## R5F140GKAFB, R5F140GLAFB R5F140GKGFB, R5F140GLGFB





## 4.3 64-pin Products

## R5F140LKAFB, R5F140LLAFB R5F140LKGFB, R5F140LLGFB





## 4.4 100-pin Products

#### R5F140PKAFB, R5F140PLAFB R5F140PKGFB, R5F140PLGFB





У

Lp

L1

0.45

0.6

1.0

0.08

0.75

\_

**Revision History** 

## **RL78/G13A** Datasheet

|      |              |      | Description                                                                                                                        |
|------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page | Summary                                                                                                                            |
| 1.00 | Mar 06, 2020 | -    | First edition issued                                                                                                               |
| 1.10 | Sep 18, 2020 | 18   | Deletion of "(TARGET)" from the title of chapter 2 ELECTRICAL SPECIFICATIONS ( $T_A = -40$ to +85°C)                               |
|      |              | 79   | Deletion of "(TARGET)" from the title of chapter 3 ELECTRICAL<br>SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C) |

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade. as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for velucating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics Corporation TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan (Rev.4.0-1 November 2017)



#### SALES OFFICES

## **Renesas Electronics Corporation**

http://www.renesas.com

Renesas Electronics America Inc. Milpitas Campus 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics America Inc. San Jose Campus 6024 Silver Creek Valley Road, San Jose, CA 95138, USA Tel: +1-408-284-8200, Fax: +1-408-284-2775 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 101-T01, Floor 1, Building 7, Yard No. 7, 8th Street, Shangdi, Haidian District, Beijing 100085, China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai 200333, China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, #06-02 Singapore 33 Tel: +65-6213-0200, Fax: +65-6213-0300 300/0 Renesas Electronics Malaysia Sdn.Bhd. Unit No 3A-1 Level 3A Tower 8 UOA Business Park, No 1 Jalan Pengaturcara U1/51A, Seksyen U1, 40150 Shah Alam, Selangor, Malaysia Tel: +60-3-5022-1288, Fax: +60-3-5022-1290 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700 Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338