# RENESAS

# DATASHEET

# RZ/N1D Group, RZ/N1S Group, RZ/N1L Group

R01DS0323EJ0130 Rev.1.30 Feb 28, 2021

Industrial Communication Embedded solution based on dual 500 MHz Arm<sup>®</sup> Cortex<sup>®</sup>-A7 CPU, and Cortex<sup>®</sup>-M3 at 125 MHz. On-chip FPU, up to 6 Mbytes of on-chip extended SRAM with ECC, extended Ethernet functionalities including Advanced 5 port Ethernet switch, independent Ethernet GMAC, support for EtherCAT<sup>®</sup>, Sercos<sup>®</sup>, Profinet<sup>®</sup>, EtherNet/IP<sup>™</sup>, DLR, PRP, HSR. Various peripherals such as Quad SPI, DDR controller, NAND Flash Controller, LCD controller, SD/SDIO/eMMC, ADCs... Security functions.

# Features

#### ■ On-Chip 32-bit Arm Cortex-A7 MPCore

- Up to 500 MHz
- Single or Dual core
- FPU, VFPv4-D16
- MMU
- L1 cache: 16 KB (instruction)/16 KB (data) per core
- L2 cache: up to 256 KB

#### ■ On-Chip 32-bit Arm Cortex-M3 Processor

- Up to 125 MHz
- Memory Protection Unit (MPU) supported

#### Low Power Features

- Clock gating management
- Clock frequency scaling
- On-Chip Extended SRAM
- Up to 6 MB with ECC

#### Data Transfer

•  $2 \times DMAC$  with 8 channels each

#### Memory Interfaces

- Up to  $2 \times \text{Quad SPI/XIP}$
- NAND Flash with advanced ECC management
- 16-bit DDR interface (DDR2-500/DDR3-1000)
- Up to  $2 \times \text{SD/SDIO/eMMC}$

#### IO Multiplexing Controller

• Locations of I/Os for peripherals are selectable from multiple pins

#### Clock Oscillator

- External clock/oscillator input frequency: 40 MHz
- RTC with 32 kHz oscillator

#### ■ Security functions (option)

• Secure Boot/JTAG Lock/64bit Chip-ID

#### Peripherals

- CPU resources
  - Mailbox
  - $2 \times \text{Timer block}$  (16bit × 6ch, 32bit × 2ch)
  - $1 \times PWMTimer (16bit \times 16ch)$
  - 1 × Watchdog per CPU
  - Semaphore
- General Connectivity
  - 1 × USB2.0 Host
  - 1 × USB2.0 Host & Function
  - $-8 \times UART$
  - $6 \times \text{SPI} (4 \text{ masters}/2 \text{ slaves})$
  - $-2 \times I^2C$
  - $-2 \times CAN$
  - Up to  $2 \times 12$ -bit ADC (up to 1 MSPS)
  - MSEBI (Parallel Bus Interface)
- Other features
  - LCD controller
  - GPIO pins (up to 170)

#### ■ R-IN Engine

- Arm Cortex-M3 CPU
- Hardware RTOS accelerator (HW-RTOS)
- Hardware Ethernet accelerator

#### Advanced real-time Ethernet features

- SercosIII Slave Controller
- EtherCAT 3 ports slave controller
- Advanced 5 (4 + 1) Port Switch (A5PSW)
  - Switch 5 ports with QoS and IEEE1588
     > Up to 5 Gbit ports
  - PRP compliant to IEC62439-3 Ed2.0-2012 (option)
- HSR compliant to IEC62439-3 Ed2.0-2012 (option)
- Up to 2 independent GMAC, IEEE1588
- Up to 5 external ports with MII/RMII/RGMII

CAN (Controller Area Network): An automotive network specification developed by Robert Bosch GmbH of Germany. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. EtherCAT is registered trademark and patented technology, licensed by Beckhoff Automation GmbH, Germany. Sercos is a registered trademark of Sercos International e.V.

All trademarks and registered trademarks are the property of their respective owners.



# Section 1 Overview

The Renesas RZ/N1D group, RZ/N1S group, RZ/N1L group are specifically tailored to meet the demands of Industrial Ethernet based applications.

# 1.1 Outline of Specifications

| Table 1.1 | Outline of Specifications (1/8) |
|-----------|---------------------------------|
|-----------|---------------------------------|

| Classification  | Module/Function          | Description                                                                                                                                                                                                                                                                                                                                                              |
|-----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU             | Arm Cortex-A7            | <ul> <li>Arm 32-bit CPU Cortex-A7 (Revision r0p5)</li> <li>Dual core or single core</li> <li>Maximum operating frequency: 500 MHz</li> <li>Clock frequency scaling</li> <li>L1 cache: 16 KB (instruction)/16 KB (data) per core</li> <li>L2 cache: up to 256 KB</li> <li>FPU, VFPv4-D16</li> <li>MMU</li> <li>Hardware coherent caches</li> <li>Little endian</li> </ul> |
|                 | Arm Cortex-M3            | <ul> <li>Arm 32-bit CPU Cortex-M3 (Revision r2p1)</li> <li>Maximum operating frequency: 125 MHz</li> <li>Memory Protection Unit (MPU)</li> <li>Little endian</li> </ul>                                                                                                                                                                                                  |
| Memory          | On-chip 2 MB SRAM        | <ul> <li>Capacity: 2 MB (1 MB + 1 MB)</li> <li>Separated access ports per 512 KB unit</li> <li>SEC-DED (Single Error Correction, Double Error Detection)</li> </ul>                                                                                                                                                                                                      |
|                 | On-chip 4 MB SRAM        | <ul> <li>Capacity: 4 MB</li> <li>Separated access ports per 1 MB unit</li> <li>SEC-DED (Single Error Correction, Double Error Detection)</li> </ul>                                                                                                                                                                                                                      |
| Watchdog        |                          | <ul> <li>Free running 12-bit decrementing counters with reload register</li> <li>Output can be used to activate a system reset or as an interrupt</li> <li>Stop of watchdog effect while CPU is being stopped by debugger (e.g. by breakpoint execution)</li> </ul>                                                                                                      |
| Operating Modes |                          | <ul> <li>Three boot modes (CA7)</li> <li>NAND Flash</li> <li>QSPI Flash</li> <li>USB DFU</li> </ul>                                                                                                                                                                                                                                                                      |
| Clock           | Clock Generation Circuit | <ul> <li>Input 40 MHz clock selectable from an oscillator or crystal</li> <li>System clock up to 125 MHz</li> <li>Cortex-A7 clock ×1/×2/×4 with system clock</li> <li>DDR memory clock 250 MHz/500 MHz</li> </ul>                                                                                                                                                        |
| RTC             |                          | <ul> <li>Time-of-day clock in 24-hour mode</li> <li>Calendar</li> <li>Alarm capability</li> <li>XTAL 32 kHz</li> <li>Separate and isolated power supply for RTC backup mode</li> </ul>                                                                                                                                                                                   |
| Reset           |                          | <ul><li>Master Reset input</li><li>Internal System Reset (Software, watchdog)</li></ul>                                                                                                                                                                                                                                                                                  |



| Classification            | Module/Function                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Transfer             | Direct Memory Access<br>Controller (DMAC)      | <ul> <li>2 units: <ul> <li>8 channels, 16 request sources for DMAC1</li> <li>8 channels, 16 request sources for DMAC2</li> </ul> </li> <li>Memory-to-memory, memory-to-peripheral, and peripheral-to-memory transfers</li> <li>Transfer width: <ul> <li>8, 16, 32, 64 bits</li> </ul> </li> <li>Programmable DMA burst size</li> </ul>                                                                                                                                                                                                                                     |
| Mailbox                   |                                                | <ul> <li>3 × programmable mailboxes</li> <li>7 × 32-bit data registers per mailbox</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Semaphore                 |                                                | Hardware lock mechanism of internal shared resources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Parallel Bus<br>Interface | Medium Speed External<br>Bus Interface (MSEBI) | <ul> <li>Master and slave modes <ul> <li>Data bus width selectable from 8, 16 and 32 bits</li> </ul> </li> <li>Address/data/control-data are multiplexed on data bus</li> <li>Burst mode</li> <li>DMA Support <ul> <li>Master mode: Coupling with 4 DMA channels (external request reception capability)</li> <li>Slave Mode: External request transmission capability</li> </ul> </li> <li>Up to 4 chip selects</li> <li>Programmable address capability from 2B to 4GB</li> <li>Programmable setup and hold time</li> </ul>                                              |
| I/O Ports                 | IO Multiplexing                                | External wait request     Locations of IOs for peripherals are selectable     Output drive strength selectable     On abia Dull un (Dull down select)                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Memory Interfaces         | DDR2/3 Controller                              | <ul> <li>On-chip Pull-up/Pull-down select</li> <li>DDR2-500/DDR3-1000</li> <li>Programmable memory data path size: 16 bits, 8 bits, 8 + ECC bits</li> <li>Up to 2 chip selects and 2 ODT</li> <li>Up to 2 GB address capability</li> <li>ECC SEC/DED software configurable (enable/disable)</li> <li>Programmable on die termination</li> <li>Configurable impedance drive and slew rate</li> <li>DDR2/DDR3 low power control management (by software)</li> <li>Port Address Protection Check <ul> <li>Up to 16 address protection regions per port</li> </ul> </li> </ul> |
|                           | NAND Flash Controller                          | <ul> <li>NAND interface with 8-bit bus width</li> <li>Support for asynchronous mode</li> <li>4 chip selects</li> <li>Write protection</li> <li>Programmable address cycle (0/1/2/3/4/5)</li> <li>Integrated DMA</li> <li>Support for 256 B, 512 B, 2 KB, 1 KB, 4 KB, 8 KB, 16 KB pages</li> <li>BCH ECC (Error detection and data correction) <ul> <li>ECC data block size: 256 B, 512 B, 1024 B</li> <li>ECC correction capability: 2, 4, 8, 16, 24, 32 bits errors</li> </ul> </li> </ul>                                                                                |

Outline of Specifications (2/8) Table 1.1



• Bad Block Management (BBM)

| Classification         | Module/Function | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Memory Interfaces      | Quad SPI (QSPI) | <ul> <li>Up to 2 units</li> <li>Single, dual or quad I/O instructions supported</li> <li>Supported read performance enhanced mode (NoCMD mode)</li> <li>Remap address direct access</li> <li>Programmable device sizes</li> <li>Up to 4 chip selects</li> <li>Support for 1/2/3/4 byte addressing</li> <li>Support for programmable page size (default 256 bytes)</li> <li>Support for programmable number of bytes per device block</li> <li>Programmable write protected regions</li> <li>Transmit and receive FIFOs are 16 bytes</li> <li>Legacy mode allowing software direct access to low level transmit and receive FIFOs</li> <li>Set of control registers to perform any FLASH command</li> <li>Support for write burst in direct access</li> </ul> |  |  |
|                        | SD/SDIO/eMMC    | <ul> <li>Support for write burst in direct access</li> <li>Up to 2 units</li> <li>SD/SDIO Card interface <ul> <li>Transfers data in 1 bit or 4 bits mode</li> <li>Transfers data in Default or High Speed mode</li> </ul> </li> <li>eMMC interface <ul> <li>Transfers data in 1 bit, 4 bits, or 8 bits mode</li> </ul> </li> <li>Speeds <ul> <li>Default mode up to 25 MHz</li> <li>High Speed mode up to 50 MHz</li> </ul> </li> <li>Support for PIO/SDMA/ADMA2 transfer</li> </ul>                                                                                                                                                                                                                                                                         |  |  |
| Networking<br>Elements | R-IN Engine     | <ul> <li>ITRON-like system calls <ul> <li>30 system calls for elements such as events, semaphores, and mailboxes</li> </ul> </li> <li>Task Scheduler <ul> <li>Hardware ISR: Maximum 32 selectable from 128 interrupts</li> <li>Number of context elements: 64</li> <li>Number of semaphore identifiers: 128</li> <li>Number of event identifiers: 64</li> <li>Number of mailbox identifiers: 64</li> <li>Number of mailbox identifiers: 192</li> <li>Number of context priority levels: 16</li> </ul> </li> <li>Hardware function manager</li> <li>Internal DMA controller</li> <li>Buffer allocator</li> <li>Header EnDec</li> </ul>                                                                                                                        |  |  |

Table 1.1Outline of Specifications (3/8)



| Classification | Module/Function        | Description                                                                                                                                                           |  |  |  |
|----------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Networking     | Advanced 5 Port Switch | Operation modes:                                                                                                                                                      |  |  |  |
| Elements       |                        | <ul> <li>10 Mbps half- and full-duplex</li> </ul>                                                                                                                     |  |  |  |
|                |                        | <ul> <li>100 Mbps half- and full-duplex</li> </ul>                                                                                                                    |  |  |  |
|                |                        | <ul> <li>1000 Mbps full-duplex only</li> </ul>                                                                                                                        |  |  |  |
|                |                        | <ul> <li>MAC based RMON statistics counters/per port</li> </ul>                                                                                                       |  |  |  |
|                |                        | <ul> <li>Port statistics on per port basis (no aggregation)</li> </ul>                                                                                                |  |  |  |
|                |                        | <ul> <li>Look-up table up to 8192 MAC addresses (static and learned)</li> </ul>                                                                                       |  |  |  |
|                |                        | Packet buffer size: 1 Mbit                                                                                                                                            |  |  |  |
|                |                        | • 4 queues with individual QoS levels, supporting frame priority classification for the flexible handling of output queues                                            |  |  |  |
|                |                        | <ul> <li>Optional arbitration management through weighted fair queuing</li> </ul>                                                                                     |  |  |  |
|                |                        | <ul> <li>Support for Ethernet multicast and broadcast frames with flooding control to avoid<br/>unnecessary duplication of frames</li> </ul>                          |  |  |  |
|                |                        | <ul> <li>Programmable multicast destination port mask to restrict frame duplication for<br/>individual multicast addresses</li> </ul>                                 |  |  |  |
|                |                        | IEEE 1588-2008 compatible                                                                                                                                             |  |  |  |
|                |                        | <ul> <li>Support for 1 step Peer-to-Peer (P2P) (Layer 2 only)</li> </ul>                                                                                              |  |  |  |
|                |                        | <ul> <li>Support for 1 step End-to-End (E2E) (Layer 2 only)</li> </ul>                                                                                                |  |  |  |
|                |                        | <ul> <li>Multicast and broadcast resolution with VLAN domain filtering providing a strict<br/>separation of up to 32 VLANs</li> </ul>                                 |  |  |  |
|                |                        | <ul> <li>Support for reception and transmission of VLAN frames</li> </ul>                                                                                             |  |  |  |
|                |                        | <ul> <li>Programmable addition, removal and manipulation of ingress and egress VLAN<br/>tags, supporting single and double-tagged VLAN frames on each port</li> </ul> |  |  |  |
|                |                        | <ul> <li>Support for standard frame size (1536 bytes), extended frame sizes up to 1700<br/>bytes and jumbo frames up to 10 Kbytes</li> </ul>                          |  |  |  |
|                |                        | Port mirroring programmable per port                                                                                                                                  |  |  |  |
|                |                        | <ul> <li>RSTP port states (3 for RSTP/ 5 for STP)</li> </ul>                                                                                                          |  |  |  |
|                |                        | <ul> <li>RSTP Port states learning, discarding, forwarding configurable per port</li> </ul>                                                                           |  |  |  |
|                |                        | <ul> <li>BPDU frame supported</li> </ul>                                                                                                                              |  |  |  |
|                |                        | <ul> <li>MSTP BPDU frame supported (software)</li> </ul>                                                                                                              |  |  |  |
|                |                        | Start in Managed mode                                                                                                                                                 |  |  |  |
|                |                        | Frame snooping engine                                                                                                                                                 |  |  |  |
|                |                        | <ul> <li>Standalone Energy-Efficient-Ethernet (EEE) management</li> </ul>                                                                                             |  |  |  |
|                |                        | <ul> <li>Programmable egress rate limit per port</li> </ul>                                                                                                           |  |  |  |
|                |                        | <ul> <li>Ingress Configurable Broadcast storm protection per port</li> </ul>                                                                                          |  |  |  |
|                |                        | <ul> <li>Ingress Configurable Multicast storm protection per port</li> </ul>                                                                                          |  |  |  |
|                |                        | <ul> <li>802.1X source address authentication supported</li> </ul>                                                                                                    |  |  |  |
|                |                        | 802.1X guest VLAN supported                                                                                                                                           |  |  |  |
|                |                        | <ul> <li>PRP functionality (IEC 62439-3 edition 2.0- 2012)</li> <li>DLP module</li> </ul>                                                                             |  |  |  |
|                |                        | DLR module                                                                                                                                                            |  |  |  |
|                |                        | Cut-through     TDMA (Time Division Multiple Access) 4 time slots                                                                                                     |  |  |  |
|                |                        | <ul> <li>TDMA (Time Division Multiple Access) 4 time slots</li> <li>Pattern Matchers 8 channels</li> </ul>                                                            |  |  |  |
|                |                        | <ul> <li>Remote monitoring via SNMP and the (RMON/MIB)</li> </ul>                                                                                                     |  |  |  |
|                |                        |                                                                                                                                                                       |  |  |  |

#### Table 1.1Outline of Specifications (4/8)

Hub function



| Classification | Module/Function            | Description                                                                                                                                   |  |  |
|----------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Networking     | HSR Switch                 | <ul> <li>HSR functionality (IEC 62439-3 edition 2.0- 2012)</li> </ul>                                                                         |  |  |
| Elements       |                            | – DANH                                                                                                                                        |  |  |
|                |                            | <ul> <li>Redundancy Box (Red Box)</li> </ul>                                                                                                  |  |  |
|                |                            | <ul> <li>Generation of redundant transmit frames</li> </ul>                                                                                   |  |  |
|                |                            | <ul> <li>Filtering of duplicated received frames</li> </ul>                                                                                   |  |  |
|                |                            | <ul> <li>Redundancy header generation and detection</li> </ul>                                                                                |  |  |
|                |                            | <ul> <li>Table to keep track of received frames</li> </ul>                                                                                    |  |  |
|                |                            | 100 Mbps full-duplex Ethernet                                                                                                                 |  |  |
|                |                            | <ul> <li>Dynamic frame buffer allocation (page manager)</li> </ul>                                                                            |  |  |
|                |                            | <ul> <li>128 proxy nodes (VDANs) supported</li> </ul>                                                                                         |  |  |
|                |                            | Support for link-local protocols                                                                                                              |  |  |
|                |                            | Duplicate detection memory                                                                                                                    |  |  |
|                |                            | MAC address filtering                                                                                                                         |  |  |
|                |                            | • 1 × VLAN tag supported                                                                                                                      |  |  |
|                |                            | <ul> <li>Port statistics on per port basis (no aggregation)</li> </ul>                                                                        |  |  |
|                |                            | • 144 KB frame buffer                                                                                                                         |  |  |
|                |                            | • IEEE 1588-2008                                                                                                                              |  |  |
|                |                            | <ul> <li>Support for Ethernet multicast frames with flooding control</li> </ul>                                                               |  |  |
|                |                            | • Extended frame size: up to 2000 bytes (Jumbo frames not supported)                                                                          |  |  |
|                |                            | <ul> <li>Support for a minimum of 16 nodes in an HSR loop</li> </ul>                                                                          |  |  |
|                |                            | Configurable duplicate detection residence time                                                                                               |  |  |
|                | EtherCAT Slave             | Up to 3 ports                                                                                                                                 |  |  |
|                | Controller                 | Automatic TX Shift                                                                                                                            |  |  |
|                |                            | Enhanced Link Detection                                                                                                                       |  |  |
|                |                            | <ul> <li>8 FMMU (Fieldbus Memory Management Unit)</li> </ul>                                                                                  |  |  |
|                |                            | • 8 SyncManagers                                                                                                                              |  |  |
|                |                            | 64-bit Distributed Clocks                                                                                                                     |  |  |
|                |                            | <ul> <li>Mapping to global IRQ</li> </ul>                                                                                                     |  |  |
|                |                            | Read/Write Offset                                                                                                                             |  |  |
|                |                            | Write Protection                                                                                                                              |  |  |
|                |                            | AL Status Code Register                                                                                                                       |  |  |
|                |                            | Extended Watchdog                                                                                                                             |  |  |
|                |                            | <ul> <li>AL Event Mask Register</li> </ul>                                                                                                    |  |  |
|                |                            | Watchdog Counter                                                                                                                              |  |  |
|                |                            | <ul> <li>SyncManager Event Times</li> </ul>                                                                                                   |  |  |
|                |                            | EPU Error Counter                                                                                                                             |  |  |
|                |                            | Lost Link Counter                                                                                                                             |  |  |
|                |                            | <ul> <li>I<sup>2</sup>C interface for external EEPROM</li> </ul>                                                                              |  |  |
|                | SercosIII Slave Controller | • 2 ports                                                                                                                                     |  |  |
|                |                            | <ul> <li>The serial interface operates with 100 Mbaud</li> </ul>                                                                              |  |  |
|                |                            | <ul> <li>Telegram processing for automatic transmission, and monitoring of synchronization<br/>telegrams and data telegrams</li> </ul>        |  |  |
|                |                            | • Switch over function between Sercos protocol and standard Ethernet protocol via multiplexer                                                 |  |  |
|                |                            | <ul> <li>Monitors the received data stream to detect the frame type and starts operation<br/>when SercosIII frame type is detected</li> </ul> |  |  |
|                |                            | <ul> <li>Handling of the data transfers to and from SRAM based on telegram type<br/>(MST/MDT or AT)</li> </ul>                                |  |  |

Table 1.1Outline of Specifications (5/8)

| Classification         | Module/Function    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Networking<br>Elements | Independent GMAC   | <ul> <li>2 × MAC instances (GMAC1, GMAC2)</li> <li>Compliance with the following standards:         <ul> <li>IEEE 1588-2008 v2 standard for precision networked clock synchronization</li> <li>IEEE 1588-2008 v2 is compliant with Power IEEE C37.238 profile</li> <li>IEEE 802.3-az-2010 for Energy Efficient Ethernet (EEE)</li> </ul> </li> </ul>                                                                                                                               |
|                        |                    | <ul> <li>Support for 10/100/1000 Mbps data transfer rates</li> <li>Support for both half-duplex and full-duplex operation</li> <li>Programmable frame length to support both standard and "jumbo" Ethernet frames with size up to 16 Kbytes (16KB-1)</li> <li>17 MAC address registers for the address filter block</li> </ul>                                                                                                                                                     |
|                        |                    | <ul> <li>Variety of flexible addresses filtering modes are supported</li> <li>Native DMA with simple-independent channels for transmit and receive engines</li> <li>Advanced IEEE 1588-2002 &amp; 2008 Ethernet frame time-stamping supported</li> <li>Provides the flexibility to control the Pulse-Per-Second (PPS) output signal (GMAC1 only)</li> <li>Programmable CRC generation and checking</li> <li>Support for RMON statistics (L2 layer only)</li> </ul>                 |
|                        |                    | Station Management Block, MDIO interface                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Subsystem<br>Elements  | USB2.0 HOST        | <ul> <li>1 dedicated port + 1 configurable port (Host or Function)</li> <li>Supports: <ul> <li>High speed (HS): 480 Mbps (USB 2.0)</li> <li>Full speed (FS): 12 Mbps (USB 1.1)</li> <li>Low speed (LS): 1.5 Mbps (USB 1.1)</li> </ul> </li> <li>USB Plug Detect (UPD)</li> <li>Output port power switch management</li> <li>Overcurrent indication from application</li> <li>Integrated DMA</li> <li>Transmit and receive FIFOs</li> </ul>                                         |
|                        | USB2.0 Function    | <ul> <li>1 configurable port (Host or Function)</li> <li>Supports: <ul> <li>High speed (HS): 480 Mbps (USB 2.0)</li> <li>Full speed (FS): 12 Mbps (USB 1.1)</li> </ul> </li> <li>USB Plug Detect (UPD) which detects the connection of a host via VBUS</li> <li>16 physical endpoints</li> <li>Integrated DMA</li> <li>Endpoint buffer</li> </ul>                                                                                                                                  |
|                        | UART 1, 2, 3       | <ul> <li>Compliant with 16550 UART</li> <li>Separate 16×8 (16 location depth × 8-bit width) transmit and 16×8 receive FIFOs</li> <li>RS485 &amp; MODBUS<sup>®</sup> enhanced features</li> <li>Baud rate generation up to 5.2 Mbaud</li> <li>Generation and detection of line breaks</li> <li>Programmable hardware flow control</li> <li>Auto Flow Control mode as specified in the 16750 standard</li> <li>Supports TXD, RXD, CTS_N, RTS_N, DTR_N, DSR_N, DCD_N, RI_N</li> </ul> |
|                        | UART 4, 5, 6, 7, 8 | <ul> <li>In addition to UART 1, 2, 3, the following function is available:</li> <li>DMA coupling with burst-mode management</li> </ul>                                                                                                                                                                                                                                                                                                                                             |

#### Table 1.1 Outline of Specifications (6/8)



| Classification | Module/Function Description |                                                                                                                   |  |  |  |  |
|----------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Subsystem      | SPI 1, 2, 3, 4              | <ul> <li>Transmit and receive FIFOs (16 × 16)</li> </ul>                                                          |  |  |  |  |
| lements        | (Master)                    | <ul> <li>Programmable RXD sampling logic</li> </ul>                                                               |  |  |  |  |
|                |                             | <ul> <li>Programmable data-size for frames (from 4 to 16 bits)</li> </ul>                                         |  |  |  |  |
|                |                             | • 4 chip selects                                                                                                  |  |  |  |  |
|                |                             | DMA controller interface                                                                                          |  |  |  |  |
|                | SPI 5, 6                    | <ul> <li>Transmit and receive FIFOs (16 × 16)</li> </ul>                                                          |  |  |  |  |
|                | (Slave)                     | <ul> <li>Programmable data-size for frames (from 4 to 16 bits)</li> </ul>                                         |  |  |  |  |
|                |                             | DMA controller interface                                                                                          |  |  |  |  |
|                | l <sup>2</sup> C 1, 2       | Two speeds:                                                                                                       |  |  |  |  |
|                |                             | <ul> <li>Standard mode (0 to 100 Kbps)</li> </ul>                                                                 |  |  |  |  |
|                |                             | <ul> <li>– Fast mode (≤ 400 Kbps)</li> </ul>                                                                      |  |  |  |  |
|                |                             | <ul> <li>Separated 8×8 transmit and 8×8 receive FIFOs</li> </ul>                                                  |  |  |  |  |
|                |                             | <ul> <li>Master or slave l<sup>2</sup>C operation</li> </ul>                                                      |  |  |  |  |
|                |                             | • 7- or 10-bit addressing                                                                                         |  |  |  |  |
|                |                             | <ul> <li>7- or 10-bit combined format transfers</li> </ul>                                                        |  |  |  |  |
|                |                             | Bulk transmit mode                                                                                                |  |  |  |  |
|                |                             | <ul> <li>Programmable SDA hold time (t<sub>HD; DAT</sub>)</li> </ul>                                              |  |  |  |  |
|                | CAN 1, 2                    | Supports both 11-bit and 29-bit identifiers                                                                       |  |  |  |  |
|                | 0/11 1, 2                   | <ul> <li>Supports but rectangle 20-bit identifiers</li> <li>Supports bit rates from 125 Kbps to 1 Mbps</li> </ul> |  |  |  |  |
|                |                             | Acceptance filtering                                                                                              |  |  |  |  |
|                |                             | <ul> <li>Software-driven bit-rate detection (offering hot plug-in support)</li> </ul>                             |  |  |  |  |
|                |                             | <ul> <li>Single-shot transmission option, listen-only mode, reception of 'own' messages</li> </ul>                |  |  |  |  |
|                |                             | <ul> <li>Arbitration lost interrupt with data of bit position</li> </ul>                                          |  |  |  |  |
|                |                             | Read/write error counters                                                                                         |  |  |  |  |
|                |                             | Last error register                                                                                               |  |  |  |  |
|                |                             | <ul> <li>Programmable error limit warning</li> </ul>                                                              |  |  |  |  |
|                |                             | <ul> <li>Transmit periodic "Sync frame"</li> </ul>                                                                |  |  |  |  |
|                |                             | Programmable time base                                                                                            |  |  |  |  |
|                | General Purpose             | 2 units, each supporting:                                                                                         |  |  |  |  |
|                | Timers(Timer)               | <ul> <li>– 6 programmable 16-bit timers</li> </ul>                                                                |  |  |  |  |
|                | ( )                         | <ul> <li>– 2 programmable 32-bit timers</li> </ul>                                                                |  |  |  |  |
|                |                             |                                                                                                                   |  |  |  |  |
|                |                             | <ul> <li>Prescaler selectable between 2 time bases</li> <li>Auto reload mode or single chot mode</li> </ul>       |  |  |  |  |
|                |                             | <ul> <li>Auto-reload mode or single-shot mode</li> <li>DMA coupling (only for the 32-bit timers)</li> </ul>       |  |  |  |  |
|                |                             |                                                                                                                   |  |  |  |  |
|                | PWMTimer                    | • 6 inputs for capture and clock:                                                                                 |  |  |  |  |
|                |                             | <ul> <li>Bounce filter</li> </ul>                                                                                 |  |  |  |  |
|                |                             | <ul> <li>40 external inputs</li> </ul>                                                                            |  |  |  |  |
|                |                             | <ul> <li>16 outputs for compare match:</li> </ul>                                                                 |  |  |  |  |
|                |                             | <ul> <li>– 20 external outputs</li> </ul>                                                                         |  |  |  |  |
|                |                             | • 16 basic 16-bit counters:                                                                                       |  |  |  |  |
|                |                             | <ul> <li>Capture and compare functions</li> </ul>                                                                 |  |  |  |  |
|                |                             | <ul> <li>32-bit cascaded counter</li> </ul>                                                                       |  |  |  |  |
|                |                             | <ul> <li>Two clock prescalers 10-bit</li> </ul>                                                                   |  |  |  |  |
|                |                             | <ul> <li>Synchronized with other counters</li> </ul>                                                              |  |  |  |  |

Table 1.1Outline of Specifications (7/8)



| Classification           | Module/Function | Description                                                                                                         |
|--------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------|
| ADC                      | ADC             | Up to 2 units                                                                                                       |
|                          |                 | Resolution 12 bits                                                                                                  |
|                          |                 | <ul> <li>Sampling rate from 0.0625 MSPS to 1 MSPS</li> </ul>                                                        |
|                          |                 | Analog inputs                                                                                                       |
|                          |                 | <ul> <li>8 channels: (5 ch + 3 ch S/H)</li> </ul>                                                                   |
|                          |                 | Individual trigger per channel                                                                                      |
|                          |                 | <ul> <li>DNL, ± 1.0 LSB (Max.) [at VAIN = 0.0 V to AVDD, f<sub>CLK</sub> = 20 MHz]</li> </ul>                       |
|                          |                 | <ul> <li>INL, ± 4.0 LSB (Max.) [at VAIN = 0.0 V to AVDD, f<sub>CLK</sub> = 20 MHz]</li> </ul>                       |
|                          |                 | Power-down mode                                                                                                     |
|                          |                 | Two level of priority                                                                                               |
|                          |                 | <ul> <li>Round-robin management of simultaneous conversion requests with the same<br/>level of priority.</li> </ul> |
|                          |                 | DMA coupling                                                                                                        |
|                          |                 | Virtual channel capability                                                                                          |
| Multimedia               | LCD Controller  | <ul> <li>Programmable LCD Panel resolutions</li> </ul>                                                              |
|                          |                 | <ul> <li>Interface for 1 Port TFT LCD Panel:</li> </ul>                                                             |
|                          |                 | <ul> <li>18-bit digital (6 bits/color)</li> </ul>                                                                   |
|                          |                 | <ul> <li>– 24-bit digital (8 bits/color)</li> </ul>                                                                 |
|                          |                 | <ul> <li>Programmable frame buffer bits per pixel (bpp)</li> </ul>                                                  |
|                          |                 | <ul> <li>– 1, 2, 4, 8 bpp mapped through Color Palette to 18-bit LCD pixel</li> </ul>                               |
|                          |                 | <ul> <li>– 16, 18, bpp directly drive 18-bit LCD pixel</li> </ul>                                                   |
|                          |                 | <ul> <li>24 bpp directly drive 24-bit LCD pixel</li> </ul>                                                          |
|                          |                 | Hardware blink supported                                                                                            |
|                          |                 | Pulse Width Modulation module for LCD panel LED backlight brightness control                                        |
|                          |                 | <ul> <li>Power up and down sequencing supported</li> </ul>                                                          |
|                          |                 | Integrated DMA                                                                                                      |
| Security                 |                 | Checks the signature of the Secure Boot program                                                                     |
| 2                        |                 | Disable the JTAG I/F debugging function                                                                             |
|                          |                 | <ul> <li>64bit Chip-ID which can be read by Cortex-A7</li> </ul>                                                    |
| Debugging                |                 | ETM coupled with JTAG debugger                                                                                      |
| Interface                |                 | <ul> <li>Single Embedded Trace Buffer (32 KB) shared by Cortex-A7 and Cortex-M3 cores</li> </ul>                    |
|                          |                 | • Arm JTAG                                                                                                          |
|                          |                 | Arm SWD                                                                                                             |
| Power Supply             |                 | <ul> <li>Core Voltage: 1.15 V ± 0.05 V</li> </ul>                                                                   |
| Voltage                  |                 | • IO voltage: 3.3 V ± 0.3 V                                                                                         |
|                          |                 | <ul> <li>DDR IO voltage: 1.8 V ± 0.1 V; 1.5 V ± 0.075 V</li> </ul>                                                  |
| Operating<br>Temperature |                 | Junction temperature: -40°C to +110°C                                                                               |
| Packages                 |                 | • RZ/N1D:                                                                                                           |
|                          |                 | <ul> <li>– 400LFBGA, 17×17 mm, 0.8 mm pitch</li> </ul>                                                              |
|                          |                 | - 324LFBGA, 15×15 mm, 0.8 mm pitch                                                                                  |
|                          |                 | • RZ/N1S                                                                                                            |
|                          |                 |                                                                                                                     |
|                          |                 | - 324LFBGA, 15×15 mm, 0.8 mm pitch                                                                                  |
|                          |                 | – 196LFBGA, 12×12 mm, 0.8 mm pitch                                                                                  |
|                          |                 | • RZ/N1L                                                                                                            |
|                          |                 | 196LFBGA, 12×12 mm, 0.8 mm pitch                                                                                    |

Table 1.1Outline of Specifications (8/8)



# 1.2 SoC Block Diagram

Please refer to **Section 1.3, Function Comparison per Device Family and Package** about available functions according to the package.

### 1.2.1 RZ/N1D



Figure 1.1 Block Diagram of RZ/N1D



#### 1.2.2 RZ/N1S



Figure 1.2 Block Diagram of RZ/N1S



#### 1.2.3 RZ/N1L



Figure 1.3 Block Diagram of RZ/N1L



#### Function Comparison per Device Family and Package 1.3

| Hardware Features                    |                               | RZ/N1D              |                 | RZ/N1S          |           | RZ/N1L             |
|--------------------------------------|-------------------------------|---------------------|-----------------|-----------------|-----------|--------------------|
|                                      | Package Type:                 | 400BGA              | 324BGA          | 324BGA          | 196BGA    | 196BGA             |
| Processor Unit                       | Arm Cortex-A7                 | Di                  | ual             | Sin             | gle       | _                  |
|                                      | Arm Cortex-M3                 |                     | Available       |                 |           |                    |
| Memory Unit                          | 2 MB with ECC                 |                     |                 | Available       |           |                    |
|                                      | 4 MB with ECC                 | -                   | — Available     |                 |           |                    |
|                                      | DDR Memory Controller         | Avail               | able*1          |                 | _         |                    |
|                                      | Quad SPI                      | 1                   | ch              | 2 ch 1 ch*2     |           | ch* <sup>2</sup>   |
|                                      | SDIO/SD/eMMC                  |                     |                 | 2 ch            |           |                    |
|                                      | NAND Flash                    |                     |                 | Available       |           |                    |
| Networking                           | R-IN Engine & HWRTOS          |                     |                 | Available*5     |           |                    |
| elements                             | Ethernet Port                 | 5 ports             | 3 ports*3       | 5 ports         | 3 р       | orts* <sup>3</sup> |
|                                      | Independent GMAC              | Up to 2             | N/A*4           | Up to 2         | Up        | to 1* <sup>4</sup> |
|                                      | EtherCAT Slave Controller     |                     | ·               | Available*6 *7  |           |                    |
|                                      | SercosIII Slave Controller    |                     |                 | Available*6 *7  |           |                    |
|                                      | Advanced 5port Switch         | 5 ports (4 + 1)     | 4 ports (3 + 1) | 5 ports (4 + 1) | 3 ports   | (2 + 1)*7          |
|                                      | PRP                           | Optional            | —               | Available       |           | _                  |
|                                      | HSR Switch*5 *6               | Optional            |                 |                 |           |                    |
| Peripheral Group                     | ADC                           | 2 units             |                 | 1 unit          |           |                    |
|                                      | RTC                           | Available N/A       |                 |                 |           | N/A                |
|                                      | DMAC                          | 2 ch                |                 |                 |           |                    |
|                                      | UART                          | 8 ch                |                 |                 |           |                    |
|                                      | l <sup>2</sup> C              | 2 ch                |                 |                 |           |                    |
|                                      | Parallel bus Master & Slave*8 | Available SI        |                 |                 | Slave onl |                    |
|                                      | USB Host & Function           | Available           |                 |                 |           |                    |
|                                      | Mailbox                       | Available           |                 |                 | N/A       |                    |
|                                      | Watchdog for CA7              | Available, 2 Availa |                 | able, 1 N/A     |           |                    |
|                                      | Watchdog for CM3              | Available           |                 |                 |           |                    |
|                                      | SPI Master                    | 4 ch                |                 |                 |           |                    |
|                                      | SPI Slave                     | 2 ch                |                 |                 |           |                    |
|                                      | CAN                           | 2 ch                |                 |                 |           |                    |
|                                      | LCDC                          | Available           |                 |                 | N/A       |                    |
|                                      | Semaphore                     | Available           |                 |                 |           |                    |
|                                      | Timer block                   | 2 units             |                 |                 |           |                    |
|                                      | PWMTimer                      |                     |                 | Available       |           |                    |
| GPIO pin*9                           |                               | 170                 | 132             | 160             | 95        | 95                 |
| Security<br>functions <sup>*10</sup> |                               |                     | Opti            | onal            |           | -                  |

| Table 1.2 | Renesas CPU Subsystem Part Description   |
|-----------|------------------------------------------|
|           | Tenesas Ci O Subsystem i art Description |

Note 2. RZ/N1S-196 and RZ/N1L have up to 2 chip selects.

Note 3. Please refer to Restriction of Ethernet Interface Modes chapter for more details about N/A port numbers.

Note 4. GMAC2 is available via A5PSW in RZ/N1D-324, RZ/N1S-196 and RZ/N1L.

Note 5. HW-RTOS and HSR are not available simultaneously.

Note 6. SERCOSIII, ETHERCAT and HSR function are not available simultaneously.

Note 7. A5PSW, SERCOSIII and ETHERCAT function are not available simultaneously in RZ/N1S-196 and RZ/N1L.

Note 8. RZ/N1D-324 is not able to use 32-bit mode. RZ/N1S-196 and RZ/N1L are only able to use 8-bit mode and 2 external wait requests. RZ/N1S-196 is only able to use ALE serial mode in Master.

- Note 9. Shared with peripheral signals.
- Note 10. Please contact our sales office for information regarding the optional security functions.

# 1.4 List of Products

| Table 1.3 | List of Products |            |                  |         |           |
|-----------|------------------|------------|------------------|---------|-----------|
| Name      | P/N              | Package(s) | Main CPU         | PRP/HSR | Security  |
| RZ/N1D    | R9A06G032VGBG    | 400BGA     | Dual Cortex-A7   | —       | —         |
|           | R9A06G032EGBG    |            |                  |         | Available |
|           | R9A06G032VGBA    | 324BGA     |                  |         | _         |
|           | R9A06G032EGBA    |            |                  |         | Available |
|           | R9A06G032NGBG    | 400BGA     |                  | PRP/HSR | _         |
|           | R9A06G032PGBG    |            |                  |         | Available |
| RZ/N1S    | R9A06G033VGBA    | 196BGA     | Single Cortex-A7 | _       | _         |
|           | R9A06G033EGBA    |            |                  |         | Available |
|           | R9A06G033NGBG    | 324BGA     |                  | PRP     | _         |
|           | R9A06G033PGBG    |            |                  |         | Available |
| RZ/N1L    | R9A06G034VGBA    | 196BGA     | Cortex-M3        | _       | _         |



# 1.5 Pin Assignments

# 1.5.1 RZ/N1D BGA-400 Package

|    | A       | В       | с                   | D            | E               | F               | G              | н               | J               | к               | L               | М               | N              | Р             | R             | т               | U              | v                   | w              | Y            | _  |
|----|---------|---------|---------------------|--------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|---------------|---------------|-----------------|----------------|---------------------|----------------|--------------|----|
| 20 | GND     | GPIO75  | GPIO77              | GPIO36       | GPIO37          | GPIO42          | GPIO48         | GPIO53          | GPIO54          | GPIO59          | GPIO12          | GPIO18          | GPIO20         | GPIO62        | GPIO63        | GPIO90          | GPIO88         | GPIO86              | GPIO84         | GND          | 20 |
| 19 | GPIO78  | GPIO76  | GPIO74              | GPIO68       | GPIO38          | GPIO41          | GPIO45         | GPIO51          | GPIO56          | GPIO58          | GPIO13          | GPIO17          | GPIO64         | GPIO106       | GPIO91        | GPIO89          | GPIO87         | GPIO85              | GPIO93         | GPIO82       | 19 |
| 18 | GPIO30  | GPIO79  | GPIO73              | GPIO71       | GPIO66          | GPIO39          | GPIO44         | GPIO47          | GPIO52          | GPIO55          | GPIO19          | GPIO15          | GPIO22         | GPIO102       | GPIO107       | GPIO96          | GPIO95         | GPIO100             | GPIO80         | GPIO81       | 18 |
| 17 | GPIO27  | GPIO32  | GPIO34              | GPIO69       | GPIO70          | GPIO67          | GPIO40         | GPIO46          | GPIO49          | GPIO57          | GPIO16          | GPIO21          | GPIO104        | GPIO99        | GPIO98        | GPIO97          | GPIO105        | GPIO103             | GPIO92         | GPIO83       | 17 |
| 16 | GPIO24  | GPIO28  | GPIO29              | GPIO129      | GPIO128         | GPIO72          | GPIO65         | GPIO43          | GPIO50          | GND             | GPIO14          | GPIO23          | GPIO108        | GPIO101       | VDD11_C<br>A7 | GPIO120         | GPIO109        | GPIO118             | GPIO94         | GPIO117      | 16 |
| 15 | GPIO6   | GPIO8   | GPIO31              | GPIO33       | GPIO35          | GND             | GND            | GND             | RGMII5<br>_VDDQ | RGMII5<br>_VDDQ | GND             | GND             | VDD33          | GND           | VDD11_C<br>A7 | GPIO125         | GPIO126        | GPIO121             | GPIO116        | GPIO119      | 15 |
| 14 | GPIO5   | GPIO9   | GPIO10              | GPIO26       | RGMII3<br>_VDDQ | RGMII3<br>_VDDQ | VDD33          | RGMII4<br>_VDDQ | RGMII4<br>_VDDQ | GND             | RGMII2<br>_VDDQ | RGMII2<br>_VDDQ | VDD33          | GND           | GPIO124       | GPIO123         | GPIO122        | GPIO111             | GPIO115        | GPIO113      | 14 |
| 13 | GPIO2   | GPIO4   | GPI03               | GPIO11       | GPIO25          | GND             | VDD11          | GND             | VDD11           | VDD11           | GND             | VDD11           | GND            | VDD33         | GPIO127       | JTAG<br>_TDO    | JTAG<br>_TCK   | GPIO114             | GPIO112        | GPIO110      | 13 |
| 12 | GPIO0   | GPIO131 | GPIO1               | GPIO7        | RGMII1<br>_VDDQ | GND             | VDD11          | GND             | GND             | GND             | GND             | GND             | VDD11          | VDD33         | GND           | JTAG<br>_TRST_N | JTAG<br>_TDI   | JTAG<br>_TMS        | GPIO61         | GPIO60       | 12 |
| 11 | GPIO137 | GPIO135 | GPIO133             | GPIO132      | GPIO130         | RGMII1<br>_VDDQ | GND            | GND             | GND             | GND             | GND             | GND             | GND            | USB<br>_AVSS  | USB<br>_RREF  | USB<br>_AVDD    | USB<br>_VBUS   | MRESET              | MRESET<br>_OUT | USB<br>_GND  | 11 |
| 10 | GPIO139 | GPIO136 | GPIO138             | GPIO140      | GPIO134         | GND             | VDD33          | GND             | GND             | GND             | GND             | GND             | VDD11          | USB<br>_AVSS  | USB<br>_GND   | USB<br>_GND     | USB<br>_GND    | USB<br>_GND         | USB<br>_DM1    | USB<br>_DP1  | 10 |
| 9  | GPIO141 | GPIO143 | GPIO147             | GPIO144      | CTRSTBY<br>B    | VDD33           | VDD33          | VDD11           | GND             | GND             | GND             | GND             | VDD11          | GND           | USB<br>_VD33  | USB<br>_VD33    | USB<br>_GND    | USB<br>_GND         | USB<br>_DM2    | USB<br>_DP2  | 9  |
| 8  | GPIO145 | GPIO149 | GPIO142             | GPIO148      | ANF_VDD<br>_PRG | RTC_VDD<br>33   | GND            | VDD11           | VDD11           | DVSS            | DVDD            | VDD11           | GND            | VDD33         | ADC2<br>_AGND | ADC2<br>_AVDD   | ADC2<br>_IN6   | ADC2<br>_IN7        | ADC2<br>_IN8   | USB<br>_GND  | 8  |
| 7  | RTC_XI  | GPIO146 | RTC<br>_PWRGO<br>OD | GPIO152      | GPIO150         | GND             | VDD33          | DVDDQ           | GND             | DVSS            | DVDD            | DVDDQ           | VDD33          | TMC2          | THMODE        | ADC2<br>_VREFN  | ADC2<br>_VREFP | ADC2<br>_IN3        | ADC2<br>_IN2   | ADC2<br>_IN4 | 7  |
| 6  | RTC_XO  | GPIO151 | GPIO153             | GPIO154      | GPIO158         | GND             | VDD33          | GND             | DVDDQ           | DVDDQ           | DVDDQ           | DVDDQ           | GND            | CONFIG1       | CONFIG0       | ADC1<br>_AVDD   | ADC1<br>_VREFP | ADC1<br>_IN8        | ADC2<br>_IN1   | ADC2<br>_IN0 | 6  |
| 5  | GPIO155 | GPIO157 | GPIO159             | GPIO163      | GPIO162         | DDR<br>_DQ6     | GND            | GND             | GND             | DDR<br>_VREF    | GND             | DDR<br>_ADDR0   | GND            | DDR<br>_ADDR5 | CONFIG2       | ADC1<br>_AGND   | ADC1<br>_VREFN | ADC1<br>_IN4        | ADC1<br>_IN6   | ADC1<br>_IN7 | 5  |
| 4  | GPIO160 | GPIO156 | GPIO167             | GPIO165      | GND             | DDR<br>_DQ0     | DDR<br>_DQS_N0 | DDR<br>_DQ7     | DDR<br>_DQ5     | DDR<br>_MZQ     | DDR<br>_CS1     | DDR<br>_ADDR12  | DDR<br>_ADDR15 | DDR<br>_BA0   | DDR<br>_ADDR7 | DDR<br>_ADDR1   | TMC1           | ADC1<br>_IN3        | ADC1<br>_IN0   | ADC1<br>_IN2 | 4  |
| 3  | GPIO161 | GPIO169 | GPIO166             | GND          | DDR<br>_DQ4     | DDR<br>_DQS0    | DDR<br>_DM0    | DDR<br>_DQ1     | DDR<br>_DQ3     | GND             | DDR<br>_ADDR10  | DDR<br>_RAS     | DDR<br>_CAS    | DDR<br>_ADDR3 | DDR<br>_ADDR4 | DDR<br>_ADDR9   | DDR<br>_ADDR14 | DDR<br>_RESET_<br>N | GND            | ADC1<br>_IN1 | 3  |
| 2  | GPIO164 | GPIO168 | DDR<br>_DQ14        | DDR<br>_DQ8  | DDR<br>_DQ2     | DDR<br>_DM1     | DDR<br>_DQS_N1 | DDR<br>_DQ9     | DDR<br>_DQ15    | DDR<br>_CLKP    | DDR<br>_CLKEN   | DDR<br>_WE      | DDR<br>_ODT0   | DDR<br>_BA2   | DDR<br>_ADDR2 | DDR<br>_ADDR11  | DDR<br>_ADDR13 | GND                 | MCLK_XO        | GND          | 2  |
| 1  | GND     | GND     | DDR<br>_DQ12        | DDR<br>_DQ10 | GND             | DDR<br>_DQS1    | GND            | DDR<br>_DQ11    | DDR<br>_DQ13    | DDR<br>_CLKN    | GND             | DDR<br>_CS0     | DDR<br>_ODT1   | DDR<br>_BA1   | GND           | DDR<br>_ADDR6   | DDR<br>_ADDR8  | GND                 | MCLK_XI        | GND          | 1  |
|    | A       | В       | С                   | D            | E               | F               | G              | н               | J               | К               | L               | М               | N              | Р             | R             | т               | U              | V                   | W              | Y            |    |

| Figure 1.4             | RZ/N1D Pinout BGA-400 (Top View) |
|------------------------|----------------------------------|
| Tiguio I. <del>T</del> |                                  |

## 1.5.2 RZ/N1D BGA-324 Package

|    | A            | в            | С           | D                   | E               | F            | G               | н               | J               | к              | L              | м             | N             | Ρ               | R              | т               | U              | v            |    |
|----|--------------|--------------|-------------|---------------------|-----------------|--------------|-----------------|-----------------|-----------------|----------------|----------------|---------------|---------------|-----------------|----------------|-----------------|----------------|--------------|----|
| 18 | GND          | GPIO75       | GPIO77      | GPIO36              | GPIO41          | GPIO42       | GPIO46          | GPIO48          | GPIO51          | GPIO54         | GPIO64         | GPIO101       | GPIO107       | GPIO90          | GPIO88         | GPIO86          | GPIO84         | GND          | 18 |
| 17 | GPIO78       | GPIO76       | GPIO74      | GPIO66              | GPIO39          | GPIO44       | GPIO47          | GPIO52          | GPIO53          | GPIO56         | GPIO108        | GPIO99        | GPIO91        | GPIO89          | GPIO87         | GPIO85          | GPIO93         | GPIO82       | 17 |
| 16 | GPIO79       | GPIO69       | GPIO72      | GPIO68              | GPIO37          | GPIO40       | GPIO45          | GPIO50          | GPIO57          | GPIO58         | GPIO106        | GPIO96        | GPIO97        | GPIO95          | GPIO120        | GPIO100         | GPIO80         | GPIO81       | 16 |
| 15 | GPIO30       | GPIO33       | GPIO73      | GPIO70              | GPIO67          | GPIO38       | GPIO43          | GPIO49          | GPIO55          | GPIO102        | GPIO104        | GPIO98        | GPIO105       | VDD11_C<br>A7   | GPIO125        | GPIO103         | GPIO92         | GPIO83       | 15 |
| 14 | GPIO35       | GPIO28       | GPIO31      | GPIO128             | GPIO71          | GPIO65       | RGMII4<br>_VDDQ | GND             | GPIO59          | GPIO62         | GPIO63         | GPIO109       | GND           | VDD11_C<br>A7   | GPIO124        | GPIO126         | GPIO94         | GPIO115      | 14 |
| 13 | GPIO29       | GPIO32       | GPIO34      | GPIO129             | VDD33           | GND          | RGMII4<br>_VDDQ | RGMII5<br>_VDDQ | RGMII5<br>_VDDQ | VDD33          | VDD33          | GND           | GND           | GPIO123         | GPIO122        | GPIO118         | GPIO116        | GPIO113      | 13 |
| 12 | GPIO24       | GPIO27       | GPIO25      | GPIO26              | RGMII3<br>_VDDQ | GND          | VDD11           | GND             | GND             | VDD11          | GND            | VDD11         | VDD33         | GPIO127         | GPIO121        | GPIO117         | GPIO119        | GPIO114      | 12 |
| 11 | GPIO133      | GPIO131      | GPIO132     | GPIO130             | RGMII3<br>_VDDQ | VDD33        | GND             | GND             | GND             | GND            | GND            | VDD11         | VDD33         | JTAG<br>_TDO    | JTAG<br>_TDI   | GPIO111         | GPIO112        | GPIO110      | 11 |
| 10 | GPIO135      | GPIO137      | GPIO136     | GPIO134             | GND             | VDD11        | GND             | GND             | GND             | GND            | GND            | USB<br>_AVSS  | GND           | JTAG<br>_TRST_N | JTAG<br>_TMS   | JTAG<br>_TCK    | GPIO61         | GPIO60       | 10 |
| 9  | GPIO139      | GPIO138      | GPIO147     | GPIO142             | VDD33           | VDD33        | GND             | GND             | GND             | GND            | GND            | USB<br>_AVSS  | USB<br>_RREF  | USB<br>_AVDD    | USB<br>_VBUS   | MRESET          | MRESET<br>_OUT | USB<br>_GND  | 9  |
| 8  | GPIO141      | GPIO143      | GPIO140     | GPIO146             | ANF_VDD<br>_PRG | VDD33        | GND             | GND             | DVSS            | DVDD           | VDD11          | USB<br>_VD33  | USB<br>_VD33  | USB<br>_GND     | USB<br>_GND    | USB<br>_GND     | USB<br>_DM1    | USB<br>_DP1  | 8  |
| 7  | GPIO145      | GPIO149      | GPIO144     | CTRSTBY<br>B        | RTC_VDD<br>33   | VDD11        | GND             | DVDDQ           | DVSS            | DVDD           | VDD11          | GND           | VDD33         | CONFIG0         | USB<br>_GND    | USB<br>_GND     | USB<br>_DM2    | USB<br>_DP2  | 7  |
| 6  | RTC_XI       | GPIO148      | GPIO150     | RTC<br>_PWRGO<br>OD | GND             | VDD33        | VDD11           | DVDDQ           | DVDDQ           | DVDDQ          | DVDDQ          | VDD33         | TMC2          | ADC1<br>_AVDD   | ADC1<br>_VREFP | ADC1<br>_IN6    | ADC1<br>_IN8   | USB<br>_GND  | 6  |
| 5  | RTC_XO       | GPIO151      | GPIO154     | GND                 | DDR<br>_DQ6     | GND          | GND             | GND             | DDR<br>_VREF    | DDR<br>_ADDR0  | GND            | THMODE        | TMC1          | CONFIG2         | ADC1<br>_AGND  | ADC1<br>_VREFN  | ADC1<br>_IN4   | ADC1<br>_IN7 | 5  |
| 4  | GPIO152      | GPIO153      | GND         | DDR<br>_DQ0         | DDR<br>_DQS0    | DDR<br>_DQ1  | DDR<br>_DQ7     | DDR<br>_MZQ     | GND             | DDR<br>_ADDR12 | DDR<br>_BA0    | DDR<br>_ADDR5 | DDR<br>_ADDR7 | DDR<br>_ADDR1   | CONFIG1        | ADC1<br>_IN1    | ADC1<br>_IN2   | ADC1<br>_IN0 | 4  |
| 3  | GPIO155      | DDR<br>_DQ14 | DDR<br>_DQ4 | DDR<br>_DQS_N0      | DDR<br>_DM0     | DDR<br>_DQ3  | DDR<br>_DQ5     | GND             | DDR<br>_ADDR10  | DDR<br>_RAS    | DDR<br>_ADDR15 | DDR<br>_ADDR3 | DDR<br>_ADDR4 | DDR<br>_ADDR9   | DDR<br>_ADDR14 | DDR_<br>RESET_N | GND            | ADC1<br>_IN3 | 3  |
| 2  | DDR<br>_DQ12 | DDR<br>_DQ10 | DDR<br>_DQ2 | DDR<br>_DM1         | DDR<br>_DQS_N1  | DDR<br>_DQ9  | DDR<br>_DQ15    | DDR<br>_CLKP    | DDR<br>_CLKEN   | DDR<br>_WE     | DDR<br>_CAS    | DDR<br>_BA2   | DDR<br>_ADDR2 | DDR<br>_ADDR11  | DDR<br>_ADDR13 | GND             | MCLK_XO        | GND          | 2  |
| 1  | GND          | DDR<br>_DQ8  | GND         | DDR<br>_DQS1        | GND             | DDR<br>_DQ11 | DDR<br>_DQ13    | DDR<br>_CLKN    | GND             | DDR<br>_CS0    | DDR<br>_ODT0   | DDR<br>_BA1   | GND           | DDR<br>_ADDR6   | DDR<br>_ADDR8  | GND             | MCLK_XI        | GND          | 1  |
|    | А            | В            | С           | D                   | E               | F            | G               | н               | J               | к              | L              | М             | N             | Ρ               | R              | т               | U              | V            | 1  |

Figure 1.5 RZ/N1D Pinout BGA-324 (Top View)



## 1.5.3 RZ/N1S BGA-324 Package

|    | A      | в               | с               | D             | E               | F       | G               | н               | J               | к               | L               | м               | N            | Р             | R               | т            | U              | v            |    |
|----|--------|-----------------|-----------------|---------------|-----------------|---------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------|---------------|-----------------|--------------|----------------|--------------|----|
| 18 | GND    | GPIO69          | GND             | GPIO48        | GPIO55          | GPIO59  | GPIO12          | GPIO17          | GPIO20          | GND             | GPIO0           | GPIO2           | GPIO6        | GND           | GPIO88          | GPIO86       | GPIO84         | GND          | 18 |
| 17 | GPIO67 | GPIO68          | GPIO70          | GPIO50        | GPIO51          | GPIO57  | GND             | GPIO14          | GPIO19          | GPIO21          | GPIO1           | GPIO3           | GPIO8        | GPIO90        | GPIO89          | GPIO87       | GPIO85         | GPIO93       | 17 |
| 16 | GPIO66 | GPIO65          | GPIO64          | GPIO71        | GPIO53          | GPIO49  | GPIO56          | GPIO13          | GPIO18          | GPIO23          | GPIO5           | GPIO7           | GPIO9        | GPIO153       | GPIO91          | GPIO81       | GPIO82         | GPIO80       | 16 |
| 15 | GND    | GPIO62          | GPIO63          | GPIO72        | GPIO52          | GPIO54  | GPIO58          | GPIO15          | GPIO16          | GPIO22          | GPIO4           | GPIO11          | GPIO10       | GPIO154       | GPIO152         | GPIO151      | GPIO92         | GND          | 15 |
| 14 | GPIO43 | GPIO45          | GPIO46          | GPIO73        | VDD33           | VDD33   | RGMII5<br>_VDDQ | RGMII5<br>_VDDQ | RGMII2<br>_VDDQ | RGMII2<br>_VDDQ | RGMII1<br>_VDDQ | RGMII1<br>_VDDQ | VDD33        | GPIO155       | GPIO157         | GPIO150      | GPIO83         | GPIO94       | 14 |
| 13 | GPIO38 | GPIO39          | GPIO44          | GPIO47        | GND             | GND     | GND             | GND             | GND             | GND             | GND             | GND             | VDD33        | GPIO156       | GPIO158         | GPIO159      | MRESET<br>_OUT | GND          | 13 |
| 12 | GPIO36 | GPIO37          | GPIO41          | GPIO42        | RGMII4<br>_VDDQ | GND     | VDD11           | VDD11           | VDD11           | VDD11           | VDD11           | VDD11           | GND          | GND           | GND             | MRESET       | MCLK<br>_XO    | MCLK<br>_XI  | 12 |
| 11 | GND    | GPIO34          | GPIO33          | GPIO40        | RGMII4<br>_VDDQ | GND     | VDD11           | GND             | GND             | GND             | GND             | VDD11           | PLL<br>_AVDD | GND           | GND             | USB<br>_VBUS | USB<br>_GND    | USB<br>_GND  | 11 |
| 10 | GPIO32 | GPIO35          | GPIO31          | GPIO30        | RGMII3<br>_VDDQ | GND     | VDD11           | GND             | GND             | GND             | GND             | VDD11           | PLL<br>_AGND | USB<br>_AVDD  | USB<br>_RREF    | USB<br>_GND  | USB<br>_DM1    | USB<br>_DP1  | 10 |
| 9  | GPIO28 | GPIO27          | GPIO29          | GPIO25        | RGMII3<br>_VDDQ | GND     | VDD11           | GND             | GND             | GND             | GND             | VDD11           | VDD33        | USB<br>_VD33  | USB<br>_VD33    | USB<br>_GND  | USB<br>_DM2    | USB<br>_DP2  | 9  |
| 8  | GPIO24 | GPIO26          | GPIO77          | GND           | GND             | VDD33   | VDD11           | GND             | GND             | GND             | GND             | VDD11           | GND          | ADC1<br>_AVDD | ADC1<br>_VREFN  | ADC1<br>_IN7 | USB<br>_GND    | USB<br>_GND  | 8  |
| 7  | GND    | GPIO79          | GPIO76          | GPIO74        | GND             | VDD33   | VDD11           | VDD11           | VDD11           | VDD11           | VDD11           | VDD11           | GND          | ADC1<br>_AGND | ADC1<br>_VREFP  | ADC1<br>_IN2 | ADC1<br>_IN8   | ADC1<br>_IN6 | 7  |
| 6  | GPIO61 | GPIO78          | GPIO75          | GPIO133       | GND             | VDD33   | GND             | GND             | GND             | GND             | GND             | GND             | GND          | VDD33         | TMC2            | ADC1<br>_IN0 | ADC1<br>_IN1   | ADC1<br>_IN3 | 6  |
| 5  | GPIO60 | VDD33           | GPIO149         | RTC<br>_VDD33 | GND             | GND     | VDD33           | VDD33           | VDD33           | GND             | GND             | GND             | VDD33        | VDD33         | JTAG<br>_TRST_N | JTAG<br>_TDI | JTAG<br>_TMS   | ADC1<br>_IN4 | 5  |
| 4  | GND    | ANF_VDD<br>_PRG | RTC_PWR<br>GOOD | GPIO123       | GPIO125         | GPIO127 | GPIO129         | GPIO130         | GPIO131         | GPIO132         | GPIO134         | GPIO136         | CTRSTBY<br>B | CONFIG1       | TMC1            | JTAG<br>_TCK | GPIO148        | GND          | 4  |
| 3  | RTC_XO | GPIO120         | GPIO121         | GPIO122       | GPIO124         | GPIO126 | GPIO128         | GPIO106         | GPIO109         | GPIO112         | GPIO114         | GPIO135         | THMODE       | CONFIG0       | JTAG_TD<br>O    | GPIO145      | GPIO146        | GPIO147      | 3  |
| 2  | RTC_XI | GPIO119         | GPIO97          | GPIO98        | GPIO100         | GPIO102 | GPIO104         | GPIO105         | GPIO108         | GPIO111         | GPIO113         | GPIO116         | GPIO137      | GPIO138       | GPIO139         | GPIO142      | GPIO143        | GPIO144      | 2  |
| 1  | GND    | GPIO95          | GPIO96          | GND           | GPIO99          | GPIO101 | GPIO103         | GND             | GPIO107         | GPIO110         | GND             | GPIO115         | GPIO117      | GPIO118       | GND             | GPIO140      | GPIO141        | GND          | 1  |
|    | A      | В               | С               | D             | E               | F       | G               | н               | J               | к               | L               | М               | N            | Р             | R               | т            | U              | V            |    |

Figure 1.6 RZ/N1S Pinout BGA-324 (Top View)



## 1.5.4 RZ/N1S BGA-196 Package

|    | А          | в               | с       | D               | E               | F               | G               | н               | J               | к            | L             | М               | N            | Р            |    |
|----|------------|-----------------|---------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------|---------------|-----------------|--------------|--------------|----|
| 14 | GND        | GPIO70          | GND     | GPIO48          | GPIO51          | GPIO57          | GND             | GPIO3           | GPIO7           | GPIO8        | GND           | GPIO89          | GPIO87       | GND          | 14 |
| 13 | GPIO64     | GPIO68          | GPIO71  | GPIO50          | GPIO49          | GPIO56          | GPI00           | GPIO2           | GPIO6           | GPIO90       | GPIO86        | GPIO84          | GPIO81       | GPIO93       | 13 |
| 12 | GPIO63     | GPIO67          | GPIO72  | GPIO52          | GPIO54          | GPIO58          | GPIO1           | GPIO5           | GPIO9           | GPIO88       | GPIO91        | GPIO82          | GPIO80       | GPIO83       | 12 |
| 11 | GPIO66     | GPIO65          | GPIO69  | GPIO53          | GPIO55          | GPIO59          | GPIO4           | GPIO11          | GPIO10          | VDD33        | GPIO85        | GPIO92          | GPIO94       | GND          | 11 |
| 10 | GND        | GPIO45          | GPIO62  | GPIO73          | VDD33           | RGMII5<br>_VDDQ | RGMII5<br>_VDDQ | RGMII1<br>_VDDQ | RGMII1<br>_VDDQ | GND          | VDD11         | MRESET          | MCLK<br>_XO  | MCLK<br>_XI  | 10 |
| 9  | GPIO47     | GPIO43          | GPIO42  | GPIO44          | VDD11           | GND             | VDD11           | GND             | VDD11           | PLL<br>_AVDD | PLL<br>_AGND  | MRESET          | USB_VBU<br>S | USB<br>_GND  | 9  |
| 8  | GPIO46     | GPIO39          | GPIO38  | GPIO41          | RGMII4<br>_VDDQ | GND             | GND             | GND             | GND             | USB<br>_AVDD | USB<br>_RREF  | USB<br>_GND     | USB<br>_DM1  | USB<br>_DP1  | 8  |
| 7  | GND        | GPIO36          | GPIO37  | GPIO40          | RGMII4<br>_VDDQ | VDD11           | GND             | GND             | VDD11           | USB<br>_VD33 | USB<br>_VD33  | USB<br>_GND     | USB<br>_DM2  | USB<br>_DP2  | 7  |
| 6  | GPIO61     | GPIO77          | GPIO79  | GPIO76          | VDD33           | GND             | GND             | GND             | GND             | GND          | ADC1<br>_AVDD | ADC1<br>_VREFN  | USB<br>_GND  | USB<br>_GND  | 6  |
| 5  | GPIO60     | GPIO75          | GPIO78  | GPIO74          | VDD11           | GND             | VDD11           | VDD11           | GND             | VDD11        | ADC1<br>_AGND | ADC1<br>_VREFP  | ADC1<br>_IN8 | ADC1<br>_IN7 | 5  |
| 4  | GND        | RTC<br>_VDD33   | VDD33   | ANF_VDD<br>_PRG | VDD33           | GPIO105         | GPIO107         | GPIO112         | VDD33           | VDD33        | TMC2          | ADC1<br>_IN2    | ADC1<br>_IN0 | ADC1<br>_IN6 | 4  |
| 3  | RTC<br>_XO | RTC_PWR<br>GOOD | GPIO97  | GPIO95          | GPIO100         | GPIO103         | GPIO111         | GPIO115         | GPIO117         | CTRSTBY<br>B | CONFIG1       | TMC1            | ADC1<br>_IN4 | ADC1<br>_IN3 | 3  |
| 2  | RTC<br>_XI | GPIO98          | GPIO96  | GPIO102         | GPIO104         | GPIO108         | GPIO110         | GPIO114         | GPIO116         | THMODE       | CONFIG0       | JTAG<br>_TCK    | JTAG<br>_TMS | ADC1<br>_IN1 | 2  |
| 1  | GND        | GPIO99          | GPIO101 | GND             | GPIO106         | GPIO109         | GND             | GPIO113         | GPIO118         | GND          | JTAG<br>_TDO  | JTAG<br>_TRST_N | JTAG<br>_TDI | GND          | 1  |
|    | A          | В               | С       | D               | E               | F               | G               | Н               | J               | к            | L             | М               | N            | Р            |    |

Figure 1.7 RZ/N1S Pinout BGA-196 (Top View)



# 1.5.5 RZ/N1L BGA-196 Package

|    | A      | в      | с       | D       | E               | F               | G               | н               | J               | к            | L             | М               | N            | Р            |    |
|----|--------|--------|---------|---------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------|---------------|-----------------|--------------|--------------|----|
| 14 | GND    | GPIO70 | GND     | GPIO48  | GPIO51          | GPIO57          | GND             | GPIO3           | GPIO7           | GPIO8        | GND           | GPIO89          | GPIO87       | GND          | 14 |
| 13 | GPIO64 | GPIO68 | GPIO71  | GPIO50  | GPIO49          | GPIO56          | GPI00           | GPIO2           | GPIO6           | GPIO90       | GPIO86        | GPIO84          | GPIO81       | GPIO93       | 13 |
| 12 | GPIO63 | GPIO67 | GPIO72  | GPIO52  | GPIO54          | GPIO58          | GPIO1           | GPIO5           | GPIO9           | GPIO88       | GPIO91        | GPIO82          | GPIO80       | GPIO83       | 12 |
| 11 | GPIO66 | GPIO65 | GPIO69  | GPIO53  | GPIO55          | GPIO59          | GPIO4           | GPIO11          | GPIO10          | VDD33        | GPIO85        | GPIO92          | GPIO94       | GND          | 11 |
| 10 | GND    | GPIO45 | GPIO62  | GPIO73  | VDD33           | RGMII5<br>_VDDQ | RGMII5<br>_VDDQ | RGMII1<br>_VDDQ | RGMII1<br>_VDDQ | GND          | VDD11         | MRESET<br>_OUT  | MCLK<br>_XO  | MCLK<br>_XI  | 10 |
| 9  | GPIO47 | GPIO43 | GPIO42  | GPIO44  | VDD11           | GND             | VDD11           | GND             | VDD11           | PLL<br>_AVDD | PLL<br>_AGND  | MRESET          | USB_VBU<br>S | USB<br>_GND  | 9  |
| 8  | GPIO46 | GPIO39 | GPIO38  | GPIO41  | RGMII4<br>_VDDQ | GND             | GND             | GND             | GND             | USB<br>_AVDD | USB<br>_RREF  | USB<br>_GND     | USB<br>_DM1  | USB<br>_DP1  | 8  |
| 7  | GND    | GPIO36 | GPIO37  | GPIO40  | RGMII4<br>_VDDQ | VDD11           | GND             | GND             | VDD11           | USB<br>_VD33 | USB<br>_VD33  | USB<br>_GND     | USB<br>_DM2  | USB<br>_DP2  | 7  |
| 6  | GPIO61 | GPIO77 | GPIO79  | GPIO76  | VDD33           | GND             | GND             | GND             | GND             | GND          | ADC1<br>_AVDD | ADC1<br>_VREFN  | USB<br>_GND  | USB<br>_GND  | 6  |
| 5  | GPIO60 | GPIO75 | GPIO78  | GPIO74  | VDD11           | GND             | VDD11           | VDD11           | GND             | VDD11        | ADC1<br>_AGND | ADC1<br>_VREFP  | ADC1<br>_IN8 | ADC1<br>_IN7 | 5  |
| 4  | GND    | VDD33  | VDD33   | GND     | VDD33           | GPIO105         | GPIO107         | GPIO112         | VDD33           | VDD33        | TMC2          | ADC1<br>_IN2    | ADC1<br>_IN0 | ADC1<br>_IN6 | 4  |
| 3  | N.C.   | VDD33  | GPIO97  | GPIO95  | GPIO100         | GPIO103         | GPIO111         | GPIO115         | GPIO117         | CTRSTBY<br>B | CONFIG1       | TMC1            | ADC1<br>_IN4 | ADC1<br>_IN3 | 3  |
| 2  | GND    | GPIO98 | GPIO96  | GPIO102 | GPIO104         | GPIO108         | GPIO110         | GPIO114         | GPIO116         | THMODE       | CONFIG0       | JTAG<br>_TCK    | JTAG<br>_TMS | ADC1<br>_IN1 | 2  |
| 1  | GND    | GPIO99 | GPIO101 | GND     | GPIO106         | GPIO109         | GND             | GPIO113         | GPIO118         | GND          | JTAG<br>_TDO  | JTAG<br>_TRST_N | JTAG<br>_TDI | GND          | 1  |
|    | A      | В      | С       | D       | E               | F               | G               | н               | J               | к            | L             | М               | N            | Р            | 1  |

Figure 1.8 RZ/N1L Pinout BGA-196 (Top View)



# 1.6 Package Dimensions

#### 1.6.1 BGA-400 Package





#### 1.6.2 BGA-324 Package





#### 1.6.3 BGA-196 Package





### **REVISION HISTORY**

RZ/N1D Group, RZ/N1S Group, RZ/N1L Group Datasheet

|      |              |                   | Description                                                                                                                                                                                                        |
|------|--------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page              | Summary                                                                                                                                                                                                            |
| 0.50 | Mar 13, 2017 | _                 | First Edition issued                                                                                                                                                                                               |
| 0.80 | Oct 31, 2017 | 1                 | Features, revised                                                                                                                                                                                                  |
|      |              | 2                 | 1.1, Table 1.1 (1/9), modified                                                                                                                                                                                     |
|      |              | 3                 | 1.1, Table 1.1 (2/9): General Purpose I/O Ports $\rightarrow$ IO Multiplexing, modified. IO Multiplexing: Locations of IOs for Peripherals are selectable, added. DDR2/3 Controller: Description, modified.        |
|      |              | 4                 | 1,1, Table 1.1 (3/9): SD/SDIO/eMMC: Normal mode $\rightarrow$ Default mode, revised                                                                                                                                |
|      |              | 8                 | 1.1, Table 1.1 (7/9): SPI Master: ssi_clk $\rightarrow$ SPI_SCLK, corrected. SPI Slave: DMA Transmit and Receive transfer enabling by external event (rising or falling edge), deleted. CAN: 2× triggers, deleted. |
|      |              | 9                 | 1.1, Table 1.1 (8/9), modified                                                                                                                                                                                     |
|      |              | 11 to 13          | 1.2, Figure 1.1, 1.2, and 1.3, corrected                                                                                                                                                                           |
|      |              | 14                | 1.3, corrected and modified                                                                                                                                                                                        |
|      |              | 15                | 1.4, modified                                                                                                                                                                                                      |
|      |              | 16                | 1.5.1, VDD11 (R15 and R16) $\rightarrow$ VDD11_CA7                                                                                                                                                                 |
|      |              | 17                | 1.5.2, VDD11 (P14 and P15) $\rightarrow$ VDD11_CA7                                                                                                                                                                 |
|      |              | 16 and 17         | 1.5.1 and 1.5.2, TDO → JTAG_TDO, TCK → JTAG_TCK, TRST_N → JTAG_TRST_N, TDI → JTAG_TDI, TMS → JTAG_TMS, USB_AGND → USB_AVSS, USB_VDD33 → USB_VD33, DGND → DVSS, XTAL → MCLK_XO, EXTAL → MCLK_XI                     |
|      |              | 20                | 1.5.5, RTC_VDD33 $\rightarrow$ VDD33, RTC_PWRGOOD $\rightarrow$ VDD33, RTC_XO $\rightarrow$ N.C., RTC_XI $\rightarrow$ GND, ANF_VDD_33V $\rightarrow$ VDD33, ANF_VDD_PRG $\rightarrow$ GND                         |
| 0.90 | Dec 28, 2017 | 1, 7              | Features and 1.1 add trademarks                                                                                                                                                                                    |
|      |              | 1, 2, 9, 11 to 14 | Features, 1.1, 1.2, and 1.3, ARM $\rightarrow$ Arm, changed                                                                                                                                                        |
|      |              | 1                 | Features, Low Power Features: revised. Advanced real-time Ethernet features: Advanced 5 (4 + 1) Port Switch (A5PSW): Optional bypass switch, deleted                                                               |
|      |              | 2                 | 1.1, Table 1.1 (1/9): Cortex-A7: Dynamic frequency $\rightarrow$ Clock frequency scaling, changed. Cortex-A7 and Cortex-M3: Unaligned memory access supported, deleted                                             |
|      |              | 3                 | 1.1, Table 1.1 (2/9): DMAC: Undirectional transfer supported, deleted                                                                                                                                              |
|      |              | 3                 | 1.1, Table 1.1 (2/9): MSEBI: Address/data/control-data are multiplexed on data bus, added                                                                                                                          |
|      |              | 3                 | 1.1, Table 1.1 (2/9): DDR2/3 Controller: Programmable output slope in DDR2/3 and configurable on die termination $\rightarrow$ Programmable on die termination, modified.                                          |
|      |              | 4                 | 1.1, Table 1.1 (3/9): QSPI: revised                                                                                                                                                                                |
|      |              | 4                 | 1.1, Table 1.1 (3/9): SD/SDIO/eMMC: Designed to work with I/O cards, read-only cards, and read/write cards, Variable-length data transfers, Password protection of cards, deleted                                  |
|      |              | 7                 | 1.1, Table 1.1 (6/9): USB2.0 HOST: 1 dedicated port $\rightarrow$ 1 dedicated port + 1 configurable port (Host or Function), revised                                                                               |
|      |              | 7                 | 1.1, Table 1.1 (6/9): UART 4, 5, 6, 7, 8: Same as UART 1, 2, 3 with following features $\rightarrow$ In addition to UART 1, 2, 3, the following function is available, modified                                    |
|      |              | 8                 | 1.1, Table 1.1 (7/9): SPI 1, 2, 3, 4: Programmable RXD sampling logic with RXD sampling delays of up to 64 SPI_SCLK cycles $\rightarrow$ Programmable RXD sampling logic, modified                                 |
|      |              | 8                 | 1.1, Table 1.1 (7/9): I <sup>2</sup> C 1, 2: Handles bit and byte waiting at all bus speeds, deleted                                                                                                               |
|      |              | 9                 | 1.1, Table 1.1 (8/9): LCD Controller: description about resolutions, revised                                                                                                                                       |
|      |              | 9                 | 1.1, Table 1.1 (8/9): Clock Monitoring: from the PLL circuit or low speed on-chip oscillator $\rightarrow$ from the PLL circuit or on-chip oscillator, modified                                                    |
|      |              | 11                | 1.2, description, added                                                                                                                                                                                            |
|      |              | 11 to 13          | 1.2, Figure 1.1 to 1.3, modified                                                                                                                                                                                   |
|      |              | 16 to 19          | 1.5.1 to 1.5.4, ANF_VDD_33V $\rightarrow$ VDD33, modified                                                                                                                                                          |



|      |              |      | Description                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Rev. | Date         | Page | Summary                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| 0.95 | Oct 19, 2018 | All  | All sections, spelling, syntax errors and appearances are corrected, and expressions are modified properly                                                                                                                             |  |  |  |  |  |  |  |
|      |              | 1    | Beginning of product overview, description modified                                                                                                                                                                                    |  |  |  |  |  |  |  |
|      |              | 1    | Features, DMA (2 × DMA with 16 channels $\rightarrow$ 2 × DMA with 8 channels each), description modified                                                                                                                              |  |  |  |  |  |  |  |
|      |              | 1    | Features, Timer (6 × 16 bits + 2 × 32 bits → 16bit × 6ch, 32bit × 2ch), expression modified                                                                                                                                            |  |  |  |  |  |  |  |
|      | -            | 1    | Features, ADC (ADC @ 1 MHz $\rightarrow$ ADC (up to 1 MSPS)), description modified                                                                                                                                                     |  |  |  |  |  |  |  |
|      |              | 1    | Features, MSEBI (Parallel Bus Interface), description added                                                                                                                                                                            |  |  |  |  |  |  |  |
|      | -            | 1    | Features, Complement part (EtherCAT trademark), description modified                                                                                                                                                                   |  |  |  |  |  |  |  |
|      |              | 2    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (1/8), CPU (16 KB/16 KB $\rightarrow$ 16 KB (instruction)/16 KB (data)), expression modified                                                                        |  |  |  |  |  |  |  |
|      |              | 2    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (1/8), Watchdog, description modified                                                                                                                               |  |  |  |  |  |  |  |
|      |              | 3    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (2/8), Semaphore, description added                                                                                                                                 |  |  |  |  |  |  |  |
|      |              | 3    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (2/8), DDR2/3 Controller, description added                                                                                                                         |  |  |  |  |  |  |  |
|      |              | 4    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (3/8), Quad SPI (QSPI), description added                                                                                                                           |  |  |  |  |  |  |  |
|      |              | 4    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (3/8), SD/SDIO/eMMC (eMMC card interface $\rightarrow$ eMMC interface, ADMA $\rightarrow$ ADMA2), description modified                                              |  |  |  |  |  |  |  |
|      |              | 4    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (3/8), R-IN Engine, description modified                                                                                                                            |  |  |  |  |  |  |  |
|      |              | 5    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (4/8), Advanced 5 Port<br>Switch, description modified                                                                                                              |  |  |  |  |  |  |  |
|      |              | 6    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (5/8), SercosIII Slave Controller, description modified                                                                                                             |  |  |  |  |  |  |  |
|      |              | 7    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (6/8), Independent GMAC, description modified                                                                                                                       |  |  |  |  |  |  |  |
|      |              | 8    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (7/8), CAN 1, 2 (with record of bit $\rightarrow$ with data of bit), description modified                                                                           |  |  |  |  |  |  |  |
|      |              | 8    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (7/8), General Purpose Timers, expression modified                                                                                                                  |  |  |  |  |  |  |  |
|      |              | 9    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (8/8), Power Supply Voltage ( $3.3V \rightarrow 3.3 V \pm 0.3 V$ , 1.8 V; 1.5 V $\rightarrow$ 1.8 V $\pm$ 0.1 V; 1.5 V $\pm$ 0.075 V), others, description modified |  |  |  |  |  |  |  |
|      |              | 13   | 1.3 Function Comparison per Device Family and Package, Table 1.2 Renesas CPU Subsystem Part Description (Peripherals SoC $\rightarrow$ Peripheral Group), others, description modified                                                 |  |  |  |  |  |  |  |
|      |              | 20   | 1.6 Package Dimensions, 1.6.1 BGA-400 Package, figure modified                                                                                                                                                                         |  |  |  |  |  |  |  |
|      | -            | 21   | 1.6 Package Dimensions, 1.6.2 BGA-324 Package, figure modified                                                                                                                                                                         |  |  |  |  |  |  |  |
|      |              | 22   | 1.6 Package Dimensions, 1.6.3 BGA-196 Package, figure modified                                                                                                                                                                         |  |  |  |  |  |  |  |
| 1.00 | Mar 29, 2019 | All  | All sections, spelling, syntax errors and appearances are corrected, and expressions are modified properly                                                                                                                             |  |  |  |  |  |  |  |
|      | -            | 14   | 1.4 List of Products, Table 1.3 List of Products, RZ/N1D, description modified                                                                                                                                                         |  |  |  |  |  |  |  |
| 1.10 | May 29, 2020 | 1    | Features, Security functions, description added                                                                                                                                                                                        |  |  |  |  |  |  |  |
|      |              | 3    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (2/8), Direct Memory Access Controller (DMAC), description modified                                                                                                 |  |  |  |  |  |  |  |
|      |              | 4    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (3/8), Quad SPI (QSPI), description modified                                                                                                                        |  |  |  |  |  |  |  |
|      |              | 9    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (8/8), Security, description added                                                                                                                                  |  |  |  |  |  |  |  |



|      |              |      | Description                                                                                                                                    |
|------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page | Summary                                                                                                                                        |
| 1.10 | May 29, 2020 | 13   | 1.3 Function Comparison per Device Family and Package, Table 1.2 Renesas CPU Subsystem Part Description, Security functions, description added |
|      |              | 14   | 1.4 List of Products, Table 1.3 List of Products, Security, description added                                                                  |
| 1.20 | Sep 30, 2020 | 1    | Features, Peripherals, PMWTimer, description added                                                                                             |
|      |              | 8    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (7/8), PMWTimer, description added                                          |
|      |              | 10   | 1.2.1 RZ/N1D, Figure 1.1 Block Diagram of RZ/N1D, PMWTimer, figure modified                                                                    |
|      |              | 11   | 1.2.2 RZ/N1S, Figure 1.2 Block Diagram of RZ/N1S, PWMTimer, figure modified                                                                    |
|      |              | 12   | 1.2.3 RZ/N1L, Figure 1.3 Block Diagram of RZ/N1L, PWMTimer, figure modified                                                                    |
|      |              | 13   | 1.3 Function Comparison per Device Family and Package, Table 1.2 Renesas CPU<br>Subsystem Part Description, PWMTimer, description added        |
| 1.30 | Feb 28, 2021 | 5    | 1.1 Outline of Specifications, Table 1.1 Outline of Specifications (4/8), Advanced 5 Port<br>Switch, description modified                      |



#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:... www.renesas.com/contact/