

**SLG59H1342C**

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

**General Description**

Operating from a 2.7 V to 5.5 V power supply, the SLG59H1342C is a self-powered, high-performance, 70 mΩ nFET load switch designed for high-side power-rail applications up to 1.5 A. When ON, internal reverse-current protection will quickly open the switch in the event of a reverse-voltage condition is detected (a  $V_{OUT} > V_{IN} + 50$  mV condition opens the switch). When OFF, an internal back-to-back reverse-current blocking circuit prevents reverse path leakage current.

**Features**

- Integrated 1.5 A Continuous  $I_{DS}$  nFET Load Switch
- Integrated Low  $R_{DS\text{ON}}$  nFET switch: 70 mΩ
- Input Voltage: 2.7 V to 5.5 V
- Operating Temperature: -40 °C to 85 °C
- Resistor-adjustable Active Current Limit
  - ±10% accuracy for 0.27 A to 1.81 A Current Limit Thresholds
  - ±15% accuracy for < 0.27 A Current Limit Thresholds
- Open Drain FLT Signaling
- Input Over-Voltage Protection
- Absolute  $V_{IN}$  maximum voltage rating: 28 V<sub>DC</sub>
- Over-temperature Protection
- Under-Voltage Lockout
- True Reverse-Current Blocking
- Active Low ON signal control
- Low  $\theta_{JA}$ , 9-pin 1.21 mm x 1.21 mm, 0.4 mm pitch 9L WLCSP Packaging
- Pb-Free / Halogen-Free / RoHS compliant

**Block Diagram****Pin Configuration**

**9L WLCSP**  
(Laser Marking View)

**Applications**

- Fast Turn On/Off power rail switching
- Frequent wake & sleep power cycle
- Mobile devices and portable devices

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Pin Description

| Pin #  | Pin Name | Type   | Pin Description                                                                                                                                                                                                                                                                                                                                                                            |
|--------|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1, B1 | OUT      | MOSFET | Output terminal connection of the n-channel MOSFET. Capacitors used at OUT should be rated at a voltage higher than maximum input voltage ever present.                                                                                                                                                                                                                                    |
| A2, B2 | GND      | GND    | Ground connection. Connect this pin to system analog or power ground plane.                                                                                                                                                                                                                                                                                                                |
| A3, B3 | IN       | MOSFET | Input terminal connection of the n-channel MOSFET. Capacitors used at IN should be rated at a voltage higher than maximum input voltage ever present.                                                                                                                                                                                                                                      |
| C1     | FLT      | Output | An open drain output, FLT is asserted within $T_{FLT_{LOW}}$ when a current-limit condition is detected.                                                                                                                                                                                                                                                                                   |
| C2     | RSET     | Input  | A 1%-tolerance, metal-film resistor between 6.49 kΩ and 604 Ω sets the SLG59H1342C's active current limit. A 6.49 kΩ resistor sets the SLG59H1342C's active current limit to 0.16 A and a 604 Ω resistor sets the active current limit to 1.81 A. In addition, it is recommended to bypass the RSET pin to GND with a 10 pF capacitor.                                                     |
| C3     | ON       | Input  | A high-to-low transition on this pin initiates the operation of the SLG59H1342C. ON is an asserted LOW, level-sensitive CMOS input with $ON\_V_{IL} < 0.65$ V and $ON\_V_{IH} > 1.15$ V. While there is an internal pull-down circuit to GND (~14 MΩ), connect this pin directly to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller. |

## Ordering Information

| Part Number   | Type                     | Production Flow             |
|---------------|--------------------------|-----------------------------|
| SLG59H1342C   | WLCSP 9L                 | Industrial, -40 °C to 85 °C |
| SLG59H1342CTR | WLCSP 9L (Tape and Reel) | Industrial, -40 °C to 85 °C |

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Absolute Maximum Ratings

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                    | Description                                     | Conditions                                                                                                                              | Min. | Typ. | Max. | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                              | Power Switch Input Voltage                      |                                                                                                                                         | --   | --   | 28   | V    |
| V <sub>OUT</sub> to GND                                                                                                                                                                                                                                                                                                                                                                                      | Power Switch Output Voltage to GND              | Continuous                                                                                                                              | -0.3 | --   | 6    | V    |
| ON, FLT, RSET to GND                                                                                                                                                                                                                                                                                                                                                                                         | ON, FLT, and RSET Pin Voltages to GND           |                                                                                                                                         | -0.3 | --   | 6    | V    |
| T <sub>S</sub>                                                                                                                                                                                                                                                                                                                                                                                               | Storage Temperature                             |                                                                                                                                         | -65  | --   | 140  | °C   |
| ESD <sub>HBM</sub>                                                                                                                                                                                                                                                                                                                                                                                           | ESD Protection                                  | Human Body Model                                                                                                                        | 2000 | --   | --   | V    |
| ESD <sub>CDM</sub>                                                                                                                                                                                                                                                                                                                                                                                           | ESD Protection                                  | Charged Device Model                                                                                                                    | 1000 | --   | --   | V    |
| ESD <sub>SYS</sub>                                                                                                                                                                                                                                                                                                                                                                                           | IEC 61000-4-2 System ESD                        | Air Gap (V <sub>IN</sub> , V <sub>OUT</sub> , V <sub>ON</sub> to GND)                                                                   | 15   | --   | --   | kV   |
|                                                                                                                                                                                                                                                                                                                                                                                                              |                                                 | Contact (V <sub>IN</sub> , V <sub>OUT</sub> , V <sub>ON</sub> to GND)                                                                   | 8    | --   | --   | kV   |
| MSL                                                                                                                                                                                                                                                                                                                                                                                                          | Moisture Sensitivity Level                      |                                                                                                                                         |      |      | 1    |      |
| θ <sub>JA</sub>                                                                                                                                                                                                                                                                                                                                                                                              | Package Thermal Resistance, Junction-to-Ambient | 1.21 x 1.21 mm 9L WLCSP; Determined using a 0.5 in <sup>2</sup> , 1 oz. copper pad under each IN and OUT terminal and FR4 pcb material. | --   | 76   | --   | °C/W |
| MOSFET ID <sub>SPK</sub>                                                                                                                                                                                                                                                                                                                                                                                     | Peak Current from IN to OUT                     | Maximum pulsed switch current, pulse width < 1 ms, 1% duty cycle                                                                        | --   | --   | 2.1  | A    |
| Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. |                                                 |                                                                                                                                         |      |      |      |      |

## Electrical Characteristics

Typical values are at V<sub>IN</sub> = 5 V, C<sub>IN</sub> = 1 μF, C<sub>LOAD</sub> = 1 μF, and T<sub>A</sub> = 25 °C. Min/Max values are T<sub>A</sub> = -40 °C to 85 °C; unless otherwise noted.

| Parameter                | Description                                    | Conditions                                                                                                        | Min. | Typ. | Max. | Unit |
|--------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>IN</sub>          | Power Switch Input Voltage                     | -40 °C to 85 °C                                                                                                   | 2.7  | --   | 5.5  | V    |
| V <sub>IN(UVLO)</sub>    | V <sub>IN</sub> Undervoltage Lockout Threshold | V <sub>IN</sub> ↑                                                                                                 | --   | 2.45 | --   | V    |
|                          |                                                | V <sub>IN</sub> ↓                                                                                                 | --   | 2.25 | --   | V    |
| V <sub>IN(OVP)</sub>     | V <sub>IN</sub> Overvoltage Lockout Threshold  | V <sub>IN</sub> ↑                                                                                                 | 5.4  | 5.6  | 5.8  | V    |
|                          |                                                | V <sub>IN</sub> ↓                                                                                                 | --   | 5.3  | --   | V    |
| V <sub>IN(OVP)_HYS</sub> | V <sub>IN</sub> Overvoltage Lockout Hysteresis | V <sub>IN</sub> ↓                                                                                                 | --   | 300  | --   | mV   |
| t <sub>OVP</sub>         | OVP Response Time                              | V <sub>IN</sub> step from 5.5 V to 6 V; I <sub>DS</sub> = 0.5 A, C <sub>LOAD</sub> = 1 μF; T <sub>A</sub> = 25 °C | 1    | --   | 10   | μs   |
| I <sub>IN</sub>          | Power Switch Current (Pin A3, B3)              | When OFF, No load; V <sub>OUT</sub> = Open; V <sub>ON</sub> = 5 V                                                 | --   | 0.5  | 2    | μA   |
|                          |                                                | When ON, No load                                                                                                  | --   | 80   | 115  | μA   |
| I <sub>ON_LKG</sub>      | ON Pin Input Leakage                           | V <sub>ON</sub> = 0 V to 5 V                                                                                      | --   | --   | 1    | μA   |

## Electrical Characteristics (continued)

Typical values are at  $V_{IN} = 5$  V,  $C_{IN} = 1$  μF,  $C_{LOAD} = 1$  μF, and  $T_A = 25$  °C. Min/Max values are  $T_A = -40$  °C to 85 °C; unless otherwise noted.

| Parameter                          | Description                                    | Conditions                                                                                                         | Min. | Typ. | Max. | Unit |
|------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| R <sub>DS<sub>ON</sub></sub>       | ON Resistance                                  | $V_{IN} = 3.0$ V, $I_{DS} = 0.5$ A                                                                                 | --   | 90   | --   | mΩ   |
|                                    |                                                | $V_{IN} = 3.5$ V, $I_{DS} = 0.5$ A                                                                                 | --   | 80   | --   | mΩ   |
|                                    |                                                | $V_{IN} = 3.7$ V, $I_{DS} = 0.5$ A                                                                                 | --   | 75   | 105  | mΩ   |
|                                    |                                                | $V_{IN} = 4.0$ V, $I_{DS} = 0.5$ A                                                                                 | --   | 75   | --   | mΩ   |
|                                    |                                                | $V_{IN} = 4.5$ V, $I_{DS} = 0.5$ A                                                                                 | --   | 75   | --   | mΩ   |
|                                    |                                                | $V_{IN} = 5.0$ V, $I_{DS} = 0.5$ A                                                                                 | --   | 70   | 100  | mΩ   |
|                                    |                                                | $V_{IN} = 5.5$ V, $I_{DS} = 0.5$ A                                                                                 | --   | 70   | --   | mΩ   |
| MOSFET IDS                         | Current from IN to OUT                         | Continuous                                                                                                         | --   | --   | 1.5  | A    |
| I <sub>LIMIT</sub>                 | Active Current Limit, I <sub>ACL</sub>         | $V_{IN} = 5$ V; $R_{SET} = 2.1$ kΩ; $C_{IN} = 30$ μF; $C_{RSET} = 10$ pF; $V_{OUT} > 1.68$ V; $C_{LOAD} = 1$ μF    | 0.47 | 0.52 | 0.57 | A    |
|                                    |                                                | $V_{IN} = 5$ V; $R_{SET} = 1.07$ kΩ; $C_{IN} = 30$ μF; $C_{RSET} = 10$ pF; $V_{OUT} > 1.68$ V; $C_{LOAD} = 4.4$ μF | 0.92 | 1.02 | 1.12 | A    |
| T <sub>ACL</sub>                   | Active Current Limit Response Time             | $I_{DS} > I_{ACL}$ , $V_{OUT} \leq V_{IN}$                                                                         | --   | 7    | --   | μs   |
| T <sub>HACL</sub>                  | Hard Active Current Limit Response Time        | $I_{DS} > I_{ACL}$ , $V_{OUT} = 0$ V                                                                               | --   | 6    | --   | μs   |
| I <sub>FET_OFF</sub>               | MOSFET OFF Leakage Current                     | $V_{ON} = 5.5$ V; $V_{OUT} = 0$ V, $V_{IN} = 5.5$ V                                                                | --   | 0.5  | 4    | μA   |
| V <sub>RVD_T</sub>                 | Reverse-voltage Detect Threshold Voltage       | $V_{OUT} - V_{IN}$                                                                                                 | --   | 50   | --   | mV   |
| T <sub>RVD_T</sub>                 | Reverse-voltage Detect Threshold Response Time |                                                                                                                    | --   | 2    | --   | μs   |
| V <sub>RVD_HYS</sub>               | Reverse-voltage Detect Hysteresis              |                                                                                                                    | --   | 50   | --   | mV   |
| I <sub>REVERSE</sub>               | MOSFET Reverse Leakage Current                 | $V_{IN} = 0$ V, ON = HIGH, $V_{OUT} = 5.5$ V                                                                       | --   | 10   | --   | μA   |
| T <sub>ON_Delay</sub>              | ON Delay Time                                  | 90% ON to 10% $V_{OUT} \uparrow$ ; $V_{IN} = 5$ V; $R_{LOAD} = 100$ Ω, $C_{LOAD} = 1$ μF                           | --   | 1.1  | --   | ms   |
| T <sub>Total_ON</sub>              | Total Turn ON Time                             | 90% ON to 90% $V_{OUT} \uparrow$ ; $V_{IN} = 5$ V; $R_{LOAD} = 100$ Ω, $C_{LOAD} = 1$ μF                           | --   | 2.2  | --   | ms   |
| T <sub>RISE</sub>                  | $V_{OUT}$ Rise Time                            | 10% $V_{OUT}$ to 90% $V_{OUT} \uparrow$ ; $V_{IN} = 5$ V; $R_{LOAD} = 100$ Ω, $C_{LOAD} = 1$ μF                    | --   | 1.1  | --   | ms   |
| T <sub>OFF_Delay</sub>             | OFF Delay Time                                 | 10% ON to 90% $V_{OUT} \downarrow$ ; $V_{IN} = 5$ V; $R_{LOAD} = 100$ Ω, $C_{LOAD} = 1$ μF                         | --   | 10   | --   | μs   |
| T <sub>FALL</sub>                  | $V_{OUT}$ Fall Time                            | 90% $V_{OUT}$ to 10% $V_{OUT}$ ; ON = LOW-to-HIGH; $V_{IN} = 5$ V; $R_{LOAD} = 100$ Ω, $C_{LOAD} = 1$ μF           | --   | 250  | --   | μs   |
| T <sub>FLT<sub>LOW</sub></sub>     | $\overline{FLT}$ Assertion Time                | Abnormal Step Load Current event to $\overline{FLT} \downarrow$                                                    | --   | 8    | --   | ms   |
| $\overline{FLT}_{VOL}$             | $\overline{FLT}$ Output Low Voltage            | $I_{SINK} = 10$ mA; $V_{IN} = 5$ V;                                                                                | --   | 0.1  | 0.2  | V    |
|                                    |                                                | $I_{SINK} = 10$ mA; $V_{IN} = 3.5$ V;                                                                              | --   | 0.15 | 0.3  | V    |
| I <sub>FLT<sub>Leakage</sub></sub> | $\overline{FLT}$ Output High Leakage Current   | $V_{IN} = 5$ V; Switch is in On state                                                                              | --   | --   | 1    | μA   |

**Electrical Characteristics (continued)**

Typical values are at  $V_{IN} = 5$  V,  $C_{IN} = 1 \mu F$ ,  $C_{LOAD} = 1 \mu F$ , and  $T_A = 25$  °C. Min/Max values are  $T_A = -40$  °C to 85 °C; unless otherwise noted.

| Parameter            | Description                               | Conditions                | Min. | Typ. | Max. | Unit |
|----------------------|-------------------------------------------|---------------------------|------|------|------|------|
| ON_V <sub>IH</sub>   | High Input Voltage on $\overline{ON}$ pin | $V_{IN} = 2.7$ V to 5.5 V | 1.15 | --   | --   | V    |
| ON_V <sub>IL</sub>   | Low Input Voltage on $\overline{ON}$ pin  | $V_{IN} = 2.7$ V to 5.5 V | -0.3 | 0    | 0.65 | V    |
| THERM <sub>ON</sub>  | Thermal Protection Shutdown Threshold     |                           | --   | 150  | --   | °C   |
| THERM <sub>OFF</sub> | Thermal Protection Restart Threshold      |                           | --   | 130  | --   | °C   |

**Timing Parameter Details**

\*Rise and Fall Times of the ON Signal are 100 ns

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Typical Performance Characteristics

RDS<sub>ON</sub> vs. I<sub>DS</sub> and V<sub>IN</sub>RDS<sub>ON</sub> vs. Temperature and V<sub>IN</sub>

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

I<sub>ACL</sub> vs. R<sub>SET</sub> and V<sub>IN</sub>

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

I<sub>ACL</sub> vs. Temperature, V<sub>IN</sub>, and R<sub>SET</sub>

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Typical Turn ON Operation Waveforms



Figure 1. Typical Turn ON operation waveform for  $V_{IN} = 5$  V,  $R_{LOAD} = 100$  Ω,  $C_{LOAD} = 1$  μF



Figure 2. Typical Turn ON operation waveform for  $V_{IN} = 5$  V,  $R_{LOAD} = 100$  Ω,  $C_{LOAD} = 4.4$  μF

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Typical Turn OFF Operation Waveforms



Figure 3. Typical Turn OFF operation waveform for  $V_{IN} = 5$  V,  $R_{LOAD} = 100$  Ω,  $C_{LOAD} = 1$  μF



Figure 4. Typical Turn OFF operation waveform for  $V_{IN} = 5$  V,  $R_{LOAD} = 100$  Ω,  $C_{LOAD} = 4.4$  μF

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

Typical FLT Operation Waveforms

Figure 5. FLT assertion operation waveform for  $V_{IN} = 5$  V,  $R_{LOAD} = 4$  Ω,  $R_{SET} = 1.07$  kΩ,  $C_{LOAD} = 1$  μF



Figure 6. FLT de-assertion operation waveform for  $V_{IN} = 5$  V,  $R_{LOAD} = 4$  Ω,  $R_{SET} = 1.07$  kΩ,  $C_{LOAD} = 1$  μF

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Typical ACL Operation Waveforms



Figure 7. Typical ACL operation waveform for  $V_{IN} = 5$  V,  $R_{LOAD} = 3.9$  Ω,  $R_{SET} = 1.07$  kΩ,  $C_{LOAD} = 1$  μF

## Typical OVP Operation Waveforms



Figure 8. OVP Response operation waveform for  $V_{IN}$  step from 4 V to 6 V, no  $R_{LOAD}$ , no  $C_{LOAD}$

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP



Figure 9. Typical Overvoltage Protection operation waveform for  $V_{IN}$  step from 4 V to 6 V to 4 V, no  $R_{LOAD}$ , no  $C_{LOAD}$

**SLG59H1342C**

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

**SLG59H1342C Current Limiting Operation**

After power up the output current is initially limited to the Active Current Limit ( $I_{ACL}$ ) specification listed in the Electrical Characteristics table. The ACL monitor's response time is very fast and is triggered within a few microseconds to sudden (transient) changes in load current. When a load current overload is detected, the ACL monitor increases the FET resistance to keep the current from exceeding the power switch's  $I_{ACL}$  threshold. During active current-limit operation,  $V_{OUT}$  is also reduced by  $I_{ACL} \times RDS_{ON(ACL)}$ .

When a current-limit event is detected, the  $\overline{FLT}$  signal becomes asserted in approximately  $T_{FLT\_LOW}$  and the SLG59H1342C operates in constant current mode with the output current set by  $R_{SET}$  (see  $R_{SET}$ -Current Limit Table). The SLG59H1342C continues to operate in constant current mode indefinitely until the current-limit event has elapsed.

**SLG59H1342C  $\overline{FLT}$  Operation**

As previously stated in the Pin Description section, the open-drain  $\overline{FLT}$  output is asserted when an active-current limit (ACL) condition is detected. This output becomes asserted in  $T_{FLT\_LOW}$  upon the detection of a fault condition. If the  $ON$  pin is toggled LOW-to-HIGH while the  $FLT$  output is low, the  $FLT$  output is deasserted without delay.

**Setting the SLG59H1342C Output Current Limit with  $R_{SET}$** 

The current-limit operation of the SLG59H1342C begins by choosing the appropriate ±1%-tolerance  $R_{SET}$  value for the application. The recommended range for  $R_{SET}$  is:

$$6.49 \text{ k}\Omega \geq R_{SET} \geq 604 \text{ }\Omega$$

which corresponds to an output constant current limit in the following range:

$$0.16 \text{ A} \leq I_{ACL} \leq 1.81 \text{ A}$$

**Table 1: Setting Current Limit Threshold vs.  $R_{SET}$ ,  $C_{IN} = 30 \mu\text{F}$ ,  $C_{RSET} = 10 \text{ pF}$**

| $R_{SET} (\Omega)$ | Min. Current Limit (A) | Typ. Current Limit (A) | Max. Current Limit (A) | Recommended Max. $C_{LOAD} (\mu\text{F})$ |
|--------------------|------------------------|------------------------|------------------------|-------------------------------------------|
| 604                | 1.63                   | 1.81                   | 1.99                   | 220                                       |
| 680                | 1.45                   | 1.61                   | 1.77                   | 220                                       |
| 866                | 1.13                   | 1.26                   | 1.39                   | 220                                       |
| 1070               | 0.92                   | 1.02                   | 1.12                   | 220                                       |
| 1200               | 0.82                   | 0.91                   | 1.00                   | 220                                       |
| 1330               | 0.74                   | 0.82                   | 0.90                   | 220                                       |
| 1500               | 0.66                   | 0.73                   | 0.80                   | 220                                       |
| 1740               | 0.57                   | 0.63                   | 0.69                   | 220                                       |
| 2100               | 0.47                   | 0.52                   | 0.57                   | 220                                       |
| 2320               | 0.42                   | 0.47                   | 0.52                   | 10                                        |
| 2550               | 0.38                   | 0.43                   | 0.47                   | 4.4                                       |
| 2940               | 0.33                   | 0.37                   | 0.41                   | 2.2                                       |
| 3400               | 0.29                   | 0.32                   | 0.35                   | 2.2                                       |
| 4020               | 0.24                   | 0.27                   | 0.30                   | 1                                         |
| 4990               | 0.18                   | 0.21                   | 0.24                   | 1                                         |
| 6490               | 0.13                   | 0.16                   | 0.19                   | 0.47                                      |

**SLG59H1342C**

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

**Power Dissipation Considerations**

The junction temperature of the SLG59H1342C depends on factors such as board layout, ambient temperature, external air flow over the package, load current, and the  $R_{DS\text{ON}}$  generated voltage drop across each power MOSFET. While the primary contributor to the increase in the junction temperature of the SLG59H1342C is the power dissipation of its power MOSFETs, its power dissipation and the junction temperature in nominal operating mode can be calculated using the following equations:

$$PD_{\text{TOTAL}} = R_{DS\text{ON}} \times I_{DS}^2$$

where:

$PD_{\text{TOTAL}}$  = Total package power dissipation, in Watts (W)

$R_{DS\text{ON}}$  = Power MOSFET ON resistance, in Ohms (Ω)

$I_{DS}$  = Output current, in Amps (A)

and

$$T_J = PD_{\text{TOTAL}} \times \theta_{JA} + T_A$$

where:

$T_J$  = Die junction temperature, in Celsius degrees (°C)

$\theta_{JA}$  = Package thermal resistance, in Celsius degrees per Watt (°C/W) – highly dependent on pcb layout

$T_A$  = Ambient temperature, in Celsius degrees (°C)

In nominal operating mode, the SLG59H1342C's power dissipation can also be calculated by taking into account the voltage drop across the switch ( $V_{IN}$  -  $V_{OUT}$ ) and the magnitude of the switch's output current ( $I_{DS}$ ):

$$PD_{\text{TOTAL}} = (V_{IN} - V_{OUT}) \times I_{DS} \text{ or}$$

$$PD_{\text{TOTAL}} = (V_{IN} - (R_{LOAD} \times I_{DS})) \times I_{DS}$$

where:

$PD_{\text{TOTAL}}$  = Total package power dissipation, in Watts (W)

$V_{IN}$  = Switch input Voltage, in Volts (V)

$R_{LOAD}$  = Output Load Resistance, in Ohms (Ω)

$I_{DS}$  = Switch output current, in Amps (A)

$V_{OUT}$  = Switch output voltage, or  $R_{LOAD} \times I_{DS}$

In current-limit mode, the SLG59H1342C's power dissipation can be calculated by taking into account the voltage drop across the power switch ( $V_{IN}$ - $V_{OUT}$ ) and the magnitude of the output current in current-limit mode ( $I_{ACL}$ ):

$$PD = (V_{IN} - V_{OUT}) \times I_{ACL} \text{ or}$$

$$PD = (V_{IN} - (R_{LOAD} \times I_{ACL})) \times I_{ACL}$$

where:

$PD$  = Power dissipation, in Watts (W)

$V_{IN}$  = Input Voltage, in Volts (V)

$R_{LOAD}$  = Load Resistance, in Ohms (Ω)

$I_{ACL}$  = Output limited current, in Amps (A)

$V_{OUT}$  =  $R_{LOAD} \times I_{ACL}$

**SLG59H1342C**

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

**Layout Guidelines**

1. Since the VIN and VOUT pins dissipate most of the heat generated during high-load current operation, it is highly recommended to make power traces as short, direct, and wide as possible. A good practice is to make power traces with an absolute minimum widths of 15 mils (0.381 mm) per Ampere. A representative layout, shown in [Figure 10](#), illustrates proper techniques for heat to transfer as efficiently as possible out of the device;
2. To minimize the effects of parasitic trace inductance on normal operation, it is recommended to connect input  $C_{IN}$  and output  $C_{LOAD}$  low-ESR capacitors as close as possible to the SLG59H1342Cs VIN and VOUT pins;
3. The GND pin should be connected to system analog or power ground plane.

**SLG59H1342C Evaluation Board:**

4. A High Voltage GreenFET Evaluation Board for SLG59H1342C is designed according to the statements above and is illustrated on [Figure 10](#). Please note that evaluation board has Sense pads. They cannot carry high currents and dedicated only for  $RDS_{ON}$  evaluation.



**Figure 10. SLG59H1342C Evaluation Board**

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP



Figure 11. SLG59H1342C Evaluation Board Connection Circuit

### Basic EVB Configuration

1. Connect oscilloscope probes to VIN, VOUT, ON, etc.;
2. Turn on Power Supply and set desired  $V_{IN}$  from 2.7 V...5.5 V range;
3. Toggle ON signal High or Low to observe SLG59H1342C operation;

**Package Top Marking System Definition**



## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Package Drawing and Dimensions

9 Pin WLCSP Green Package 1.21x 1.21 mm



## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Recommended Landing Pattern



## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Recommended Reflow Soldering Profile

For successful reflow of the SLG59H1342C a recommended thermal profile is illustrated below:



Note: This reflow profile is for classification/preconditioning and are not meant to specify board assembly profile. Actual board assembly profiles should be developed based on specific process needs and board designs and should not exceed parameters depicted on figure above.

Please see more information on IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 0.553 mm<sup>3</sup> (nominal).

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

## Tape and Reel Specifications

| Package Type                               | # of Pins | Nominal Package Size [mm] | Max Units |         | Reel & Hub Size [mm] | Leader (min) |             | Trailer (min) |             | Tape Width [mm] | Part Pitch [mm] |
|--------------------------------------------|-----------|---------------------------|-----------|---------|----------------------|--------------|-------------|---------------|-------------|-----------------|-----------------|
|                                            |           |                           | per Reel  | per Box |                      | Pockets      | Length [mm] | Pockets       | Length [mm] |                 |                 |
| WLCSP9L<br>1.21 x 1.21<br>mm 0.4P<br>Green | 9         | 1.21 x 1.21 x<br>0.586    | 3,000     | 3,000   | 178 / 60             | 100          | 400         | 100           | 400         | 8               | 4               |

## Carrier Tape Drawing and Dimensions

| Package Type                               | Pocket BTM Length | Pocket BTM Width | Pocket Depth | Index Hole Pitch | Pocket Pitch | Index Hole Diameter | Index Hole to Tape Edge | Index Hole to Pocket Center | Tape Width | Tape Thickness |
|--------------------------------------------|-------------------|------------------|--------------|------------------|--------------|---------------------|-------------------------|-----------------------------|------------|----------------|
|                                            | A0                | B0               | K0           | P0               | P1           | D0                  | E                       | F                           | W          | T              |
| WLCSP 9L<br>1.21x 1.21<br>mm 0.4P<br>Green | 1.38              | 1.38             | 0.7          | 4                | 4            | 1.5                 | 1.75                    | 3.5                         | 8          | 0.2            |



Note: 1. Orientation in carrier: Pin1 is at upper left corner (Quadrant 1).

Refer to EIA-481 specification

## SLG59H1342C

A Reverse Blocking 70 mΩ, 1.5 A nFET  
Load Switch in 1.46 mm<sup>2</sup> WLCSP

### Revision History

| Date        | Version | Change                                                                                                                                                                      |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27-Jan-2023 | 1.02    | Updated Block Diagram and Pin description with C <sub>RSET</sub> recommendation<br>Updated I <sub>REVERSE</sub> condition for VIN = 0 V<br>Fixed typos in Layout Guidelines |
| 29-Aug-2022 | 1.01    | Fixed typo in Scope shots                                                                                                                                                   |
| 15-Jul-2022 | 1.0     | Production Release                                                                                                                                                          |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).