

## Complementary PWM signals overlap protection

### General Description

Renesas SLG7RN46386 is a low power and small form device. The SoC is housed in a 2mm x 3mm STQFN package which is optimal for using with small devices.

### Features

- Low Power Consumption
- Pb - Free / RoHS Compliant
- Halogen - Free
- STQFN - 20 Package

### Output Summary

6 Outputs - Push Pull 2X

### Pin Configuration



20-pin STQFN  
(Top View)

### Pin name

| Pin # | Pin name | Pin # | Pin name |
|-------|----------|-------|----------|
| 1     | VDD      | 11    | GND      |
| 2     | PIN2     | 12    | NC       |
| 3     | PIN3     | 13    | NC       |
| 4     | PIN4     | 14    | VDD2     |
| 5     | PIN5     | 15    | PIN15    |
| 6     | PIN6     | 16    | PIN16    |
| 7     | PIN7     | 17    | PIN17    |
| 8     | SCL      | 18    | PIN18    |
| 9     | SDA      | 19    | PIN19    |
| 10    | NC       | 20    | PIN20    |

## Complementary PWM signals overlap protection

## Block Diagram



## Complementary PWM signals overlap protection

## Pin Configuration

| Pin # | Pin Name | Type           | Pin Description                       | Internal Resistor |
|-------|----------|----------------|---------------------------------------|-------------------|
| 1     | VDD      | PWR            | Supply Voltage                        | --                |
| 2     | PIN2     | Digital Input  | Digital Input with Schmitt trigger    | 100kΩ pulldown    |
| 3     | PIN3     | Digital Input  | Digital Input with Schmitt trigger    | 100kΩ pulldown    |
| 4     | PIN4     | Digital Input  | Digital Input with Schmitt trigger    | 100kΩ pulldown    |
| 5     | PIN5     | Digital Input  | Digital Input with Schmitt trigger    | 100kΩ pulldown    |
| 6     | PIN6     | Digital Input  | Digital Input with Schmitt trigger    | 100kΩ pulldown    |
| 7     | PIN7     | Digital Input  | Digital Input with Schmitt trigger    | 100kΩ pulldown    |
| 8     | SCL      | Digital Input  | Digital Input without Schmitt trigger | floating          |
| 9     | SDA      | Digital Input  | Digital Input without Schmitt trigger | floating          |
| 10    | NC       | --             | Keep Floating or Connect to GND       | --                |
| 11    | GND      | GND            | Ground                                | --                |
| 12    | NC       | --             | Keep Floating or Connect to GND       | --                |
| 13    | NC       | --             | Keep Floating or Connect to GND       | --                |
| 14    | VDD2     | PWR            | Supply Voltage                        | --                |
| 15    | PIN15    | Digital Output | Push Pull 2X                          | floating          |
| 16    | PIN16    | Digital Output | Push Pull 2X                          | floating          |
| 17    | PIN17    | Digital Output | Push Pull 2X                          | floating          |
| 18    | PIN18    | Digital Output | Push Pull 2X                          | floating          |
| 19    | PIN19    | Digital Output | Push Pull 2X                          | floating          |
| 20    | PIN20    | Digital Output | Push Pull 2X                          | floating          |

## Ordering Information

| Part Number  | Package Type                            |
|--------------|-----------------------------------------|
| SLG7RN46386V | 20-pin STQFN                            |
| SLG7RN46386V | 20-pin STQFN - Tape and Reel (3k units) |

## Complementary PWM signals overlap protection

## Absolute Maximum Conditions

| Parameter                                                                  | Min.         | Max.     | Unit |    |
|----------------------------------------------------------------------------|--------------|----------|------|----|
| $V_{HIGH}$ to GND                                                          | -0.3         | 7        | V    |    |
| Voltage at Input Pin                                                       | GND-0.5V     | VDD+0.5V | V    |    |
| Maximum Average or DC Current Through $V_{DD}$ Pin                         | --           | 90       | mA   |    |
| Maximum Average or DC Current Through $V_{DD2}$ Pin                        | --           | 90       | mA   |    |
| Maximum Average or DC Current Through GND Pin<br>(Per chip side, (Note 1)) | --           | 100      | mA   |    |
| Maximum Average or DC Current<br>(Through pin)                             | Push-Pull 2x | --       | 22.1 | mA |
| Current at Input Pin                                                       | -1.0         | 1.0      | mA   |    |
| Input leakage (Absolute Value)                                             | --           | 1000     | nA   |    |
| Storage Temperature Range                                                  | -65          | 150      | °C   |    |
| Junction Temperature                                                       | --           | 150      | °C   |    |
| ESD Protection (Human Body Model)                                          | 2000         | --       | V    |    |
| ESD Protection (Charged Device Model)                                      | 1300         | --       | V    |    |
| Moisture Sensitivity Level                                                 |              | 1        |      |    |

Note 1 The GreenPAK's GND rail is divided in two sides. IOs 0 to 6, SCL, SDA are connected to one side and IOs 7 to 14 are connected to another side.

## Electrical Characteristics

| Symbol    | Parameter                                                  | Condition/Note                                               | Min.    | Typ. | Max.    | Unit |
|-----------|------------------------------------------------------------|--------------------------------------------------------------|---------|------|---------|------|
| $V_{DD}$  | Supply Voltage                                             |                                                              | 2.7     | 5    | 5.5     | V    |
| $V_{DD2}$ | Supply Voltage                                             |                                                              | 2.7     | 5    | 5.5     | V    |
| $T_A$     | Operating Temperature                                      |                                                              | -40     | 25   | 85      | °C   |
| $C_{VDD}$ | Capacitor Value at VDD                                     |                                                              | --      | 0.1  | --      | μF   |
| $C_{IN}$  | Input Capacitance                                          |                                                              | --      | 4    | --      | pF   |
| $I_Q$     | Quiescent Current                                          | Static inputs and floating outputs.<br>PIN8 and PIN9 are LOW | --      | 1    | --      | μA   |
| $V_O$     | Maximal Voltage Applied to any PIN in High-Impedance State |                                                              | --      | --   | VDD+0.3 | V    |
| $V_{IH}$  | HIGH-Level Input Voltage (Note 1)                          | Logic Input                                                  | 0.7xVDD | --   | VDD+0.3 | V    |
|           |                                                            | Logic Input with Schmitt Trigger                             | 0.8xVDD | --   | VDD+0.3 | V    |
| $V_{IL}$  | LOW-Level Input Voltage (Note 1)                           | Logic Input                                                  | GND-0.3 | --   | 0.3xVDD | V    |
|           |                                                            | Logic Input with Schmitt Trigger                             | GND-0.3 | --   | 0.2xVDD | V    |
| $V_{OH}$  | HIGH-Level Output Voltage (Note 1)                         | Push-Pull 2X, $I_{OH}=100\mu A$ at $VDD=2.5V$                | 2.443   | --   | --      | V    |
|           |                                                            | Push-Pull 2X, $I_{OH}=3mA$ at $VDD=3.3V$                     | 3.165   | --   | --      | V    |
|           |                                                            | Push-Pull 2X, $I_{OH}=5mA$ at $VDD=5.0V$                     | 4.821   | --   | --      | V    |
| $V_{OL}$  | LOW-Level Output Voltage (Note 1)                          | Push-Pull 2X, $I_{OL}=100\mu A$ , at $VDD=2.5V$              | --      | --   | 0.043   | V    |
|           |                                                            | Push-Pull 2X, $I_{OL}=3mA$ , at $VDD=3.3V$                   | --      | --   | 0.107   | V    |
|           |                                                            | Push-Pull 2X, $I_{OL}=5mA$ , at $VDD=5.0V$                   | --      | --   | 0.145   | V    |
| $I_{OH}$  | HIGH-Level Output Current (Note 1)                         | Push-Pull 2X, $V_{OH}=VDD-0.2V$ at $VDD=2.5V$                | 3.40    | --   | --      | mA   |
|           |                                                            | Push-Pull 2X, $V_{OH}=2.4V$ at $VDD=3.3V$                    | 16.54   | --   | --      | mA   |
|           |                                                            | Push-Pull 2X, $V_{OH}=2.4V$ at $VDD=5.0V$                    | 48.49   | --   | --      | mA   |
| $I_{OL}$  | LOW-Level Output Current (Note 1)                          | Push-Pull 2X, $V_{OL}=0.15V$ , at $VDD=2.5V$                 | 3.44    | --   | --      | mA   |
|           |                                                            | Push-Pull 2X, $V_{OL}=0.4V$ , at $VDD=3.3V$                  | 10.73   | --   | --      | mA   |
|           |                                                            | Push-Pull 2X, $V_{OL}=0.4V$ , at $VDD=5.0V$                  | 13.52   | --   | --      | mA   |

**Complementary PWM signals overlap protection**

|                  |                                        |                                                |      |      |      |           |
|------------------|----------------------------------------|------------------------------------------------|------|------|------|-----------|
| $R_{PULL\_DOWN}$ | Internal Pull Down Resistance (Note 1) | Pull down on PINs 2, 3, 4, 5, 6, 7             | --   | 100  | --   | $k\Omega$ |
| $T_{SU}$         | Startup Time                           | From VDD rising past $PON_{THR}$               | --   | 1.66 | 2.59 | ms        |
| $PON_{THR}$      | Power On Threshold                     | $V_{DD}$ Level Required to Start Up the Chip   | 1.60 | 1.85 | 2.07 | V         |
| $POFF_{THR}$     | Power Off Threshold                    | $V_{DD}$ Level Required to Switch Off the Chip | 0.97 | 1.23 | 1.46 | V         |

Note:

1. PINs 1 to 10 are powered from VDD and PINs 12 to 20 are powered from VDD2.
2. Guaranteed by Design.

## Complementary PWM signals overlap protection

### I2C Description

#### 1. I2C Basic Command Structure

Each command to the I2C Serial Communications block begins with a Control Byte. The bits inside this Control Byte are shown in Figure 1. After the Start bit, the first four bits are a control code, which can be set by the user in reg<1623:1620>. The Block Address is the next three bits (A10, A9, A8), which will define the most significant bits in the addressing of the data to be read ("1") or written ("0") by the command. This Control Byte will be followed by an Acknowledge bit (ACK).

With the exception of the Current Address Read command, all commands will have the Control Byte followed by the Word Address. The Word Address, in conjunction with the three address bits in the Control Byte, will define the specific data byte to be read or written in the command. Figure 1 shows this basic command structure.



Figure1. I2C Basic Command Structure

#### 2. I2C Serial General Timing

Shown in Figure 2 is the general timing characteristics for the I2C Serial Communications block.



Figure2. I2C Serial General Timing

## Complementary PWM signals overlap protection

### 3. I2C Serial Communications: Read and Write Commands

Following the Start condition from the master, the Control Code [4 bits], the block address [3 bits] and the R/W bit (set to "0"), is placed onto the bus by the Bus Master. After the I2C Serial Communications block has provided an Acknowledge bit (ACK) the next byte transmitted by the master is the Word Address. The Block Address is the next three bits, and is the higher order addressing bits (A10, A9, A8), which when added to the Word Address will together set the internal address pointer in the SLG7RN46386V to the correct data byte to be written. After the SLG7RN46386V sends another Acknowledge bit, the Bus Master will transmit the data byte to be written into the addressed memory location. The SLG7RN46386V again provides an Acknowledge bit and then the Bus Master generates a Stop condition. The internal write cycle for the data will take place at the time that the SLG7RN46386V generates the Acknowledge bit.



The Random Read command starts with a Control Byte (with R/W bit set to "0", indicating a write command) and Word Address to set the internal byte address, followed by a Start bit, and then the Control Byte for the read (exactly the same as the Byte Write command). The Start bit in the middle of the command will halt the decoding of a Write command, but will set the internal address counter in preparation for the second half of the command. After the Start bit, the Bus Master issues a second control byte with the R/W bit set to "1", after which the SLG7RN46386V issues an Acknowledge bit, followed by the requested eight data bits.



### 4. Chip reconfiguration

SLG7RN46386V has an ISP capability. This means that the chip internal blocks configuration may be changed on the fly or even re-programmed via I2C. If there is a need for temporary change of the chip configuration (it will be reset to the programmed configuration after the chip is reset or powered ON again) one should use Registers (A10, A9, A8 = "000"). To reprogram a configuration via I2C NVM should be accessed with A10, A9, A8 = "010". Please keep in mind that random byte write procedure is not supported, this may lead to incorrect chip configuration. Only page write procedure is supported.

## Complementary PWM signals overlap protection

## Package Top Marking



XXXXX - Part ID Field  
 L identifies the specific device configuration  
 DD - Date Code Field: Coded date of manufacture  
 LLL - Lot Code: Designates Lot #  
 C - Assembly Site/COO: Specifies Assembly Site/Country of Origin  
 RR - Revision Code: Device Revision

| Datasheet Revision | Programming Code Number | Lock Status | Checksum   | Part Code | Revision | Date       |
|--------------------|-------------------------|-------------|------------|-----------|----------|------------|
| 0.11               | 001                     | U           | 0xF98D549F | 46386     | AA       | 07/06/2023 |

Lock coverage for this part is indicated by  from one of the following options:

|                                     |                                 |
|-------------------------------------|---------------------------------|
| <input checked="" type="checkbox"/> | Unlocked                        |
| <input type="checkbox"/>            | Partly lock read                |
| <input type="checkbox"/>            | Partly lock write               |
| <input type="checkbox"/>            | Partly lock read and write      |
| <input type="checkbox"/>            | Partly lock read and lock write |
| <input type="checkbox"/>            | Lock read and partly lock write |
| <input type="checkbox"/>            | Read lock                       |
| <input type="checkbox"/>            | Write lock                      |
| <input type="checkbox"/>            | Lock read and write             |

The IC security bit is locked/set for code security for production unless otherwise specified. The Programming Code Number is not changed based on the choice of locked vs. unlocked status.

## Complementary PWM signals overlap protection

## Package Outlines



## Complementary PWM signals overlap protection

## Tape and Reel Specification

| Package Type             | # of Pins | Nominal Package Size [mm] | Max Units |         | Reel & Hub Size [mm] | Leader (min) |             | Trailer (min) |             | Tape Width [mm] | Part Pitch [mm] |
|--------------------------|-----------|---------------------------|-----------|---------|----------------------|--------------|-------------|---------------|-------------|-----------------|-----------------|
|                          |           |                           | per Reel  | per Box |                      | Pockets      | Length [mm] | Pockets       | Length [mm] |                 |                 |
| STQFN 20L 2x3mm 0.4P FCD | 20        | 2 x 3 x 0.55              | 3000      | 3000    | 178 / 60             | 100          | 400         | 100           | 400         | 8               | 4               |

## Carrier Tape Drawing and Dimensions

| Package Type             | Pocket BTM Length | Pocket BTM Width | Pocket Depth | Index Hole Pitch | Pocket Pitch | Index Hole Diameter | Index Hole to Tape Edge | Index Hole to Pocket Center | Tape Width |
|--------------------------|-------------------|------------------|--------------|------------------|--------------|---------------------|-------------------------|-----------------------------|------------|
|                          | A0                | B0               | K0           | P0               | P1           | D0                  | E                       | F                           | W          |
| STQFN 20L 2x3mm 0.4P FCD | 2.2               | 3.15             | 0.76         | 4                | 4            | 1.5                 | 1.75                    | 3.5                         | 8          |



## Recommended Reflow Soldering Profile

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 3.30 mm<sup>3</sup> (nominal). More information can be found at [www.jedec.org](http://www.jedec.org).

## Complementary PWM signals overlap protection

## Layout Guidelines

Exposed Pad  
(PKG face down)



Unit:  $\mu\text{m}$

Recommended Land Pattern  
(PKG face down)



**Complementary PWM signals overlap protection****Datasheet Revision History**

| Date       | Version | Change                        |
|------------|---------|-------------------------------|
| 03/14/2023 | 0.10    | New design for SLG46826 chip  |
| 07/06/2023 | 0.11    | Updated Device Revision Table |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).