**GreenPAK** ™ # **RZ/T2H Power Sequencer without IIC** ### **General Description** Renesas SLG7RN47598 is a low power and small form device. The SoC is housed in a 1.6mm x 2.0mm STQFN package which is optimal for using with small devices. #### **Features** - Low Power Consumption - Pb Free / RoHS Compliant - Halogen Free - STQFN 14 Package ## **Pin Configuration** 14-pin STQFN (Top View) ### **Output Summary** 5 Outputs - Push Pull 1X #### **Pin Name** | Pin# | Pin name | Pin# | Pin name | |------|----------|------|----------| | 1 | VDD | 8 | GND | | 2 | 5V_Q | 9 | NC | | 3 | SCL | 10 | RESET# | | 4 | SDA | 11 | GATE_D | | 5 | NC | 12 | GATE_C | | 6 | NC | 13 | GATE_B | | 7 | NC | 14 | GATE_A# | # **RZ/T2H Power Sequencer without IIC** ## **Block Diagram** # **RZ/T2H Power Sequencer without IIC** **Pin Configuration** | Pin# | Pin Name | Туре | Pin Description | Internal Resistor | |------|----------|----------------|---------------------------------------|-------------------| | 1 | VDD | PWR | Supply Voltage | - | | 2 | 5V_Q | Digital Input | Digital Input without Schmitt trigger | 1MΩ pulldown | | 3 | SCL | Digital Input | Keep Floating or Connect to GND | floating | | 4 | SDA | Digital Input | Keep Floating or Connect to GND | floating | | 5 | NC | | Keep Floating or Connect to GND | | | 6 | NC | | Keep Floating or Connect to GND | | | 7 | NC | | Keep Floating or Connect to GND | | | 8 | GND | GND | Ground | | | 9 | NC | | Keep Floating or Connect to GND | | | 10 | RESET# | Digital Output | Push Pull 1X | floating | | 11 | GATE_D | Digital Output | Push Pull 1X | floating | | 12 | GATE_C | Digital Output | Push Pull 1X | floating | | 13 | GATE_B | Digital Output | Push Pull 1X | floating | | 14 | GATE_A# | Digital Output | Push Pull 1X | floating | **Ordering Information** | Part Number | Package Type | |--------------|-----------------------------------------| | SLG7RN47598V | 14-pin STQFN - Tape and Reel (3k units) | ### **Absolute Maximum Conditions** | Parameter | Min. | Max. | Unit | | |--------------------------------------|-------------------------------|----------|-----------------------|----| | V <sub>HIGH</sub> to GND | | -0.3 | 7 | V | | Voltage at Input Pin | | GND-0.5V | V <sub>DD</sub> +0.5V | V | | Maximum Average or DC Cur | Maximum Average or DC Current | | | mΛ | | (Through V <sub>DD</sub> or GND pin) | ) | | 90 | mA | | Maximum Average or DC Current | Push-Pull 1x | | 11 | A | | (Through pin) | Push-Pull IX | | 11 | mA | | Current at Input Pin | | -1.0 | 1.0 | mA | | Input leakage Current (Absolute | Value) | | 1000 | nA | | Storage Temperature Rang | je | -65 | 150 | °C | | Junction Temperature | | | 150 | °C | | ESD Protection (Human Body N | 2000 | | V | | | ESD Protection (Charged Device | 1300 | | V | | | Moisture Sensitivity Level | | 1 | | | # **Electrical Characteristics** | Symbol | Parameter | Condition/Note | Min. | Тур. | Max. | Unit | |------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------|-------|-------------------------|------| | $V_{DD}$ | Supply Voltage | | 2.3 | 5.0 | 5.5 | V | | TA | Operating Temperature | | -40 | 25 | 85 | °C | | $C_{VDD}$ | Capacitor Value at V <sub>DD</sub> | | 0.1 | | | μF | | Cin | Input Capacitance | | | 4 | | pF | | lα | Quiescent Current | Static inputs and floating outputs. PINs 3 and 4 are HIGH. | | 1 | | μΑ | | Vo | Maximal Voltage Applied to any PIN in High-Impedance State | | | | V <sub>DD</sub> + 0.3 | V | | Vıн | HIGH-Level Input Voltage | Logic Input (Note 1) | 0.7x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | VIL | LOW-Level Input Voltage | Logic Input (Note 1) | GND-<br>0.3 | | 0.3x<br>V <sub>DD</sub> | V | | | Push-Pull 1X, I <sub>OH</sub> =1mA at V <sub>DD</sub> =2.5V | | 2.15 | | | V | | Vон | HIGH-Level Output Voltage | Push-Pull 1X, I <sub>OH</sub> =3mA at V <sub>DD</sub> =3.3V | 2.70 | | | V | | | | Push-Pull 1X, I <sub>OH</sub> =5mA at V <sub>DD</sub> =5.0V | 4.16 | | | V | | | LOW-Level Output Voltage | Push-Pull 1X, IoL=1mA, at VDD=2.5V | | | 0.103 | V | | Vol | | Push-Pull 1X, IoL=3mA, at VDD=3.3V | | | 0.218 | V | | | | Push-Pull 1X, IoL=5mA, at VDD=5.0V | | | 0.270 | V | | | HICH Lovel Output Current | Push-Pull 1X, VoH= VDD-0.2V at VDD=2.5V | 1.37 | | | mA | | Іон | HIGH-Level Output Current (Note 2) | Push-Pull 1X, VoH=2.4V at VDD=3.3V | 5.61 | | | mA | | | (Note 2) | Push-Pull 1X, VoH=2.4V at VDD=5.0V | 20.42 | | | mA | | | LOW-Level Output Current | Push-Pull 1X, VoL=0.15V, at VDD=2.5V | 1.52 | | | mΑ | | loL | (Note 2) | Push-Pull 1X, VoL=0.40V, at VDD=3.3V | 5.42 | | | mA | | | (Note 2) | Push-Pull 1X, VoL=0.40V, at VDD=5.0V | 7.36 | | | mA | | R <sub>PULL_DOWN</sub> | Internal Pull Down Resistance | Pull down on PIN 2 | | 1 | | МΩ | | T | Dolov timo | At temperature 25°C | 20.68 | 21.24 | 23.84 | μs | | T <sub>DLY0</sub> | Delay time | At temperature -40 +85°C (Note 3) | 20.34 | 21.24 | 26.76 | μs | | Tauv | Dolay time | At temperature 25°C | 14.78 | 15.12 | 15.54 | ms | | T <sub>DLY1</sub> | Delay time | At temperature -40 +85°C (Note 3) | 14.76 | 15.12 | 15.68 | ms | | Tauva | Dolay time | At temperature 25°C | 14.78 | 15.12 | 15.54 | ms | | T <sub>DLY2</sub> | Delay time | At temperature -40 +85°C (Note 3) | 14.76 | 15.12 | 15.68 | ms | # **RZ/T2H Power Sequencer without IIC** | T <sub>DLY3</sub> | Dolay time | At temperature 25°C | 49.28 | 50.12 | 51.19 | ms | |-------------------|------------------------------|-------------------------------------------------------|-------|--------|--------|----| | | Delay time | At temperature -40 +85°C (Note 3) | 49.21 | 50.12 | 51.66 | ms | | Т | Dolov timo | At temperature 25°C | 19.71 | 20.12 | 20.63 | ms | | T <sub>DLY4</sub> | Delay time | At temperature -40 +85°C (Note 3) | 19.68 | 20.12 | 20.82 | ms | | Т | T <sub>DLY5</sub> Delay time | At temperature 25°C | 14.78 | 15.12 | 15.54 | ms | | I DLY5 | | At temperature -40 +85°C (Note 3) | 14.76 | 15.12 | 15.68 | ms | | Т | Delay time | At temperature 25°C | 29.57 | 30.12 | 30.82 | ms | | T <sub>DLY6</sub> | Delay time | At temperature -40 +85°C (Note 3) | 29.52 | 30.12 | 31.10 | ms | | Т | Delay time | At temperature 25°C | 98.56 | 100.34 | 103.66 | ms | | T <sub>DLY7</sub> | Delay time | At temperature -40 +85°C (Note 3) | 97.94 | 100.34 | 109.82 | ms | | Tsu | Startup Time | From V <sub>DD</sub> rising past PON <sub>THR</sub> | ŀ | 1 | 2 | ms | | PONTHR | Power On Threshold | V <sub>DD</sub> Level Required to Start Up the Chip | 1.60 | 1.85 | 2.05 | V | | POFFTHR | Power Off Threshold | V <sub>DD</sub> Level Required to Switch Off the Chip | 0.85 | 1.25 | 1.50 | V | Note 1 No hysteresis. Note 2 DC or average current through any pin should not exceed value given in Absolute Maximum Conditions. Note 3 Guaranteed by Design. ### I<sup>2</sup>C Specifications | Symbol | Parameter | Condition/Note | Min. | Тур. | Max. | Unit | |------------------|-------------------------------------------|------------------------------|----------|------|------|------| | FscL | Clock Frequency, SCL | V <sub>DD</sub> = (2.35.5) V | | | 400 | kHz | | tLOW | Clock Pulse Width Low | V <sub>DD</sub> = (2.35.5) V | 1300 | | | ns | | tніgн | Clock Pulse Width High | V <sub>DD</sub> = (2.35.5) V | 600 | | | ns | | | Innut Filtor Chiko | $V_{DD} = 2.5V \pm 8\%$ | | | 95 | ns | | tı | Input Filter Spike Suppression (SCL, SDA) | $V_{DD} = 3.3V \pm 10\%$ | | | 95 | ns | | | Suppression (SCL, SDA) | $V_{DD} = 5.0V \pm 10\%$ | | | 111 | ns | | <b>t</b> AA | Clock Low to Data Out Valid | V <sub>DD</sub> = (2.35.5) V | | | 900 | ns | | t <sub>BUF</sub> | Bus Free Time between Stop and Start | V <sub>DD</sub> = (2.35.5) V | 1300 | | | ns | | thd_sta | Start Hold Time | V <sub>DD</sub> = (2.35.5) V | 600 | | | ns | | tsu_sta | Start Set-up Time | V <sub>DD</sub> = (2.35.5) V | 600 | | | ns | | thd_dat | Data Hold Time | V <sub>DD</sub> = (2.35.5) V | 0 | | | ns | | tsu_dat | Data Set-up Time | V <sub>DD</sub> = (2.35.5) V | 100 | | | ns | | t <sub>R</sub> | Inputs Rise Time | V <sub>DD</sub> = (2.35.5) V | | | 300 | ns | | tF | Inputs Fall Time | V <sub>DD</sub> = (2.35.5) V | | | 300 | ns | | tsu_sto | Stop Set-up Time | V <sub>DD</sub> = (2.35.5) V | 600 | | | ns | | tон | Data Out Hold Time | V <sub>DD</sub> = (2.35.5) V | 50 | | | ns | | Note 1 Timi | ing diagram can be found in the | Figure 2. | <u>.</u> | | | | ### **Chip Address** | HEX | BIN | DEC | |------|---------|-----| | 0x08 | 0001000 | 8 | ### **I2C Description** #### 1. I2C Basic Command Structure Each command to the I2C Serial Communications block begins with a Control Byte. The bits inside this Control Byte are shown in Figure 1. After the Start bit, the first four bits are a control code, which can be set by the user in reg<2027:2024>. The Block Address is the next three bits (A10, A9, A8), which will define the most significant bits in the addressing of the data to be read ("1") or written ("0") by the command. This Control Byte will be followed by an Acknowledge bit (ACK). With the exception of the Current Address Read command, all commands will have the Control Byte followed by the Word Address. The Word Address, in conjunction with the three address bits in the Control Byte, will define the specific data byte to be read or written in the command. Figure 1 shows this basic command structure. Figure 1. I2C Basic Command Structure #### 2. I2C Serial General Timing Shown in Figure 2 is the general timing characteristics for the I2C Serial Communications block. Figure 2. I2C Serial General Timing #### 3. I2C Serial Communications: Read and Write Commands Following the Start condition from the master, the Control Code [4 bits], the block address [3 bits] and the R/W bit (set to "0"), is placed onto the bus by the Bus Master. After the I2C Serial Communications block has provided an Acknowledge bit (ACK) the next byte transmitted by the master is the Word Address. The Block Address is the next three bits, and is the higher order addressing bits (A10, A9, A8), which when added to the Word Address will together set the internal address pointer in the SLG7RN47598 to the correct data byte to be written. After the SLG7RN47598 sends another Acknowledge bit, the Bus Master will transmit the data byte to be written into the addressed memory location. The SLG7RN47598 again provides an Acknowledge bit and then the Bus Master generates a Stop condition. The internal write cycle for the data will take place at the time that the SLG7RN47598 generates the Acknowledge bit. Figure 3. I2C Write Command The Random Read command starts with a Control Byte (with $R/\overline{W}$ bit set to "0", indicating a write command) and Word Address to set the internal byte address, followed by a Start bit, and then the Control Byte for the read (exactly the same as the Byte Write command). The Start bit in the middle of the command will halt the decoding of a Write command, but will set the internal address counter in preparation for the second half of the command. After the Start bit, the Bus Master issues a second control byte with the $R/\overline{W}$ bit set to "1", after which the SLG7RN47598 issues an Acknowledge bit, followed by the requested eight data bits. Figure 4. I2C Random Read Command ## **Package Top Marking** | Datasheet<br>Revision | Programming Code Number | Lock<br>Status | Checksum | Part Code | Revision | Date | |-----------------------|-------------------------|----------------|------------|-----------|----------|------------| | 0.11 | 001 | U | 0xE030C08D | | | 11/06/2024 | Lock coverage for this part is indicated by $\sqrt{\ }$ , from one of the following options: | <br>Unlocked | |----------------------------------| | Partly lock read (mode 1) | | Partly lock read2 (mode 2) | | Partly lock read2/write (mode 3) | | All lock read (mode 4) | | All lock write (mode 5) | | All lock read/write (mode 6) | The IC security bit is locked/set for code security for production unless otherwise specified. The Programming Code Number is not changed based on the choice of locked vs. unlocked status. # **Package Outlines** STQFN 14L 1.6 x 2.0 x 0.55 mm 0.4P FC Package IC Net Weight: 0.0045 g ### **Marking View** | Unit: mm | | | | | | | | | |----------|----------|------|-------|--------|----------|------|------|--| | Symbol | Min | Nom. | Max | Symbol | Min | Nom. | Max | | | Α | 0.50 | 0.55 | 0.60 | D | 1.95 | 2.00 | 2.05 | | | A1 | 0.005 | - | 0.050 | E | 1.55 | 1.60 | 1.65 | | | A2 | 0.10 | 0.15 | 0.20 | L | 0.25 | 0.30 | 0.35 | | | b | 0.13 | 0.18 | 0.23 | L1 | 0.35 | 0.40 | 0.45 | | | е | 0.40 BSC | | | S | 0.21 REF | | | | ## **Tape and Reel Specification** | Package<br>Type | | Nominal | Max | Max Units | | Leader (min) | | Trailer (min) | | Tape | Part | |---------------------------------------------|--------------|----------------------|----------|-----------|-------------------------|--------------|----------------|---------------|----------------|---------------|---------------| | | # of<br>Pins | Package Size<br>[mm] | per Reel | per Box | Reel & Hub<br>Size [mm] | Pockets | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] | | STQFN<br>14L<br>1.6x2mm<br>0.4P FC<br>Green | 14 | 1.6x2.0x0.55 | 3000 | 3000 | 178 / 60 | 100 | 400 | 100 | 400 | 8 | 4 | **Carrier Tape Drawing and Dimensions** | Package<br>Type | Pocket<br>BTM<br>Length | Pocket<br>BTM<br>Width | Pocket<br>Depth | Index<br>Hole<br>Pitch | Pocket<br>Pitch | Index<br>Hole<br>Diameter | Index<br>Hole to<br>Tape<br>Edge | Index<br>Hole to<br>Pocket<br>Center | Tape<br>Width | |-------------------------------------------|-------------------------|------------------------|-----------------|------------------------|-----------------|---------------------------|----------------------------------|--------------------------------------|---------------| | | A0 | В0 | K0 | P0 | P1 | D0 | E | F | W | | STQFN<br>14L 1.6x2<br>mm 0.4P<br>FC Green | 1.9 | 2.3 | 0.76 | 4 | 4 | 1.5 | 1.75 | 3.5 | 8 | ## **Recommended Reflow Soldering Profile** Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 2.64 mm<sup>3</sup> (nominal) for STQFN 14L Package. More information can be found at <a href="https://www.jedec.org">www.jedec.org</a>. # **RZ/T2H Power Sequencer without IIC** # **Layout Guidelines** Unit: um # **RZ/T2H Power Sequencer without IIC** **Datasheet Revision History** | Date | Version | Change | |------------|---------|-----------------------------------------------------------------------| | 04/23/2024 | 0.10 | New design | | 11/06/2024 | 0.11 | Changed Customer Project Name to "RZ/T2H Power Sequencer without IIC" | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.