# RENESAS

# RTKA211320DE0030BU

The RAA211320 is an integrated 30V, 2A synchronous buck regulator with current mode Constant On-Time (COT) control. It supports a wide input voltage range from 4.5V to 30V. The RTKA211320DE0030BU evaluation board provides a quick and comprehensive platform for evaluating the performance features of RAA211320 buck regulator.

### **Specifications**

The RTKA211320DE0030BU evaluation board is configured and optimized for the following operating conditions:

- Input voltage range: 4.5V to 30V
- Output voltage: 3.3V
- Up to 2A output current capability
- Operating temperature range: -40°C to +125°C

#### **Features**

- 4.5V to 30V input supply range
- Up to 2A output current
- Integrated high-side (125m $\Omega)$  and low-side (75m $\Omega)$  MOSFETs
- 400µA quiescent current
- Minimum on-time of 70ns
- Minimum off-time of 225ns
- 0.765V reference voltage with 2% accuracy
- PFM mode under light load condition
- Current mode Constant On-Time (COT) control with internal compensation
- Internal 0.8ms soft start time
- Protection: Low-Side Overcurrent (LSOC) limit, input Undervoltage Lockout (UVLO), Over-Temperature Protection (OTP), Output Undervoltage Protection (OUVP) with Hiccup Mode
- Accurate EN threshold
- 6 LD TSOT23 package



Figure 1. RTKA211320DE0030BU Circuit Diagram

# Contents

| 1. | Func  | tional Description                                                   | 3 |
|----|-------|----------------------------------------------------------------------|---|
|    | 1.1   | Operating Range                                                      | 3 |
|    | 1.2   | Connectors, Test Points, Selection Switches, and Jumper Descriptions | 3 |
|    | 1.3   | Recommended Equipment                                                | 4 |
|    | 1.4   | Quick Start Guide                                                    | 4 |
| 2. | Boar  | d Design                                                             | 5 |
|    | 2.1   | PCB Layout Guidelines                                                | 5 |
|    | 2.2   | RTKA211320DE0030BU Circuit Schematic                                 |   |
|    | 2.3   | Bill of Materials                                                    | 6 |
|    | 2.4   | Board Layout                                                         | 7 |
| 3. | Туріс | al Performance Graphs                                                | 8 |
| 4. | Orde  | ring Information                                                     | 9 |
| 5. | Revis | sion History                                                         | 9 |



# 1. Functional Description

The RTKA211320DE0030BU evaluation board provides a comprehensive and versatile platform to assess functionality and prototype an application with the integrated 30V, 2A synchronous buck regulator RAA211320. This board includes options for evaluating most of the features of the RAA211320 and has test points that facilitate probing.

# 1.1 Operating Range

The RTKA211320DE0030BU evaluates the RAA211320 with VIN from 4.5V to 30V and a continuous load of 2A. For proper functioning of the evaluation board, Renesas recommends operating the board within these specifications.

The inductance, capacitance, and feedback resistor values of the regulator were chosen for  $3.3V V_{OUT}$  and 475kHz switching frequency. You can replace these components with different values if a different operating condition is required.

EN is connected to VIN through a  $0\Omega$  resistor. You can also connect EN to an external logic voltage to enable and disable by disconnecting jumper JP1. Alternatively, you can replace R1 with an appropriate resistor to obtain V<sub>IN</sub> UVLO protection (JP1 connected between 2 and 3).

Updates on the FB resistor divider, inductor, and output capacitor may be required with changes in the operating load and output voltage.

# 1.2 Connectors, Test Points, Selection Switches, and Jumper Descriptions

The RTKA211320DE0030BU evaluation board includes I/O connectors, test points, a selection switch, and jumpers to provide a comprehensive and versatile platform for evaluating the RAA211320 (see Table 1).

| Reference Designator | Description                        |
|----------------------|------------------------------------|
| J1                   | Input voltage positive connection  |
| J2                   | Input voltage return connection    |
| J3                   | Output voltage positive connection |
| J4                   | Output voltage return connection   |
| TP1                  | VIN test point                     |
| TP2                  | Ground test point                  |
| ТР3                  | ENABLE test point                  |
| TP4                  | VSW test point                     |
| TP5                  | VOUTN test point                   |
| TP6                  | VOUT test point                    |
| TP7                  | Ground test point                  |
| TP8                  | Ground test point                  |
| JP1                  | Jumper pin for Enable/Disable      |

Table 1. Connectors, Test Points, Selection Switches, and Jumper Descriptions



#### 1.2.1 Enable

When JP1 is connected between terminals 2 and 3, VIN is connected to EN through a  $0\Omega$  resistor (R1). Connecting JP1 to terminals 1 and 2 causes EN to connect to ground, and the part disables.

The default VIN UVLO (R1 =  $0\Omega$ ) is set to 4.3V with a hysteresis of 350mV. To obtain programmable V<sub>IN</sub> UVLO protection, JP1 can be connected to terminals 2 and 3, and R1 is selected using Equation 1, where VIN<sub>UVLO</sub> is the required UVLO point. Choose R1 and R2 such that R1 || R2 is less than 10k $\Omega$ .

(EQ. 1) 
$$R1 = \left(\frac{VIN_{UVLO} - 1.3}{1.3}\right) \times 10^4$$

#### 1.2.2 Soft-Start

The RTKA211320DE0030BU is set for an internal soft-start of 0.8ms.

#### 1.2.3 Switching Frequency

The RTKA211320DE0030BU is set for a nominal switching frequency of 450kHz. Under light load conditions, the part operates in PFM mode (variable frequency).

#### 1.2.4 VOUT Programming

Program the output voltage by adjusting the values of the feedback resistors, R5 and R6 (see Equation 2), where  $V_{OUT}$  is the required output voltage.

(EQ. 2)  $\frac{R5}{R6} = \frac{V_{OUT} - 0.765}{0.765}$ 

### 1.3 Recommended Equipment

- Power supply that can deliver 4.5V or higher with at least 2A source current capability.
- Electronic load capable of sinking at least 2A current.
- 4-channel oscilloscope with voltage and current probes.

### 1.4 Quick Start Guide

Use the following Quick Setup Guide to configure and power-up the board for proper operation.

- 1. Set the power supply voltage to 30V and turn off the power supply. Connect the positive output of the power supply to J1 (VIN) and the negative output to J2 (GND).
- 2. Connect a jumper connector across jumper pins 2 and 3 (JP1). (Disconnect jumper connector if using external logic for enable.)
- 3. Connect an electronic load to J3 (V<sub>OUT</sub>) for the positive connection and J4 (GND) for the negative connection.
- 4. Place scope probes to VOUT (TP6), VSW (TP3), and/or other test points of interest.
- 5. Set the load current to 0.1A and turn on the power supply. The output voltage should be in regulation with nominal 3.3V output.
- 6. Slowly increase the load up to 2A. The output voltage should remain in regulation with nominal 3.3V output.
- 7. Slowly sweep VIN from 30V to 4.5V. The output voltage should remain in regulation with nominal 3.3V output.
- 8. Decrease the input voltage to 0V to shut down the regulator.

# 2. Board Design



Figure 2. RTKA211320DE0030BU Evaluation Board (Top)

### 2.1 PCB Layout Guidelines

The printed circuit board (PCB) layout is critical for proper operation of the RAA211320. Renesas recommends the following guidelines to achieve an optimal performance.

- Use a double-sided (two layer) PCB. 2oz copper. Use the bottom side as ground. Place the ceramic input capacitors on the same side of the PCB as the IC.
- Use a combination of a bulk capacitor and smaller ceramic capacitors with low ESL for input capacitors and place them as close as possible to the IC.
- Place bootstrap capacitors close to the IC between BST and SW pins on the same side of the PCB as the IC.
  Use a 0.1µF ceramic capacitor.
- Route the output voltage feedback signal away from SW and BST. Place feedback resistors close to the FB pin of the regulator.
- The copper area of the SW node should not be more than needed. Place the inductor close to regulator.
- Place an output capacitor close to the inductor.



# 2.2 RTKA211320DE0030BU Circuit Schematic



#### Figure 3. RTKA211320DE0030BU Schematic

#### 2.3 Bill of Materials

| Qty | Reference<br>Designator | Description                                                           | Manufacturer | Manufacturer<br>Part Number |
|-----|-------------------------|-----------------------------------------------------------------------|--------------|-----------------------------|
| 4   | J1, J2, J3, J4          | Brass Test Point Turret 0.150 Pad 0.100 Thole PCB<br>Depth < 0.078 in | Keystone     | 1502-1                      |
| 8   | TP1-TP8                 | Miniature White Test Point 0.100 Pad 0.040 Thole                      | Keystone     | 5002                        |
| 1   | C10                     | THV Series Aluminum Electrolytic Capacitor, 47µF, 20%, 50V, SMD       | Rubycon      | 50THV47M8X10.5              |
| 1   | L1                      | WE-HCI SMD High Current Inductor, 6.5µH, 20%                          | -            | 744314650                   |
| 3   | C6, C7, C8              | Ceramic Chip Cap, 22µF, 20%, 25V, 0805                                | Murata       | GRT21BR61E226MR13L          |
| 2   | C3, C9                  | Multilayer Cap, 0.1µF, 20%,50V,0603                                   | ТDК          | C1608X7R1H104M              |
| 1   | R2                      | DNP                                                                   |              |                             |
| 1   | R4                      | Thick Film Chip Resistor, 20, 1%, 1/10W, 0603                         | Panasonic    | ERJ-3EKF20R0V               |
| 1   | C4                      | Multilayer Cap, 0.1µF, 10%, 50V, 0603                                 | Various      | Generic                     |
| 0   | C5                      | DNP                                                                   |              |                             |
| 2   | R1, R3                  | Thick Film Chip Resistor, 0Ω, 1%, 1/16W, 0603                         | Various      | Generic                     |
| 1   | R6                      | Thick Film Chip Resistor, 10k, 1%, 1/16W, 0603                        | Various      | Generic                     |
| 1   | R5                      | Thick Film Chip Resistor, 33.2k, 1%, 1/16W, 0603                      | Various      | Generic                     |
| 1   | JP1                     | Three Pin Jumper, THOLE                                               | Generic      | JUMPER-3-100                |
| 1   | U1                      | 30V Input Voltage 2A Integrated Switching Regulator,<br>TSOT6         | Renesas      | RAA2113204GP3#JA0           |
| 2   | C1, C2                  | Ceramic Cap, 4.7µF,10%, 50V, 0805                                     | TDK          | C2012X7R1H475K125AC         |



## 2.4 Board Layout



Figure 4. Top Layer



Figure 5. Bottom Layer



# 3. Typical Performance Graphs

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_{\overline{A}}$  = +25°C, EN connected to VIN unless otherwise stated.



Figure 6. Efficiency vs Load Current







Figure 8. Start-Up, V<sub>IN</sub> = 12V, I<sub>OUT</sub> = 2A

Figure 9. Shutdown, V<sub>IN</sub> = 12V, I<sub>OUT</sub> = 2A



Figure 10. Load Transient (0A-2A)



# 4. Ordering Information

| Part Number        | Description                         |
|--------------------|-------------------------------------|
| RTKA211320DE0030BU | RAA211320 TSOT23-6 Evaluation Board |

# 5. Revision History

| I | Revision | Date        | Description      |
|---|----------|-------------|------------------|
|   | 1.00     | May 8, 2023 | Initial release. |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>