# RENESAS

## SLG51002C-EVB

SLG51002C Power GreenPAK Evaluation Board R1.1

SLG51002C Evaluation Board (EVB) provides programming, emulation, and testing functions for the SLG51002C. Working in pair with the Go Configure™ Software Hub it can be used as:

- standalone board
- with the GreenPAK Serial Debugger
- with the Power GreenPAK Development Motherboard

## Features

- LDO input and output connectors with Kelvin sense
- RF connectors for each LDO input and output channel
- GPIO connector
- GreenPAK Serial Debugger connector for quick debugging
- Power GreenPAK Development Motherboard connector for advanced prototyping



Figure 1. SLG51002C Evaluation Board

# Contents

| Functional Description |                                                                    |                                             |
|------------------------|--------------------------------------------------------------------|---------------------------------------------|
| Wor                    | king with the SLG51002C Evaluation Board                           | 6                                           |
| 2.1                    | Using GreenPAK Serial Debugger with Evaluation Board               | 6                                           |
| 2.2                    | Precise Measurements Using Evaluation Board                        | 8                                           |
| 2.3                    | Using Power GreenPAK Development Motherboard with Evaluation Board | 9                                           |
| Orde                   | ering Information                                                  | 12                                          |
| Revi                   | sion History                                                       | 13                                          |
| Eval                   | uation Board Documentation                                         | 14                                          |
| A.1                    | Schematic                                                          | 14                                          |
| A.2                    | BOM                                                                | 16                                          |
|                        | Worl<br>2.1<br>2.2<br>2.3<br>Orde<br>Revi<br>Eval<br>A.1           | Working with the SLG51002C Evaluation Board |

# Figures

| Figure 1. SLG51002C Evaluation Board                                                                      | 1  |
|-----------------------------------------------------------------------------------------------------------|----|
| Figure 2. Pin Location of LDO Input/Output with Kelvin Functions Pins, GPIO Pins, GSD Connector on        |    |
| Evaluation Board                                                                                          | 4  |
| Figure 3. Pin Location of SMB Measurement Connectors on Evaluation Board                                  | 4  |
| Figure 4. Input/Output Force LDO Pins with Kelvin Functions                                               | 5  |
| Figure 5. Connecting GSD Board to Evaluation Board                                                        | 6  |
| Figure 6. Evaluation Board with GreenPAK Serial Debugger                                                  |    |
| Figure 7. V <sub>DDLV</sub> Level Settings for I <sup>2</sup> C in Go Configure <sup>™</sup> Software Hub | 7  |
| Figure 8. GSD Debugging Setup                                                                             | 8  |
| Figure 9. Bottom Side of the Evaluation Board                                                             | 8  |
| Figure 10. Inserting Evaluation Board on PGP_DM                                                           |    |
| Figure 11. LEDs Location on PGP_DM                                                                        | 10 |
| Figure 12. Evaluation Board Area on the PGP_DM                                                            | 10 |
| Figure 13. PGP_DM Debugging Setup                                                                         | 11 |
| Figure 14. PGP_DM and SLG51002C-EVB GPIO Connector Pinout Correspondence                                  | 11 |
| Figure 15. SLG51002C - Power Section Schematic                                                            | 14 |
| Figure 16. SLG51002C - GPIO Section Schematic                                                             | 14 |
| Figure 17. Connectors on the Bottom Layer for Connecting EVB to PGP_DM                                    | 15 |
| Figure 18. Board ID                                                                                       | 15 |

# Tables

| Table 1. Recommended Operating Conditions     | 5 |
|-----------------------------------------------|---|
| Table 2. Brief I <sup>2</sup> C Specification |   |

# 1. Functional Description

SLG51002C Evaluation Board provides connection between an IC and the following two devices for programming, emulation, and testing functions:

- Power GreenPAK Development Motherboard (PGP\_DM)
- GreenPAK Serial Debugger (GSD).

This Evaluation Board can be used to apply the Power GreenPAK IC to the custom design with a minimum of additional tools. The Evaluation Board has the following connectors, shown in Figure 2 and Figure 3:

- Input Force (power) pins for LDO channels of the SLG51002C
- Output Force (power) pins for LDO channels of the SLG51002C
- Input Sense (Kelvin) pins for input voltage measurements
- Output Sense (Kelvin) pins for output voltage measurements
- Connector for GPIO signals
- Connector for the GreenPAK Serial Debugger
- Several ground pins distributed across the board.

Figure 2 shows the main points to connect supply voltage to LDOs, LDOs output load, GPIO signals, and GSD connector. Figure 3 shows the points for more accurate measurements using SMB connectors.

Input Force pins are designed to provide input voltage to the LDO.

Output Force pins are designed for connection to the load, external circuit, and others.

Pin headers have power lines marked with the "F" suffix. For example, for positive power lines there are "VDD" – force line for the V<sub>DD</sub> pin, "I3F" – force line for the input channel 3, "O3F" – force line for the output channel 3, while for negative power lines there is "G\_F" – force line for ground.

The Evaluation Board can be connected to the main Development Motherboard or directly by the pin headers. The first option is standard for users and the second option allows to shorten the path from the source/sink connected to the pin headers to the device under test (DUT) IC. This connection can be used for more accurate parameters testing of the DUT IC, such as Power Supply Rejection Ratio (PSRR), transient response, and others.

Input/Output Sense pins are designed for precise voltage measurements and to eliminate voltage drop caused by the load current across the PCB polygons, between the connector pins and the IC pads. Also, they can be used as a voltage sense for more accurate voltage control near the SLG51002C. They are marked on the board with the "S" suffix. For example, "VDD\_S", 'I3S', "O3S" – for positive sense lines and "G\_S" – for negative sense lines. It is important to connect only the measuring equipment to these pins that consumes low current, otherwise, by connecting high load current, these signal lines may burn out.

GPIO signals connector is designed for interacting with external circuits, making external pull-up or pull-down pin function, inject signals, and others.

GreenPAK Serial Debugger connector is designed to connect the GSD board that allows to emulate the IC through the Go Configure<sup>™</sup> Software Hub for further custom design evaluation. This is a "light" version of the tool to interact with the IC. The more advanced tool is the Power GreenPAK Development Motherboard. Connectors for the PGP\_DM are located on the bottom side of the Evaluation Board and not shown in Figure 1.

Ground pins are located across the PCB and designed for convenient signal connections to the board.

Board limitations are determined by the SLG51002C. Recommended input voltage range for LDO channels and GPIO inputs are described in Table 1.



Figure 2. Pin Location of LDO Input/Output with Kelvin Functions Pins, GPIO Pins, GSD Connector on Evaluation Board



Input and Output Sense Pins

Figure 3. Pin Location of SMB Measurement Connectors on Evaluation Board

RENESAS

| Parameter                                                                                    | Min              | Мах               | Unit            |   |
|----------------------------------------------------------------------------------------------|------------------|-------------------|-----------------|---|
| Power Supply Voltage on V <sub>DD</sub> Pin                                                  |                  | 2.8               | 5.0             | V |
| Power Supply Voltage on V <sub>DDIO</sub> Pin                                                |                  | 1.2               | V <sub>DD</sub> | V |
| Power Supply Voltage on $V_{\text{IN1-2}},V_{\text{IN3}},V_{\text{IN4}},V_{\text{IN5}}$ Pins | 1.7              | 5.0               | V               |   |
| Dower Supply Veltage on V V V Dine                                                           | LDO Mode         | 0.8               | 1.5             | V |
| Power Supply Voltage on $V_{IN6}$ , $V_{IN7}$ , $V_{IN8}$ Pins                               | Load Switch Mode | 0.5               | 1.4             | V |
| Voltage on GPIO5_SDA and GPI6_SCL Pins                                                       | 0                | V <sub>DDIO</sub> | V               |   |
| Voltage on GPIO1 to GPIO4 Pins                                                               | -0.3             | V <sub>DDIO</sub> | V               |   |
| Voltage on CS Pin                                                                            | -0.3             | V <sub>DD</sub>   | V               |   |
| Operating Ambient Temperature Range                                                          | -40              | +85               | °C              |   |

## Table 1. Recommended Operating Conditions

Figure 4 demonstrates connections between connectors and LDO channels of the IC. Sense lines (also, connectors) are designed only for the measuring equipment and cannot be used for power distribution. Otherwise, Kelvin functions may burn out on the PCB and the Evaluation Board will be damaged and inoperable.



Figure 4. Input/Output Force LDO Pins with Kelvin Functions

# 2. Working with the SLG51002C Evaluation Board

## 2.1 Using GreenPAK Serial Debugger with Evaluation Board

To start using the Evaluation Board for chip emulation, the GreenPAK Serial Debugger and at least a single-channel power supply are required. For IC emulation,  $V_{DD}$  and  $V_{DDIO}$  need to be powered on and the chip select (CS) should be set High.

Please note that for the single-channel power supply this can be done using two jumpers on GPIO connector: between positions  $V_{DD} - V_{DDIO}$  and  $V_{DDIO} - CS$ .

Power up the IC and insert the GSD board as shown in Figure 5. A typical connection circuit for chip emulation is shown in Figure 6.



Figure 5. Connecting GSD Board to Evaluation Board



### Figure 6. Evaluation Board with GreenPAK Serial Debugger

I<sup>2</sup>C levels must be within the allowed range, shown in Table 2, that corresponds to one of the configured settings in Go Configure <sup>™</sup> Software Hub, as shown in Figure 7.

### Table 2. Brief I<sup>2</sup>C Specification

| Symbol          | Description              | Conditions | Min                                    | Тур | Max                                    | Unit |
|-----------------|--------------------------|------------|----------------------------------------|-----|----------------------------------------|------|
| VIH             | HIGH level input voltage |            | 0.4 * V <sub>DDLV</sub> <sup>[1]</sup> |     | 0.7 * V <sub>DDLV</sub> <sup>[1]</sup> | V    |
| V <sub>IL</sub> | LOW level input voltage  |            | 0.3 * V <sub>DDLV</sub> <sup>[1]</sup> |     | 0.6 * V <sub>DDLV</sub> <sup>[1]</sup> | V    |

[1] V<sub>DDLV</sub> defines the voltage level for I<sup>2</sup>C pins (GPIO5\_SDA, GPI6\_SCL) in Go Configure<sup>™</sup> Software Hub and can be selected as 1.2 V or 1.8 V.

| Properties          |               |   | Properties          |               | × |
|---------------------|---------------|---|---------------------|---------------|---|
| GPIO5 (C4)          |               |   | GPI6 (D4)           |               |   |
| I/O selection:      | Digital input | Ŧ | I/O selection:      | Digital input | Ŧ |
| Debounce edge:      | Rising-edge   | • | Debounce edge:      | Rising-edge   | • |
| Debounce time:      | 30 us         | • | Debounce time:      | 30 us         | - |
| Inversion:          | Non-inverted  | - | Inversion:          | Non-inverted  | • |
| Bypass:             | None          | - | Bypass:             | None          | - |
| Enable<br>Debounce: | Enable        | • | Enable<br>Debounce: | Enable        | - |
| Level:              | 1.8 V         | • | Level:              | 1.8 V         | - |
| 0 5                 | b Apply       |   |                     | 6 Apply       |   |

Figure 7. V<sub>DDLV</sub> Level Settings for I<sup>2</sup>C in Go Configure™ Software Hub

RENESAS

Figure 8 shows debugging control setup for working with GSD.

Please note that the programming feature for OTP devices is not available using GSD tool.

| Debugging controls     |          | ð 🕱                  |  |  |  |
|------------------------|----------|----------------------|--|--|--|
| Debugging Controls     |          |                      |  |  |  |
| AND COMPANY CONTRACTOR | [        | Change platform      |  |  |  |
| GreenPAK Serial D      | Debugger | Import configuration |  |  |  |
| Device: Auto detect    |          | ¢                    |  |  |  |
| Emulation              |          | Test Mode            |  |  |  |
| Sync                   |          |                      |  |  |  |
| VDD: 🗹                 | 1.80     | • • •                |  |  |  |

Figure 8. GSD Debugging Setup

## 2.2 **Precise Measurements Using Evaluation Board**

As mentioned above, precise measurements, such as PSRR, transient response, and others, can be performed on this board without any additional modifications to the PCB.

Figure 1 (top side) and Figure 9 (bottom side) shows default placement of the board components.



Figure 9. Bottom Side of the Evaluation Board

## 2.3 Using Power GreenPAK Development Motherboard with Evaluation Board

As was previously stated, the Evaluation Board can be used in pair with the Power GreenPAK Development Motherboard, as shown in Figure 10. There are two revisions of such board – R1.0 and R1.1. Further description will be referred to R1.0.





Point of contact with the phalanx bone Direction of pressure

### Figure 10. Inserting Evaluation Board on PGP\_DM

To start using the PGP\_DM, the user must have all items listed below:

- AC/DC power adapter
- USB cable
- Evaluation Board.

When all items above are available, follow the next steps:

- 1. Connect the AC/DC power adapter to the Motherboard (the sequence of connecting the AC and DC cables does not matter).
- 2. Connect the USB connector to the PC and the Motherboard (the sequence of connecting the PC and the Motherboard does not matter).
- 3. Open the software Go Configure™ Software Hub on the PC and start building the project. The software can be downloaded <u>here</u>.

When all connections are correct, "POWER" and "STATUS" LEDs on the USB Serial Module should be ON (static), D2 LED on the Motherboard and TP5, TP6, TP8 (in PGP\_DM\_R1.1 renamed to CS) LEDs on the GPIO Module should also be ON. The location of these LEDs is shown in Figure 11.



Figure 11. LEDs Location on PGP\_DM

To emulate and program the IC, the Evaluation Board should be inserted in the PGP\_DM. To do so, find the evaluation board area on the PGP\_DM, as shown in Figure 12, and connect the Evaluation Board to the PGP\_DM through the J18-J21, DC1-DC4 connectors, highlighted in red.



Figure 12. Evaluation Board Area on the PGP\_DM

Figure 13 shows debugging control setup for working with the PGP\_DM. Programming option for OTP devices is available only when using the PGP\_DM.

| Debugging controls   |                      | ß× |  |  |  |
|----------------------|----------------------|----|--|--|--|
| Debugging Controls   |                      |    |  |  |  |
| PowerPAK Development | Change platform      |    |  |  |  |
| Platform             | Import configuration |    |  |  |  |
| Device:              | Chip in socket       | Ŧ  |  |  |  |
| Emulation            | Test Mode            |    |  |  |  |
| Sync                 |                      |    |  |  |  |
| VDD @                | 3.60 V               | •  |  |  |  |
|                      | 3.60 V               | •  |  |  |  |
| VDDIOLV @            | 1.8 V                | •  |  |  |  |
| VIN 1/2 @ VIN 5 @    | 1.80 V               | *  |  |  |  |
| VIN 3 @ VIN 4 @      | 1.80 V               | -  |  |  |  |
| VIN 6 @ VIN 7 @      | 0.80 V               | *  |  |  |  |
| VIN 8                | 0.80 V               | *  |  |  |  |
| VINs ON              | VINs OFF             |    |  |  |  |
|                      | ТР Мар               |    |  |  |  |

Figure 13. PGP\_DM Debugging Setup

LED state indication feature is available for all TPs, GPIO pull-up, pull-down, push-pull. TPs are connected to the GPIO IC pins of the installed Evaluation Board. Correspondence of TPs to the GPIO ports can be checked in the design by clicking the TP Map button shown in Figure 13.



Figure 14. PGP\_DM and SLG51002C-EVB GPIO Connector Pinout Correspondence

# 3. Ordering Information

| Part Number   | Description                                    |
|---------------|------------------------------------------------|
| SLG51002C-EVB | SLG51002C Power GreenPAK Evaluation Board R1.1 |

# 4. Revision History

| Revision | Date         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.01     | Oct 17, 2024 | <ul> <li>Change details:</li> <li>Replaced Figures 1, 5, 6 to show the latest EVB revision from 1.0 to 1.1 and name from SLG51002C Socket Eval to SLG51002C Evaluation Board.</li> <li>Replaced Figure 12 to show the latest Evaluation Board Area name on the PGP_DM</li> <li>Changed the mentions of board revision from 1.0 to 1.1 in the whole document.</li> <li>Updated Figure 15 because of the changed C39, C47, C55 capacitance value to 10 uF.</li> <li>Updated A.2 BOM section.</li> <li>Added Figure 18</li> </ul> |  |
| 1.00     | Aug 12, 2024 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

# A. Evaluation Board Documentation

## A.1 Schematic







Figure 16. SLG51002C - GPIO Section Schematic

VDD\_S 131-3701-261

CS\_S 131-3701-261

J37

GNDSO

### SLG51002C Evaluation Board Manual







RENESAS

## A.2 BOM

| #  | Items                 | Package                                                           | Quantity per<br>Development Board | Symbol                                                                                    |
|----|-----------------------|-------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------|
| 1  | SJ61A6                | Bumper: perforated hole D3.5 mm                                   | 4                                 | BP1, BP2, BP3, BP4                                                                        |
| 2  | 10uF 16V X5R 0805     | C0805 NO                                                          | 7                                 | C3, C15, C23, C31,<br>C39, C47, C55                                                       |
| 3  | 0.1uF 16V X7R 0402    | C0402 NO, C0402                                                   | 10                                | C4, C16, C24, C32,<br>C40, C48, C56, C61,<br>C62, C63                                     |
| 4  | 2.2uF 35V X5R 0402    | C0402 NO                                                          | 5                                 | C5, C9, C17, C25,<br>C33                                                                  |
| 5  | 22uF 16V X5R 0805     | C0805 NO                                                          | 3                                 | C42, C50, C58                                                                             |
| 6  | 1N4148W-TP            | SOD-123, 1.55x2.65mm                                              | 1                                 | D1                                                                                        |
| 7  | LSS-120-01-F-DV-A     | LSS-120-01-F-DV-A                                                 | 4                                 | J1, J2, J3, J4                                                                            |
| 8  | 131-3701-261          | SMB: V-RJ45                                                       | 17                                | J5, J6, J9, J11, J12,<br>J15, J16, J19, J20,<br>J23, J24, J27, J28,<br>J31, J32, J36, J37 |
| 9  | 67997-204HLF          | CON: M, 4-pin, 2x2, S, P2.54                                      | 15                                | J7, J8, J10, J13, J14,<br>J17, J18, J21, J22,<br>J25, J26, J29, J30,<br>J33, J34          |
| 10 | 67996-218HLF          | CON: M, 18-pin, 9x2, P2.54                                        | 1                                 | J35                                                                                       |
| 11 | BM04B-SRSS-TB(LF)(SN) | SH SMD Header, V, 4-pins                                          | 1                                 | J38                                                                                       |
| 12 | 68000-104HLF          | CON: M, 4-pin, S, S_r, P2.54                                      | 1                                 | J39                                                                                       |
| 13 | 68000-102HLF          | CON: M, 2-pin, S, S_r, P2.54                                      | 6                                 | J40, J41, J42, J43,<br>J44, J45                                                           |
| 14 | 1k 0402               | R0402                                                             | 1                                 | R8                                                                                        |
| 15 | SLG51002C             | 25-pin WLCSP: 1.992 mm x<br>1.992 mm x 0.440 mm, 0.35<br>mm pitch | 1                                 | U1                                                                                        |
| 16 | BR24T02FV-WGE2        | TSSOP-8, 4.4x3mm                                                  | 1                                 | U2                                                                                        |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.