# **Product Change Notice (PCN)** Subject: Datasheet Specification Change for Listed Intersil ISL78365ARZ\* Products Publication Date: 10/31/2016 Effective Date: 5/1/2017 #### **Revision Description:** Initial Release #### **Description of Change:** This notice is to inform you, that as a result of our continuous improvement activities, Intersil has updated the electrical specification table limits. The changes to parameters apply to the following products: #### Reason for Change: The change aligns the data sheet with the product characteristics. Details regarding the change are contained on the following page. To request an updated data sheet please used the link on the Intersil web site shown below: http://www.intersil.com/en/products/end-market-specific/automotive-ics/laser-diode-drivers/ISL78365.html?utm\_source=intersil&utm\_medium=data-short&utm\_campaign=isl78365-short-header# ## **Product Identification:** There have been no changes to the die/silicon or product itself. There will be no change in the external marking of the packaged parts. Product affected by this change is identifiable via Intersil's internal traceability system. Qualification status: Not applicable Sample availability: 10/31/2016 **Device material declaration:** Available upon request Questions or requests pertaining to this change notice, including additional data or samples, must be sent to Intersil within 30 days of the publication date. | For additional information regarding this notice, please contact your regional change coordinator (below) | | | | | | | | |-----------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------|---------------------------------|--|--|--|--| | Americas: PCN-US@INTERSIL.COM | Europe: PCN-EU@INTERSIL.COM | Japan: PCN-JP@INTERSIL.COM | Asia Pac: PCN-APAC@INTERSIL.COM | | | | | | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |---------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|-----------------|------| | I <sub>STBY</sub> | Standby Mode Quiescent<br>Current | Total supply current ( $V_{DDA}, V_{DD}$ ) when chip is enabled, DACs disabled: Reg 07h = 01h | | 4.7 | 8 | mA | | I <sub>LOWP</sub> | LOWP Mode Quiescent<br>Current | LOWP Sleep mode<br>Four outputs enabled mode 0;<br>Register 10h, 20h, 30h, 40h = D0h;<br>Register 15h, 25h, 35h, 45h = FFh | | 15 | 18 | mA | | I <sub>S-ENA</sub> | Supply Currents | Four outputs enabled mode 0;<br>All registers set to default value except:<br>Register 10h, 20h, 30h, 40h = 90h;<br>Register 13h, 23h, 33h, 43h = FFh | | 80 | 115 | mA | | I <sub>S-ENA</sub> | Supply Currents No Bias | Four outputs enabled mode 0;<br>Color DACs = 0;<br>Everything at default except:<br>Register 15h, 25h, 35h, 45h = 00h | | <b>15</b> | 17 | mA | | I <sub>S-ENA</sub> | Supply Currents Low Bias | Four outputs enabled mode 0; Everything at default except: Color DACs = 01; Register 15h, 25h, 35h, 45h = 11h | | 45 | 60 | mA | | I <sub>ACTIVE</sub> | Active Mode Quiescent<br>Current | Four outputs enabled mode 0;<br>Everything at default except:<br>Color DACs = 01;<br>Register 15h, 25h, 35h, 45h = FFh<br>Supply Currents High Biased | | 110 | 150 | mA | | I <sub>RSET</sub> | R <sub>SET</sub> Bias Current | $R_{SET}$ resistor = $13k\Omega$ | | 105 | 110 | μА | ## TO: **DC Electrical Specifications** Unless otherwise indicated, the following apply to this table: $V_{DD} = V_{DD\_A1} = V_{DD\_A2} = V_{DD\_DAC} = 3.3V$ , $V_{SL} = 1.8V$ , $T_A = +25$ °C. Boldface limits apply across the operating temperature range, -40°C to +125°C. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNI | |--------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------|-----| | V <sub>DD_A</sub> | Chip Supply Voltage | Applies to V <sub>DD</sub> , V <sub>DD_A1</sub> , V <sub>DD_A2</sub> , V <sub>DD_DAC</sub> | 3.0 | 3.3 | 3.6 | V | | V <sub>SL</sub> | Voltage Supply to Logics | Reg 0x08[B7:6] = 1Xb | 3.0 | 3.3 | 3.6 | V | | | | Reg 0x08[B7:6] = 01b | 2.2 | 2.5 | 2.7 | V | | | | Reg 0x08[B7:6] = 00b | 1.7 | 1.8 | 1.9 | V | | I <sub>VSL</sub> | Parallel Port Logic Supply<br>Current | PLL Enabled, V <sub>SL</sub> = 3.3V | | 200 | 450 | μA | | I <sub>DIS</sub> | Disabled Mode Quiescent<br>Current | Chip Enable = 0;<br>Register 10h, 20h, 30h, 40h = 0h;<br>LOWP = 0; L_EN = 1 | | 0.32 | 1.25 | m | | I <sub>STBY</sub> | Standby Mode Quiescent<br>Current | Total supply current (V <sub>DD</sub> , V <sub>DD_A1</sub> , V <sub>DD_A2</sub> , V <sub>DD_DAC</sub> ) when chip is enabled, DACs disabled: Reg 07h = 01h | | 4.7 | 7.6 | m | | I <sub>LOWP</sub> | LOWP Mode Quiescent<br>Current | LOWP Sleep mode Four outputs enabled Mode 0; Register 10h, 20h, 30h, 40h = 90h; Register 15h, 25h, 35h, 45h = FFh All other registers set to default | | 11) | 17 | m | | I <sub>S-ENA</sub> | Supply Currents | All I <sub>OUT</sub> enabled and input Mode 0;<br>Register 10h, 20h, 30h, 40h = 90h;<br>Register 13h, 23h, 33h, 43h = FCh<br>All other registers set to default | | 67 | 90) | m | | I <sub>S-ENA</sub> | Supply Currents No Bias | All I <sub>OUT</sub> enabled and input Mode 0;<br>Color DACs = 0h;<br>Register 10h, 20h, 30h, 40h = 90h;<br>Register 15h, 25h, 35h, 45h = 00h<br>All other registers set to default | | 11) | 17 | m | | I <sub>S-ENA</sub> | Supply Currents Low Bias | All I <sub>OUT</sub> enabled and input Mode 0;<br>Color DACs = 01h;<br>Register 10h, 20h, 30h, 40h = 90h;<br>Register 15h, 25h, 35h, 45h = 11h | | 37 | (59) | m | | ACTIVE | Active Mode Quiescent<br>Current | All l <sub>OUT</sub> enabled and input Mode 0;<br>Color DACs = 01h;<br>Register 10h, 20h, 30h, 40h = 90h;<br>Register 14h, 24h, 34h, 44h bit 2 = 1<br>Register 15h, 25h, 35h, 45h = FFh<br>All other registers set to default | | 92 | 115 | m | | | | All other registers set to derout | | | | | $\begin{array}{ll} \textbf{l_{OUT_X}} \ \textbf{Color DACs Specifications} & V_{DD} = V_{DD\_A} = 3.3V, \ V_{SL} = 1.8V, \ R_{SET} = 13k\Omega, \ V_{IOUT} = 1V. \ \text{Color Scale} = 3FFh, \ \text{Bias} = 0Fh, \ T_A = *25^{\circ}\text{C}. \ \text{unless otherwise indicated.} \ \textbf{Boldface limits apply across the operating temperature range, $-40^{\circ}\text{C to}$ $+125^{\circ}\text{C}.} \end{array}$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |---------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|------| | IOUT <sub>MAX</sub> | Full-Scale Output Current | Input COLOR = 3FFh, V <sub>IOUTx</sub> = 500mV, ( <u>Note 7</u> ),<br>I <sub>OUTx</sub> current offset reg0xX4 Bit 2 = 0 | 280 | | 560 | mA | | | | Input COLOR = 3FFh, V <sub>IOUTx</sub> = 1V ( <u>Note 7</u> )<br>I <sub>OUTx</sub> current offset reg0xX4 Bit 2 = 0 | 375 | | 700 | mA | | | | Input COLOR = 3FFh V <sub>IOUTx</sub> = 500mV, ( <u>Note 7</u> ) I <sub>OUTx</sub> current offset reg0xX4 Bit 2 = 1 | 350 | 500 | 630 | mA | | | | Input COLOR = 3FFh, V <sub>IOUTx</sub> = 1V (Note 7)<br>I <sub>OUTx</sub> current offset reg0xX4 Bit 2 = 1 | 500 | 740 | 950 | mA | | t <sub>RISE</sub> | Rise Time | 10% to 90% of zero to 200mA at 1V headroom; $R_{LOAD}$ = 4.0 $\Omega$ | | 1.5 | | ns | | t <sub>FALL</sub> | Fall Time | 90% to 10% of 200mA to zero at 1V headroom; $R_{LOAD}$ = 4.0 $\Omega$ | | 1.5 | | ns | | t <sub>DELAY</sub> | Time Delay for I <sub>OUT</sub> | After two output pixels | 10 | | 40 | ns | | toff | Time Delay | From L_EN falling at 50% to I <sub>OUT</sub> at 50% | 7 | 10 | 15 | ns | | t <sub>WAKEUP</sub> | Wake-Up Time Delay | From LOWP falling at 50% to I <sub>OUT</sub> at 50% | 5 | 35 | 55 | ns | | DNL | Differential Nonlinearity | (Note 8) | -1 | | <u>1</u> | LSB | | INL | Integral Nonlinearity | (Note 9) | -4 | | (18) | LSB | ## TO: $\begin{array}{ll} \textbf{louTx} \ \textbf{Color DACs Specifications} & v_{DD} = v_{DD\_A} = 3.3 \text{V, } v_{SL} = 1.8 \text{V, } R_{SET} = 13 \text{k} \Omega, v_{IOUT} = 1 \text{V, Color Scale} = 3 \text{FFh, Bias} = 0 \text{Fh, } P_{A} = 425 ^{\circ} \text{C, unless otherwise indicated. Boldface limits apply across the operating temperature range, -40 ^{\circ} \text{C to } +125 ^{\circ} \text{C.} \end{array}$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |---------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|------| | IOUT <sub>MAX</sub> | Full-Scale Output Current | Input COLOR = 3FFh, V <sub>IOUTX</sub> = 500mV, ( <u>Note 7</u> ), I <sub>OUTX</sub> current offset reg0xX4 Bit 2 = 0 | 309 | 380 | 475 | mA | | | | Input COLOR = 3FFh, V <sub>IOUTX</sub> = 1V ( <u>Note 7</u> ) I <sub>OUTX</sub> current offset reg0xX4 Bit 2 = 0 | 335 | 428 | 566 | mA | | | | Input COLOR = 3FFh V <sub>IOUTX</sub> = 500mV, (Note 7) I <sub>OUTX</sub> current offset reg0xX4 Bit 2 = 1 | 378 | 460 | 555 | mA | | | | Input COLOR = 3FFh, V <sub>IOUTX</sub> = 1V ( <u>Note 7</u> ) I <sub>OUTX</sub> current offset reg0xX4 Bit 2 = 1 | 430 | 600 | 724 | mA | | tRISE | Rise Time | 10% to 90% of zero to 200mA at 1V headroom; $R_{LOAD}$ = 4.0 $\Omega$ | | 1.5 | | ns | | tFALL | Fall Time | 90% to 10% of 200mA to zero at 1V headroom; $R_{LOAD}$ = 4.0 $\Omega$ | | 1.5 | | ns | | tDELAY | Time Delay for I <sub>OUT</sub> | After two output pixels | 10 | | 40 | ns | | toff | Time Delay | From L_EN falling at 50% to I <sub>OUT</sub> at 50% | 7 | 10 | 15 | ns | | tWAKEUP | Wake-Up Time Delay | From LOWP falling at 50% to I <sub>OUT</sub> at 50% | 5 | 35 | 55 | ns | | DNL | Differential Nonlinearity | ( <u>Note 8</u> ) | -2.5 | | 2.5 | LSB | | INL | Integral Nonlinearity | ( <u>Note 9</u> ) | | 10 | | LSB | $\textbf{I}_{\text{OUTX}} \text{ Color Scale DAC DC Specifications} \quad \text{$V_{\text{DD}} = V_{\text{DD}\_A} = 3.3V$, $V_{\text{SL}} = 1.8V$, $R_{\text{SET}} = 13k\Omega$, $V_{\text{IOUT}} = 1V$, Input COLOR = 3FFh$, $T_A = +25^{\circ}C$, unless otherwise indicated.}$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |------------------|---------------------------|-----------------|-----------------|-----|-----------------|--------------------| | SCALER-<br>RANGE | Scaler DAC Range | | 0.03 | | 75 | % I <sub>OUT</sub> | | DNL | Differential Nonlinearity | (Note 8) | -2.0 | | 2.0 | LSB | | INL | Integral Nonlinearity | (Note 9) | -25 | | 28 | LSB | $\begin{array}{ll} \textbf{I_{OUTX}} \ \textbf{Threshold DAC DC Specifications} & v_{DD} = v_{DD\_A} = 3.3V, v_{SL} = 1.8V, R_{SET} = 13k\Omega, V_{IOUT} = 1V, Threshold Scale = 0xFC, T_A = +25 °C, unless otherwise indicated. Boldface limits apply across the operating temperature range, -40 °C to +125 °C. \\ \end{array}$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |---------------------|---------------------------|---------------------------------------------|-----------------|-----|-----------------|------| | IOUT <sub>MAX</sub> | Full-Scale Output Current | Threshold = FFh, V <sub>IOUTX</sub> = 500mV | 140 | | 200 | mA | | | | Threshold = FFh, V <sub>IOUTX</sub> = 1V | 150 | | 290 | mA | | DNL | Differential Nonlinearity | (Note 8) | -0.5 | | 0.5 | LSB | | INL | Integral Nonlinearity | (Note 9) | -2.0 | | 2.0 | LSB | #### TO: $\label{eq:color_scale} \begin{array}{ll} \textbf{l}_{OUTX} \ \ \textbf{Color Scale DAC DC Specifications} & v_{DD} = v_{DD\_A1} = v_{DD\_A2} = v_{DD\_DAC} = 3.3V, \\ v_{SL} = 1.8V, \\ v_{SET} = 13k\Omega, \\ v_{IOUT} = 1V, \\ v_{IDUT} v$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | ТҮР | MAX<br>(Note 6) | UNIT | |------------------|---------------------------|-----------------|-----------------|-----|-----------------|---------------| | SCALER-<br>RANGE | Scaler DAC Range | | 0 | | 100 | % lout<br>MAX | | DNL | Differential Nonlinearity | (Note 8) | -2.0 | | 2.0 | LSB | | INL | Integral Nonlinearity | (Note 9) | -5 | | 5 | LSB | $\label{eq:lower_potential} \textbf{I_{OUTx}} \ \textbf{Threshold DAC DC Specifications} \quad v_{DD} = v_{DD\_A1} = v_{DD\_A2} = v_{DD\_DAC} = 3.3 \text{V}, v_{SL} = 1.8 \text{V}, R_{SET} = 13 \text{k}\Omega, v_{IOUT} = 1 \text{V}, \text{Threshold Scale} = 0 \text{xFC}, T_A = +25 \,^{\circ}\text{C}, \text{ unless otherwise indicated.} \ \textbf{Boldface limits apply across the operating temperature range, } -40 \,^{\circ}\text{C} \ \text{to } +125 \,^{\circ}\text{C}, \text{ to to$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |---------------------|---------------------------|---------------------------------------------|-----------------|-----|-----------------|------| | IOUT <sub>MAX</sub> | Full-Scale Output Current | Threshold = FFh, V <sub>IOUTX</sub> = 500mV | 120 | 150 | 178 | mA | | | | Threshold = FFh, V <sub>IOUTX</sub> = 1V | 125 | 165 | 210 | mA | | DNL | Differential Nonlinearity | (Note 8) | -0.6 | | 0.8 | LSB | | INL | Integral Nonlinearity | (Note 9) | -1.6 | | 1.5 | LSB | $\label{eq:vdl} \textbf{I_{OUT_{X}}} \ \textbf{Threshold Scale DAC DC Specifications} \quad v_{DD} = v_{DD\_A} = 3.3 \text{V}, v_{SL} = 1.8 \text{V}, R_{SET} = 13 \text{k}\Omega, v_{IOUT} = 1 \text{V}, \\ \text{THRESHOLD = FFh, $T_{A} = +25\,^{\circ}$C, unless otherwise indicated.}$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | ТҮР | MAX<br>(Note 6) | UNIT | |-------------------------------|---------------------------|-----------------|-----------------|-----|-----------------|---------------------------| | THRESHOLD<br>-SCALE-<br>RANGE | Threshold Scale DAC Range | | 25 | | 100 | % I <sub>OUT</sub><br>MAX | | DNL | Differential Nonlinearity | (Note 8) | -8 | | 8 | LSB | | INL | Integral Nonlinearity | (Note 9) | -7.50 | | 1.75 | LSB | Parallel Data Interface AC Performance Unless otherwise indicated, $V_{DD} = V_{DD\_A} = 3.3V$ , $V_{SL} = 1.8V$ , $R_{SET} = 13k\Omega$ , $T_A = +25\,^{\circ}\mathrm{C}$ . | SYMBOL | PARAMETER | TEST CONDITIONS | | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |--------------------|-----------------------------------|------------------------------------------------------------------------------|--------|-----------------|-----------|-----------------|------| | F <sub>DCLK</sub> | Data Clock Frequency | Parallel data Interface in mode 0 and 1. Frequency idependent. PLL disabled. | | | 150 | MHz | | | tPM <sub>DH</sub> | PLL Mode Data Hold to SYNC | PLL enabled, Maximum Input SYNC rate (see Figure 19 on page 20) | Mode 0 | 0.3 | | (1/4Tp)/<br>2 | ns | | | | | Mode 1 | | | (1/3Tp)/<br>2 | | | t <sub>P</sub> | Pixel Time | System dependent | ' | 20 | | 150 | MHz | | t <sub>SYNC</sub> | SYNC Pulse Width | | Mode 0 | | 1/3 Tp | | ns | | | | | Mode 1 | | 1/4 Tp | | | | t <sub>IOUTd</sub> | I <sub>OUT</sub> Output from SYNC | All modes | | | 2Tp + 6.6 | | ns | #### TO: $$\label{eq:continuous} \begin{split} & \textbf{I}_{\mbox{OUTx}} \mbox{ Threshold Scale DAC DC Specifications} & v_{\mbox{DD}} = v_{\mbox{DD\_A1}} = v_{\mbox{DD\_DAC}} = 3.3 \mbox{V.} \\ & v_{\mbox{DL}} = 1.8 \mbox{V.} \\ & v_{\mbox{DUT}} = 1 \mbox{V.} \\ & v_{\mbox{DD}} \$$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |-------------------------------|---------------------------|-----------------|-----------------|-----|-----------------|---------------------------| | THRESHOLD<br>-SCALE-<br>RANGE | Threshold Scale DAC Range | | 25 | | 100 | % I <sub>OUT</sub><br>MAX | | DNL | Differential Nonlinearity | (Note 8) | -1 | | 1 | LSB | | INL | Integral Nonlinearity | (Note 9) | | 8 | | LSB | Parallel Data Interface AC Performance Unless otherwise indicated, $V_{DD} = V_{DD\_A1} = V_{DD\_A2} = V_{DD\_DAC} = 3.3V$ , $V_{SL} = 1.8V$ , $R_{SET} = 1.3k\Omega$ , $T_A = +25^{\circ}C$ . | SYMBOL | PARAMETER | TEST CONDITIONS | | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------|---------|---------------------|--------------------------|-------------------|------| | F <sub>DCLK</sub> | Data Clock Frequency | Parallel data Interface in Mode 0 and 1. Frequency is input mode dependent. PLL disabled. | | | | 200 | MHz | | Duty | Data Clock "H" Duty Cycle | PLL disabled | | 45 | 50 | 55 | % | | t <sub>DCL</sub> | Data Clock Low Time | PLL disabled | | 2 | | | ns | | t <sub>DCH</sub> | Data Clock High Time | PLL disabled | | 2 | | | ns | | tCM <sub>RS</sub> ,<br>tCM <sub>FS</sub> | Data Set-Up Time to CLK Edge | PLL disabled, $V_{SL}$ = 1.8V, Register 08h: Bits[7:6] = 00b, D[9:0] and RTZ | | -0.5 | | | ns | | tCM <sub>RH</sub> ,<br>tCM <sub>FH</sub> | Data Hold Time to CLK Edge | PLL disabled, $V_{SL}$ = 1.8V, Register 08h: Bits[7:6] = 00b, D[9:0] and RTZ | | | | 1.5 | ns | | tCM <sub>SS</sub> | SYNC Set-Up Time to CLK<br>Edge | PLL disabled, V <sub>SL</sub> = 1.8V, Register 08h: Bits[7:6] = 00b | | -0.5 | | | ns | | tCM <sub>SH</sub> | SYNC Hold Time to CLK Edge | PLL disabled, V <sub>SL</sub> = 1.8V, Register 08h: Bits[7:6] = 00 | )b | | | 1.5 | ns | | tPM <sub>DS</sub> | PLL Mode Data Set-Up to<br>SYNC | PLL enabled, Maximum Input SYNC rate (see Figure 29 on page 22) | Mode 0 | 0.3 | | (1/4Tp)/<br>2-0.3 | ns | | | | | Mode 1 | 0.3 | | (1/3Tp)/<br>2-0.3 | ns | | tPM <sub>DH</sub> | PLL Mode Data Hold to SYNC | PLL enabled, Maximum Input SYNC rate (see Figure 29 on page 22) | Mode 0 | (1/4Tp)<br>/2 + 0.3 | | 1/4Tp | ns | | | | | Mode 1 | (1/3Tp)<br>/2 + 0.3 | | 1/3Tp | ns | | tр | Pixel Time | System dependent | | 20 | | 150 | MHz | | t <sub>SYNC</sub> | SYNC Pulse Width | | Mode 0 | | 1/3 Tp | | ns | | | | | Mode 1 | | 1/4 Tp | | | | t <sub>IOUTd</sub> | I <sub>OUT</sub> Output from SYNC | All modes | | | 2Tp + t <sub>DELAY</sub> | | ns | | <sup>t</sup> LKPLL | PLL Lock Time | SYNC at 136MHz, Data mode = 1, Reg 0x09 = 0xFF or Reg 0x0A = 0x74, Reg 0x0B = 0x5F. | or OxO, | | | 5 | μs | **ADC DC Specifications** Unless otherwise indicated, all of the following tables are: $V_{DD\_A} = V_{DD} = 3.3V$ , $V_{SL} = 1.8V$ , $R_{SET} = 1.3k\Omega$ , $T_A = +25 \,^{\circ}C$ . Boldface limits apply across the operating temperature range, -40 $^{\circ}C$ to +125 $^{\circ}C$ . | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |------------|---------------------------------------|-------------------|-----------------|-----|-----------------|------| | FULL-SCALE | Voltage Generating Full-Scale<br>Code | | 1.15 | 1.2 | 1.40 | V | | DNL | Differential Nonlinearity | ( <u>Note 8</u> ) | -0.65 | | 0.65 | LSB | | INL | Integral Nonlinearity | ( <u>Note 9</u> ) | -2.00 | | 2.05 | LSB | **DPM DAC DC Specifications** Unless otherwise indicated, all of the following tables are: $V_{DD\_A} = V_{DD} = 3.3V$ , $V_{SL} = 1.8V$ , $R_{SET} = 13k\Omega$ , $T_{\Delta} = +25^{\circ}C$ . Boldface limits apply across the operating temperature range, -40°C to +125°C. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |-------------------|------------------|--------------------------------------|-----------------|------|-----------------|------| | I <sub>DPMX</sub> | DPM Sink Current | DPMX enable bit = 1; DPMX scale = 00 | | 12.5 | | μА | | | | DPMX enable bit = 1; DPMX scale = 01 | | 25 | | | | | | DPMX enable bit = 1; DPMX scale = 10 | | 50 | | | | | | DPMX enable bit = 1; DPMX scale = 11 | | 100 | | | ### TO: ADC DC Specifications Unless otherwise indicated, all of the following tables are: $\frac{V_{DD} = V_{DD\_A2} = V_{DD\_A2}}{V_{DL} = 1.8V}$ , $V_{SL} = 1.8V$ $V_{SL$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 6) | ТҮР | MAX<br>(Note 6) | UNIT | |------------|---------------------------------------|-----------------|-----------------|------|-----------------|------| | FULL-SCALE | Voltage Generating Full-Scale<br>Code | | 1.15 | 1.20 | 1.40 | V | | DNL | Differential Nonlinearity | (Note 8) | -0.5 | | 0.5 | LSB | | INL | Integral Nonlinearity | (Note 9) | -2.00 | | 2.05 | LSB | DPM DAC DC Specifications Unless otherwise indicated, all of the following tables are: $V_{DD} = V_{DD\_A1} = V_{DD\_A2} = V_{DD\_DAC} = 3.3 \text{V}$ , $V_{SL} = 1.8 \text{V}$ , $R_{SET} = 13 \text{k}\Omega$ , $T_A = +25 \,^{\circ}\text{C}$ . Boldface limits apply across the operating temperature range, $-40 \,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ . | | | | MIN | | MAX | | |-------------------|------------------|--------------------------------------|----------|------|----------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | (Note 6) | TYP | (Note 6) | UNIT | | I <sub>DPMX</sub> | DPM Sink Current | DPMX enable bit = 1; DPMX scale = 00 | 9.2 | 12.5 | 15.2 | μΑ | | | | DPMX enable bit = 1; DPMX scale = 01 | 20 | 25 | 30 | μΑ | | | | DPMX enable bit = 1; DPMX scale = 10 | 40 | 50 | 60 | μΑ | | | | DPMX enable bit = 1; DPMX scale = 11 | 80 | 100 | 120 | μΑ |