#### ISL73007SEH Low Dose Rate Test Results of the ISL73007SEH Radiation Hardened 18V, 3A Point-of-Load Regulator #### Introduction This report documents the results of low dose rate (LDR) total dose testing of the ISL73007SEH, a radiation hardened 18V, 3A, Point-of-Load (POL) buck regulator. The testing assesses the total dose hardness of the parts and determines any bias sensitivity. Parts were irradiated under bias and with all pins grounded - at LDR to 100krad(Si) with an anneal on the biased parts. The ISL73007SEH is rated at 75krad(Si) at LDR (0.01rad(Si)/s) and is acceptance tested on a wafer-by-wafer basis to the datasheet limits. ### **Product Description** The ISL73007SEH is a radiation hardened Point-of-Load (POL) buck regulator that provides up to 3A of output current capability with an input voltage ranging from 3V to 18V and from 3V to 16V in a heavy ion environment. The device uses constant frequency peak current mode control architecture for fast loop transient response. The device uses internal compensation suitable for the entire switching frequency range or an external Type II compensation to optimize performance and stabilize the loop. The ISL73007SEH is specified over a switching frequency of 300kHz to 1MHz using an external resistor. The ISL73007SEH integrates high-side (P-channel) and low-side (N-channel) power FETs. There are options for internal compensation, switching frequency, and slope control, that you can implement with a minimum of external components reducing the BOM count and design complexity. The ISL73007SEH includes a comprehensive suite of operational features and protections, including preset undervoltage, overvoltage, overcurrent protections, power-good, soft-start, and over-temperature. The ISL73007SEH is available in a 14-lead ceramic dual in-line flat package (CDFP) and loose die form. Figure 1 shows the package and pin assignments for the ISL73007SEH, and Table 1 shows the pin descriptions. Figure 1. Pin Assignments - Top View **Table 1. Pin Descriptions** | Pin<br>Number | Pin Name | Description | |---------------|----------|-----------------------------------------------------------------------| | 1, 2 | PGND | Power ground connection. Ground return for the low-side power MOSFET. | | 3, 4 | PVIN | Power Input. Supplies the power switches of the buck converter. | Table 1. Pin Descriptions (Cont.) | Pin<br>Number | Pin Name | Description | |---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | EN | Enable input. This input is a comparator-type input with a rising threshold of 1.2V. Bypass this pin to the PCB ground plane with a 10nF ceramic capacitor to mitigate SEE. You can tie this pin to a maximum of 5V. | | 6 | VCC | Linear regulator output from PVIN to provide an internal bias supply rail of up to 5V. Bypass this pin to the PCB ground plane with a 2.2µF ceramic capacitor for stability, SEE, and noise mitigation. | | 7 | SLOPE | Slope Compensation. Connect a resistor from this pin to GND to externally set the slope compensation. This pin is a current source of 12µA into the external resistor. Connect the SLOPE pin to VCC to use the default internal slope compensation voltage of 1.2V. If not connected to VCC, add a 1nF capacitor from this pin to ground for SEE mitigation. | | 8 | FS | Frequency select pin. Tie to VCC for 500kHz operation. Connect a resistor to ground to program the frequency from 300kHz to 1MHz. Reference Equation 1 of the datasheet for the frequency setting formula. | | 9 | FB | Error Amplifier inverting input. Connect a resistor divider from VOUT to GND with the midpoint driving the FB pin. | | 10 | COMP | Error Amplifier output. The external compensation network is connected from this pin to GND. Tie this pin to VCC to use the internal Error Amplifier compensation setup. | | 11 | SGND | Signal ground. The ground is associated with the internal control circuitry. Connect this pin directly to the PCB ground plane at a single point. Pin 11 is connected to the thermal flash on the package bottom and lid seal ring. | | 12 | PG | Power-good output. The pin is an open-drain logic output pulled to SGND when the output is outside of the PGOOD range. The pin can be pulled to any voltage up to the PVIN abs maximum limit. Renesas recommends using a nominal $1k\Omega$ to $10k\Omega$ pull-up resistor. Bypass this pin to the PCB ground plane with a $100pF$ capacitor for SEE mitigation. | | 13, 14 | LX | Switch node connection. Connect this pin to the output filter inductor. Internally, this pin is connected to the common node of the synchronous MOSFET power switches. | ### **ISL73007SEH Total Dose Test Report** # Contents | 1. | Test | Test Description | | | | | |------------------------------|-------|-------------------------------------------|-----|--|--|--| | | 1.1 | Irradiation Facilities | . 4 | | | | | | 1.2 | Test Fixturing | . 4 | | | | | | 1.3 | Characterization Equipment and Procedures | . 4 | | | | | | 1.4 | Experimental Matrix | . 5 | | | | | | 1.5 | Down-points | . 5 | | | | | 2. | Test | Results | . 5 | | | | | | | Attributes Data | | | | | | | 2.2 | Key Parameter Variables Data | . 5 | | | | | 3. Discussion and Conclusion | | | | | | | | 4. | Revis | sion History | 26 | | | | | Δnr | endix | | 27 | | | | ### 1. Test Description #### 1.1 Irradiation Facilities LDR testing was performed at 0.01rad(Si)/s using the Renesas Palm Bay N40 panoramic irradiator. PbAl spectrum hardening filters were used to shield the test board and devices under test against low-energy secondary gamma radiation. Eighteen samples were biased, and six had all pins grounded during irradiation. The anneal operation was only performed on the biased units in a small temperature chamber. ## 1.2 Test Fixturing The biased ISL73007SEH samples were irradiated using the configuration and voltages shown in Figure 2. Voltages and Sequencing: - 1. VCC1 = V1 = 17.0V - 2. VCC2 = V2 = 5.0V Reverse the order for power-down: - 1. VCC2 = V2 = 0.0V - 2. VCC1 = V1 = 0.0V Figure 2. ISL73007SEH TID Bias Schematic and Voltages ### 1.3 Characterization Equipment and Procedures All electrical testing was performed at room temperature outside the irradiator, using production automated test equipment (ATE) with data-logging at each down-point. ### 1.4 Experimental Matrix Irradiation was performed following the guidelines of MIL-STD-883 Test Method 1019. The experimental matrix consisted of 18 samples irradiated at LDR under bias and six irradiated at LDR with all pins grounded. The biased parts were also subjected to a 168-hour, 125°C biased anneal. Two control units were used. The ISL73007SEH samples were from wafer lot SPX5X. ### 1.5 Down-points Down-points for the LDR tests were 0, 10, 30, 50, 75, 100krad(Si), and Post-Anneal (PA). #### 2. Test Results #### 2.1 Attributes Data LDR testing of the ISL73007SEH is complete. All tested parameters passed the datasheet limits. Table 2 summarizes the results. | Dose rate<br>(rad(Si)/s) | Bias | Sample Size | Downpoint | Pass <sup>[1]</sup> | Fail | |--------------------------|----------------------|-------------|-----------------|---------------------|------| | | | 18 | Pre-irradiation | 18 | 0 | | | | | 10krad(Si) | 18 | 0 | | | Biased<br>(Figure 2) | | 30krad(Si) | 18 | 0 | | 0.01 | | | 50krad(Si) | 18 | 0 | | | | | 75krad(Si) | 18 | 0 | | | | | 100krad(Si) | 18 | 0 | | | | | Post-Anneal | 18 | 0 | | | | 6 | Pre-irradiation | 6 | 0 | | | Grounded | | 10krad(Si) | 6 | 0 | | 0.04 | | | 30krad(Si) | 6 | 0 | | 0.01 | | | 50krad(Si) | 6 | 0 | | | | | 75krad(Si) | 6 | 0 | | | | | 100krad(Si) | 6 | 0 | Table 2. ISL73007SEH Total Dose Test Attributes Data # 2.2 Key Parameter Variables Data The plots in Figure 3 through Figure 43 illustrate the LDR response of the selected parameters shown in Table 3 in the Appendix. The plots show the average tested values of the parameters as a function of the total dose for each of the irradiation conditions, biased and grounded, plus a 168-hour 125°C anneal for the biased units. That downpoint is shown as PA (Post-Anneal) on the graphs. The plots also include error bars at each downpoint, representing the sample minimum and maximum measured values. However, in some plots, the error bars might not be visible due to their values compared to the scale of the graph. The irradiated parts passed all parameters up to the final TID characterization exposure level of 100krad(Si), and the parts that were put on a 168-hour biased anneal also passed that. <sup>1.</sup> Pass indicates a sample that passes all datasheet limits. Figure 3. ISL73007SEH rising and falling undervoltage lockout ( $V_{PVIN\_UVLO}$ ), with EN = 2.25V, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 2.7V minimum (falling) and 2.95V maximum (rising). Figure 4. ISL73007SEH operating supply current ( $I_{PVIN\_OPER}$ ) at 500kHz, with PVIN = 18V, EN = 5V and no load, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 28mA minimum and 42mA maximum. Figure 5. ISL73007SEH standby supply current ( $I_{PVIN\_SB}$ ) with PVIN = 3V and 18V, EN = 1V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 1.1mA minimum and 1.7mA maximum for PVIN = 3V (upper limit shown in red), and 1.1mA minimum and 1.4mA maximum for PVIN = 18V (shown in black). Figure 6. ISL73007SEH shutdown supply current ( $I_{PVIN\_SD}$ ) with PVIN = 3V and 18V, EN = 0V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 5 $\mu$ A minimum and 40 $\mu$ A maximum for PVIN = 3V (shown in red) and 50 $\mu$ A minimum and 190 $\mu$ A maximum for PVIN = 18V (shown in black). Figure 7. ISL73007SEH feedback voltage accuracy ( $V_{FB}$ ) at 3V and 18V, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 597mV minimum and 603.5mV maximum. Figure 8. ISL73007SEH output voltage tolerance over input voltage range (LNREG), with PVIN = 3V and 18V using servo loop as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are -0.11% minimum and 0.25% maximum. Figure 9. ISL73007SEH positive peak current limit (I<sub>IPLIMIT1</sub>) at PVIN = 3V, 12V, and 18V, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 4.3A minimum and 6.1A maximum for PVIN = 3V (shown in red) and 4A minimum and 6A maximum for PVIN ≥ 5V (shown in black). Figure 10. ISL73007SEH positive peak current limit 2 (I<sub>IPLIMIT2</sub>) at PVIN = 3V, 12V, and 18V, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 3.5A minimum and 8A maximum for PVIN = 3V (shown in red) and 4.9A minimum and 7.3A maximum for PVIN ≥ 5V (shown in black). Figure 11. ISL73007SEH negative peak current limit (-I<sub>IPLIMIT</sub>) at PVIN = 3V, 12V, and 18V, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are -5.7A minimum and -3.7A maximum. Figure 12. ISL73007SEH external error amplifier transconductance (EA<sub>transcon2</sub>) with PVIN = 5V, delta COMP current/delta FB voltage (10mV), as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 0.82mA/V minimum and 1.02mA/V maximum. Figure 13. ISL73007SEH default switching frequency ( $f_{SWd}$ ) with PVIN = 3V, 12V, and 18V; FS = VCC as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 450kHz minimum and 550kHz maximum. Figure 14. ISL73007SEH 300kHz switching frequency ( $f_{SW3}$ ) with PVIN = 3V, 12V, and 18V; FS = 174k $\Omega$ to GND and VSLOPE = 1.2V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 270kHz minimum and 330kHz maximum. Figure 15. ISL73007SEH 500kHz switching frequency ( $f_{SW5}$ ) with PVIN = 3V, 12V, and 18V; FS = 100k $\Omega$ to GND and VSLOPE = 1.2V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 450kHz minimum and 550kHz maximum. Figure 16. ISL73007SEH 1000kHz switching frequency ( $f_{SW10}$ ) with PVIN = 3V, 12V, and 18V; FS = 42.7k $\Omega$ to GND and VSLOPE = 1.2V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 900kHz minimum and 1100kHz maximum. Figure 17. ISL73007SEH SLOPE pin current source (I<sub>SLOPE</sub>) PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 10.5μA minimum and 13.5μA maximum. Figure 18. ISL73007SEH internal SLOPE ramp rate ( $t_{SLOPE}$ ) with PVIN = 3V, 12V, and 18V; ( $V_{COMP}$ at 80% DC - $V_{COMP}$ at 20% DC)/( $t_{MIN\_ON}$ at 80% DC - $t_{MIN\_ON}$ at 20% DC) as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 0.1V/µs minimum and 0.16V/µs maximum. Figure 19. ISL73007SEH rising enable voltage threshold ( $EN_{VIH}$ ) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 1.18V minimum and 1.3V maximum. Figure 20. ISL73007SEH fall enable voltage threshold ( $EN_{VIL}$ ) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 0.96V minimum and 1.06V maximum. Figure 21. ISL73007SEH enable voltage LX hysteresis (EN<sub>VIHhys</sub>) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 20mV minimum and 410mV maximum. Figure 22. ISL73007SEH standby enable voltage (SB\_EN<sub>VIH</sub>) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 0.45V minimum and 1V maximum. Figure 23. ISL73007SEH shutdown enable voltage (SB\_EN $_{VIL}$ ) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 0.3V minimum and 0.9V maximum. Figure 24. ISL73007SEH enable hysteresis voltage ( $EN_{HYS}$ ) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 20mV minimum and 175mV maximum. Figure 25. ISL73007SEH low enable current (EN $_{IIL}$ ) with as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are -0.02 $\mu$ A minimum and 0.02 $\mu$ A maximum. Figure 26. ISL73007SEH high enable current (EN $_{IIIH}$ ) with as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 1.5 $\mu$ A minimum and 2.8 $\mu$ A maximum. Figure 27. ISL73007SEH enable (EN) pull-down resistance ( $R_{EN}$ ) with PVIN = 12V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 1.7M $\Omega$ minimum and 2.9M $\Omega$ maximum. Figure 28. ISL73007SEH VCC Output Voltage (VOUT $_{3V,0mA}$ ) with PVIN = 3V, $I_{OUT}$ = 0mA, and (VOUT $_{3V,10mA}$ ) with PVIN = 3V, $I_{OUT}$ = 10mA as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 2.96V minimum and 3V maximum for $I_{OUT}$ = 0mA (shown in red), and 2.93V minimum and 2.98V maximum for $I_{OUT}$ = 10mA (shown in black). Figure 29. ISL73007SEH VCC Output Voltage (VOUT<sub>5.5V,0mA</sub>) with PVIN = 5.5V, $I_{OUT}$ = 0mA, and (VOUT<sub>5.5V,10mA</sub>) with PVIN = 5.5V, $I_{OUT}$ = 10mA as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 4.83V minimum and 5V maximum for $I_{OUT}$ = 0mA (lower limit shown in red; upper limit shown in black) and 4.82V minimum and 5V maximum for $I_{OUT}$ = 10mA (shown in black). Figure 30. ISL73007SEH output overvoltage error threshold (OVPG) with PVIN = 5V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 106% minimum and 107.5% maximum. Figure 31. ISL73007SEH undervoltage fault threshold (UVPG) with PVIN = 5V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 92.25% minimum and 94.25% maximum. Figure 32. ISL73007SEH output overvoltage fault (OVflt) with PVIN = 5V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 113.5% minimum and 117.25% maximum. Figure 33. ISL73007SEH output undervoltage fault (UVfIt) with PVIN = 5V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 82.5% minimum and 87% maximum. Figure 34. ISL73007SEH low current drive ( $PG_{OL}$ ) with PVIN = 3V, PG = 0.4V, and EN = 0V, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 11mA minimum and 35mA maximum. Figure 35. ISL73007SEH low VOUT ( $PG_V_{OL}$ ) with PVIN = 18V, FB = 0V, EN = 0V, and IPG = 10mA, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limit is 0.27V maximum. Figure 36. ISL73007SEH leakage ( $I_{LKGPG}$ ) with PVIN = PG = 18V, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limit is $1\mu A$ maximum. Figure 37. ISL73007SEH power-good rising delay (t<sub>SSPGdlyr</sub>) with PVIN = 5.5V, at 300kHz, 500kHz, and 1MHz, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 8ms minimum and 16.5ms maximum for 300kHz (shown in red), 6.6ms minimum and 8.4ms maximum for 500kHz (shown in black), and 3.7ms minimum and 4.5ms maximum for 1MHz (shown in orange). Figure 38. ISL73007SEH rising edge delay ( $t_{PGdlyr}$ ) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 1.9 $\mu$ s minimum and 4.2 $\mu$ s maximum. Figure 39. ISL73007SEH falling edge delay ( $t_{PGdlyf}$ ) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 3.5 $\mu$ s minimum and 5 $\mu$ s maximum. Figure 40. ISL73007SEH minimum LX on-time ( $t_{MIN\_ON}$ ) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limit is 260ns maximum. Figure 41. ISL73007SEH minimum LX off-time ( $t_{MIN\_OFF}$ ) with PVIN = 3V, 12V, and 18V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limit is 210ns maximum. Figure 42. ISL73007SEH post-rad CDFP upper FET ON-resistance (25UPR<sub>DSON\_3</sub>, 25UPR<sub>DSON\_5</sub>) with PVIN = 3V and 5.5V, and $I_{OUT}$ = 200mA, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 83m $\Omega$ minimum and 117m $\Omega$ maximum for PVIN = 3V (shown in red) and 69m $\Omega$ minimum and 102m $\Omega$ maximum for PVIN = 5.5V (shown in black). Figure 43. ISL73007SEH post-rad CDFP lower FET ON-resistance (25LWR<sub>DSON\_3</sub>, 25LWR<sub>DSON\_3</sub>) with PVIN = 3V and 5.5V, and $I_{OUT}$ = 200mA, as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The post-irradiation datasheet limits are 41m $\Omega$ minimum and 55m $\Omega$ maximum for PVIN = 3V (shown in red) and 36m $\Omega$ minimum and 50m $\Omega$ maximum for PVIN = 5.5V (shown in black). #### 3. Discussion and Conclusion This document reports the LDR total dose testing results of the ISL73007SEH synchronous buck controller. Biased and grounded samples were irradiated to 100krad(Si) at a dose rate of 0.01rad(Si)/s. The biased units were then placed on a 168-hour anneal at 100°C under the same bias at which they were irradiated. The Attributes Data section summarizes the attributes data for the test, and the Key Parameter Variables Data section provides plots of the total dose response for those parameters. All tested datasheet parameters passed at all downpoints. No evidence of bias dependence was observed. ## 4. Revision History | Revision | on Date | Description | |----------|--------------|------------------| | 1.00 | Apr 11, 2023 | Initial release. | ## **Appendix** Table 3 lists the datasheet parameters that are considered indicative of part performance. These parameters are plotted in Figure 3 through Figure 43. All limits are taken from the ISL73007SEH datasheet, which has more details on test conditions. Table 3. ISL73007SEH Datasheet Total Dose Parameters (T<sub>A</sub> = 25°C) | Fig. | Parameter | Symbol | Conditions | Low<br>Limit | High<br>Limit | Unit | |------|---------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|------| | _ | Rising Undervoltage Lockout | V <sub>PVIN_UVLO</sub> | EN = 2.25V | - | 2.95 | V | | 3 | Falling Undervoltage Lockout | | EN = 2.25V | 2.7 | - | | | 4 | Operating Supply Current | I <sub>PVIN_OPER</sub> | PVIN = 18V, EN = 5V, ext. 500kHz, no load | 28 | 42 | mA | | | Stand by Cumply Cumput | I <sub>PVIN</sub> SB | PVIN = 3V, EN = 1V | 1.1 | 1.7 | - mA | | 5 | Stand-by Supply Current | | PVIN = 18V, EN = 1V | 1 | 1.4 | | | c | Chutdaum Cumulu Cumunt | | PVIN = 3V, EN = 0V | 5 | 40 | | | 6 | Shutdown Supply Current | I <sub>PVIN_SD</sub> | PVIN = 18V, EN = 0V | 50 | 190 | μA | | 7 | Feedback Voltage Accuracy | $V_{FB}$ | V <sub>FB</sub> (including Error Amplifier V <sub>D</sub> to SGND) | 597 | 603.5 | mV | | 8 | Output Voltage Tolerance Over Input Voltage Range | LNREG | PVIN = 3V, 18V using servo loop | -0.11 | 0.25 | % | | _ | | I <sub>IPLIMIT1</sub> | PVIN = 3V | 4.3 | 6.1 | А | | 9 | Positive Peak Current Limit <sup>[1]</sup> | | PVIN = ≥ 5V | 4 | 6 | | | 10 | | I <sub>IPLIMIT2</sub> | PVIN = 18V | 4.9 | 7.3 | Α | | 11 | Negative Peak Current Limit [1] | -I <sub>IPLIMIT</sub> | PVIN = ≥3V | -5.7 | -3.7 | Α | | 12 | External Error Amplifier<br>Transconductance | EA <sub>transcon2</sub> | PVIN = 5V, delta COMP current/delta FB Voltage (10mV) | 0.82 | 1.02 | mA/V | | 13 | Default Switching Frequency | $f_{SWd}$ | FS = VCC | 450 | 500 | kHz | | 14 | 300kHZ Switching Frequency | f <sub>SW3</sub> | FS = $174k\Omega$ to GND, $V_{SLOPE} = 1.2V$ | 270 | 330 | kHz | | 15 | 500kHZ Switching Frequency | f <sub>SW5</sub> | FS = 100kΩ to GND, $V_{SLOPE}$ = 1.2V | 450 | 550 | kHz | | 16 | 1000kHZ Switching Frequency | f <sub>SW10</sub> | FS = $42.7k\Omega$ to GND, $V_{SLOPE} = 1.2V$ | 900 | 1100 | kHz | | 17 | SLOPE Pin Current Source | I <sub>SLOPE</sub> | | 10.5 | 13.5 | μΑ | | 18 | Internal SLOPE Ramp Rate | tslope | (V <sub>COMP</sub> at 80% DC - V <sub>COMP</sub> at 20% DC)/<br>(t <sub>MIN_ON</sub> at 80% DC - t <sub>MIN_ON</sub> at 20% DC) | 0.1 | 0.16 | V/µs | | 19 | Rising Enable Voltage<br>Threshold | EN <sub>VIH</sub> | Enable Rising to LX Switching | 1.18 | 1.3 | V | | 20 | Falling Enable Voltage<br>Threshold | EN <sub>VIL</sub> | Enable Falling to LX Stops Switching | 0.96 | 1.06 | V | | 21 | Enable Voltage LX Hysteresis | EN <sub>VIHhys</sub> | | 20 | 410 | mV | | 22 | Standby Enable Voltage | SB_EN <sub>VIH</sub> | Enable Rising to VCC Enabled | 0.45 | 1 | V | | 23 | Shutdown Enable Voltage | SB_EN <sub>VIL</sub> | Enable Falling to VCC Disabled | 0.3 | 0.9 | V | | 24 | Enable Hysteresis Voltage | EN <sub>HYS</sub> | Enable Rising to LX Switching - EN Falling to VCC Disable | 20 | 175 | mV | | 25 | Low Enable Current | EN <sub>IIL</sub> | | -20 | 20 | nA | | 26 | High Enable Current | EN <sub>IIH</sub> | | 1.5 | 2.8 | μA | Table 3. ISL73007SEH Datasheet Total Dose Parameters ( $T_A = 25^{\circ}C$ ) (Cont.) | Fig. | Parameter | Symbol | Conditions | Low<br>Limit | High<br>Limit | Unit | | |------|----------------------------------------|--------------------------------------------|----------------------------------------------------------------------|--------------|---------------|------|--| | 27 | Enable (EN) Pull-Down<br>Resistance | R <sub>EN</sub> | PVIN = 12V | 1.7 | 2.9 | МΩ | | | 28 | | VOUT <sub>3V,0mA</sub> | PVIN = 3V, I <sub>OUT</sub> = 0mA | 2.96 | 3 | | | | 20 | VCC Output Voltage | VOUT <sub>3V,10mA</sub> | PVIN = 3V, I <sub>OUT</sub> = 10mA | 2.93 | 2.98 | V | | | 29 | VCC Output Voltage | VOUT <sub>5.5V,0mA</sub> | PVIN = 5.5V, I <sub>OUT</sub> = 0mA | 4.83 | 5 | v | | | 29 | | VOUT <sub>5.5V,10mA</sub> | PVIN = 5.5V, I <sub>OUT</sub> = 10mA | 4.82 | 5 | | | | 30 | Output Overvoltage Error<br>Threshold | OVPG | PVIN = 5V, FB as a % of VREF | 106 | 107.5 | % | | | 31 | Output Undervoltage Error<br>Threshold | UVPG | PVIN = 5V, FB as a % of VREF | 92.25 | 94.25 | % | | | 32 | Output Overvoltage Fault | OVflt | PVIN = 5V, FB as a % of VREF | 113.5 | 117.25 | % | | | 33 | Output Undervoltage Fault | UVflt | PVIN = 5V, FB as a % of VREF | 82.5 | 87 | % | | | 34 | Low Current Drive | PG_I <sub>OL</sub> | PVIN = 3V, PG = 0.4V, EN = 0V | 11 | 35 | mA | | | 35 | Low V <sub>OUT</sub> | PG_V <sub>OL</sub> | PVIN = 18V, FB = 0V, EN = 0V, IPG = 10mA | - | 0.27 | V | | | 36 | Leakage | I <sub>LKGPG</sub> | PVIN = PG = 18V | - | 1 | μA | | | | Power-Good Rising Delay | er-Good Rising Delay t <sub>SSPGdlyr</sub> | PVIN = 5.5V From EN edge to PG high, 300kHz | 8 | 16.5 | ms | | | 37 | | | PVIN = 5.5V From EN edge to PG high, 500kHz | 6.6 | 8.4 | | | | | | | PVIN = 5.5V From EN edge to PG high, 1000kHz | 3.7 | 4.5 | | | | 38 | Rising Edge Delay | t <sub>PGdlyr</sub> | Return to regulation to PG response | 1.9 | 4.2 | μs | | | 39 | Falling Edge Delay | t <sub>PGdlyf</sub> | Out of regulation to PG response | 3.5 | 5.0 | μs | | | 40 | Minimum LX On-Time | t <sub>MIN_ON</sub> | PVIN = 3V, 12V and 18V, Forced Min<br>On-Time by COMP bias, No Load | - | 260 | ns | | | 41 | Minimum LX Off-Time | t <sub>MIN_OFF</sub> | PVIN = 3V, 12V and 18V, Forced Min<br>Off-Time by COMP bias, No Load | - | 210 | ns | | | 42 | Post Rad CDFP Upper FET | 25UPR <sub>DSON_3</sub> | PVIN = 3.0V, I <sub>OUT</sub> = 200mA | 83 | 117 | mC. | | | 42 | r <sub>DS(ON)</sub> [1] | 25UPR <sub>DSON_5</sub> | PVIN = 5.5V, I <sub>OUT</sub> = 200mA | 69 | 102 | - mΩ | | | 42 | Post Rad CDFP Lower FET | 25LWR <sub>DSON_3</sub> | PVIN = 3.0V, I <sub>OUT</sub> = 200mA | 41 | 55 | mΩ | | | 43 | r <sub>DS(ON)</sub> <sup>[1]</sup> | 25LWR <sub>DSON_5</sub> | PVIN = 5.5V, I <sub>OUT</sub> = 200mA | 36 | 50 | | | <sup>1.</sup> Parameter tested in a Test Mode not available to user. #### **Related Information** For a full list of related documents, visit our website: - ISL73007SEH device page - MIL-STD-883 Test Method 1019 #### IMPORTANT NOTICE AND DISCLAIMER RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/