#### ISL74422ARH Low Dose Rate Results of the ISL74422ARH, Radiation Hardened 9A Non-Inverting MOSFET Driver #### Introduction This report documents the results of Low Dose Rate (LDR) total dose testing of the ISL74422ARH, radiation hardened 9A, non-inverting, high-speed MOSFET driver. The test provides an assessment of the total dose hardness of the part when exposed at a LDR and an estimate of bias sensitivity. The ISL74422ARH does not have a corresponding EH version (indicating RLAT at both High Dose Rate (HDR) and LDR) and is lot acceptance tested (RLAT) at HDR only. Parts were irradiated biased and unbiased at LDR (0.01rad(Si)/s) to 100krad(Si). The ISL74422ARH is rated to 50krad(Si) at LDR. #### **Related Literature** - MIL-STD-883 Test Method 1019 - ISL74422ARH datasheet ## **Product Description** The Radiation Hardened ISL74422ARH is a non-inverting, monolithic high-speed MOSFET driver that converts a CMOS level input signal into a high current output at voltages up to 18V. Its fast rise times and high current output allow quick control of even the largest power MOSFETs in high frequency applications. The input of the ISL74422ARH can be directly driven by our HS-1825ARH and IS-1845ASRH PWM devices. The 9A high current output minimizes power losses in MOSFETs by rapidly charging and discharging high gate capacitances. Constructed with the Renesas dielectrically isolated Rad Hard Silicon Gate (RSG) BiCMOS process, these devices are immune to single event latch-up and have been specifically designed to provide highly reliable performance in harsh radiation environments. The pin assignments for the ISL74422ARH is shown in Figure 1 with the pin descriptions shown in Table 1. Figure 1. ISL74422ARH Package and Pin Configuration ### Table 1. ISL74422ARH Pin Descriptions | Pin Number | Pin Name | Description | | |------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1, 2, 6, 7, 10, 11, 14 | NC | No Connection | | | 3 | LVS | Provides the supply voltage for the control logic. It is not internally connected to Pins 15 and 16 for noise immunity purposes, but may be connected externally. | | | 4 | IN | Input voltage to the driver. | | | 5 | LGND | Control logic return. It is not internally connected to Pins 8 and 9 for noise immunity purposes, but may be connected externally. | | | 8, 9 | GND | Pins must be connected to GND. | | | 12, 13 | OUT | Pins must be connected to output. | | | 15, 16 | VS | Pins must be connected to VS. | | # **Contents** | 1. | Test Description | | | | | | |---------------------|---------------------------|-------------------------------------------|-----|--|--|--| | | 1.1 | Irradiation Facilities | . 3 | | | | | | 1.2 | Test Fixturing | . 3 | | | | | | | Characterization Equipment and Procedures | | | | | | | 1.4 | Experimental Matrix | . 3 | | | | | | 1.5 | Downpoints | . 3 | | | | | 2. | Test Results | | | | | | | | 2.1 | Attributes Data | . 4 | | | | | | 2.2 | Key Parameter Variables Data | . 4 | | | | | 3. | Discussion and Conclusion | | | | | | | 4. Revision History | | | | | | | | Δn | nandi | ν Δ. Reported Parameters | 13 | | | | # 1. Test Description #### 1.1 Irradiation Facilities The irradiation was performed at 0.01rad(Si)/s using the Renesas Palm Bay Hopewell Designs N40 panoramic commercial irradiator. This irradiator uses PbAl spectrum hardening filters to shield the test board and devices under test against low energy secondary gamma radiation. ## 1.2 Test Fixturing Figure 2 shows the configuration used for biased irradiation. Figure 2. ISL74422ARH TID Bias Schematic # 1.3 Characterization Equipment and Procedures All electrical testing was performed at room temperature outside the irradiator, using production automated test equipment (ATE) with data logging at each downpoint. # 1.4 Experimental Matrix Irradiation was performed in accordance with the guidelines of MIL-STD-883 Test Method 1019. The experimental matrix consisted of 10 samples irradiated under bias and 10 samples irradiated with all pins grounded. The ISL74422ARH samples were drawn from wafer lot E36542A0/1. All samples were packaged in the standard 16 pin CDFP package (PKG Code CDFP4-16). Samples were processed through the standard burn-in cycle before irradiation. # 1.5 Downpoints Downpoints for the tests were 0, 50, 75 and 100krad(Si). ## 2. Test Results #### 2.1 Attributes Data Total dose testing of the ISL74422ARH was completed. All tested parameters passed the SMD limits. Table 2 summarizes the results. **Dose Rate** (rad(Si)/s) Condition Sample Size Pass<sup>[1]</sup> Fail **Downpoint** 0.01 Biased (Figure 2) 10 Pre-irradiation 10 0 50krad(Si) 10 75krad(Si) 10 0 100krad(Si) 10 0 0.01 GND 10 Pre-irradiation 10 50krad(Si) 10 0 75krad(Si) 10 0 100krad(Si) 10 0 Table 2. ISL74422ARH Total Dose Test Attributes Data # 2.2 Key Parameter Variables Data The plots in Figure 3 through Figure 18 illustrate the TID response of selected parameters as shown in Table 3. The plots show the average tested values of the key parameters as a function of total dose for both conditions, biased and grounded. The plots also include error bars at each downpoint, representing the minimum and maximum measured values of the samples, although in some plots the error bars are not visible because of their values compared to the scale of the graph. Figure 3. ISL74422ARH average power supply current, low ( $I_{SSB}$ low) with $V_S$ = 18V and $V_{IN}$ = 0.8V as a function of LDR irradiation. The error bars (if visible) represent the minimum and maximum measured values. The SMD limit is 100 $\mu$ A maximum. <sup>1.</sup> A pass indicates a sample that passes all post-irradiation SMD limits. Figure 4. ISL74422ARH average power supply current, high ( $I_{SSB}$ high) with $V_S$ = 18V and $V_{IN}$ = 10V as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 1mA maximum. Figure 5. ISL74422ARH average input current, low ( $I_{IL}$ ) with $V_S$ = 18V and $V_{IN}$ = -5V as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limits are -3 $\mu$ A minimum and 3 $\mu$ A maximum. Figure 6. ISL74422ARH average input current, high ( $I_{IH}$ ) with $V_S$ = 18V and $V_{IN}$ = 18V as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limits are -3 $\mu$ A minimum and 3 $\mu$ A maximum. Figure 7. ISL74422ARH average voltage output, low ( $V_{OL}$ ) with $V_{S}$ = 18V and $I_{OUT}$ = 10mA as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 0.8V maximum. Figure 8. ISL74422ARH average voltage output, high ( $V_{OH}$ ) with $V_{S}$ = 18V and $I_{OUT}$ = -10mA as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 17V minimum. Figure 9. ISL74422ARH average input voltage, low ( $V_{IL1}$ ) with $V_S$ = 18V as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 0.8V maximum. Figure 10. ISL74422ARH average input voltage, low ( $V_{IL2}$ ) with $V_S$ = 7V as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 0.8V maximum. Figure 11. ISL74422ARH average input voltage, high ( $V_{IH1}$ ) with $V_S$ = 18V as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 5V minimum. Figure 12. ISL74422ARH average input voltage, high ( $V_{IH2}$ ) with $V_S$ = 7V as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 4V minimum. Figure 13. ISL74422ARH average output resistance, output high ( $R_{ONH}$ ) with $V_S$ = 18V, $V_{IN}$ = 5V and $I_{OUT}$ = 175mA to 225mA, as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 1.3 $\Omega$ maximum. Figure 14. ISL74422ARH average output resistance, output low ( $R_{ONL}$ ) with $V_S$ = 18V, $V_{IN}$ = 0.8V and $I_{OUT}$ = 175mA to 225mA as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 1.5 $\Omega$ maximum. Figure 15. ISL74422ARH average propagation delay, low ( $t_{PHL}$ ) with $V_S$ = 18V, $C_L$ = 10nF as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 75ns maximum. Figure 16. ISL74422ARH average propagation delay, high ( $t_{PLH}$ ) with $V_{S}$ = 18V, $C_{L}$ = 10nF, as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 50ns maximum. Figure 17. ISL74422ARH average response time, fall ( $T_F$ ) with $V_S$ = 18V, $C_L$ = 10nF as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 90ns maximum. Figure 18. ISL74422ARH average response time, rise ( $T_R$ ) with $V_S$ = 18V, $C_L$ = 10nF as a function of LDR irradiation. The error bars represent the minimum and maximum measured values. The SMD limit is 105ns maximum. # 3. Discussion and Conclusion We reported the results of a LDR total dose test of the ISL74422ARH radiation hardened 9A, non-inverting, high-speed MOSFET driver. The irradiation consisted of 10 biased and 10 grounded samples to 100krad(Si). All SMD parameters passed at all downpoints. No evidence of bias dependence was observed. It should be noted that this was only for characterization as the part is only specified for LDR performance to 50krad(Si) and an -EH version is not available or planned. The results of this test are therefore intended as customer guidance only. # 4. Revision History | Revision | Date | Description | |----------|--------------|-----------------| | 1.0 | Apr 19, 2021 | Initial release | # **Appendix A. Reported Parameters** Table 3 lists the key parameters that are considered indicative of part performance. These parameters are plotted in Figure 3 through Figure 18. All limits are taken from the ISL74422ARH SMD (5962-00521). Table 3. ISL74422ARH Key Total Dose Parameters ( $T_A = 25$ °C) | Figure | Parameter | Symbol | Conditions | Low Limit | High Limit | Units | |--------|--------------------------------|-----------------------|------------------------------------------------------------------------------------|-----------|------------|-------| | 3 | Power Supply Current, Low | IS <sub>SB</sub> low | V <sub>S</sub> = 18V, V <sub>IN</sub> = 0.8V | | 100 | μA | | 4 | Power Supply Current, High | IS <sub>SB</sub> high | V <sub>S</sub> = 18V, V <sub>IN</sub> = 10V | | 1 | mA | | 5 | Input Current, Low | I <sub>IL</sub> | V <sub>S</sub> = 18V, V <sub>IN</sub> = -5V | -3 | 3 | μA | | 6 | Input Current, High | I <sub>IH</sub> | V <sub>S</sub> = 18V, V <sub>IN</sub> = 18V | -3 | 3 | μA | | 7 | Voltage Output, Low | V <sub>OL</sub> | V <sub>S</sub> = 18V, I <sub>OUT</sub> = 10mA | | 0.8 | V | | 8 | Voltage Output, High | V <sub>OH</sub> | V <sub>S</sub> = 18V, I <sub>OUT</sub> = -10mA | 17.0 | | V | | 9 | Input Voltage, Low | V <sub>IL1</sub> | V <sub>S</sub> = 18V | | 0.8 | V | | 10 | | V <sub>IL2</sub> | V <sub>S</sub> = 7V | | 0.8 | V | | 11 | Input Voltage, High | V <sub>IH1</sub> | V <sub>S</sub> = 18V | 5.0 | | V | | 12 | | V <sub>IH2</sub> | V <sub>S</sub> = 7V | 4.0 | | V | | 13 | Output Resistance, Output High | R <sub>ONH</sub> | V <sub>S</sub> = 18V, V <sub>IN</sub> = 5V,<br>I <sub>OUT</sub> = 175mA to 225mA | | 1.3 | Ω | | 14 | Output Resistance, Output Low | R <sub>ONL</sub> | V <sub>S</sub> = 18V, V <sub>IN</sub> = 0.8V,<br>I <sub>OUT</sub> = 175mA to 225mA | | 1.5 | Ω | | 15 | Propagation Delay, Low | t <sub>PHL</sub> | V <sub>S</sub> = 18V, C <sub>L</sub> = 10nF | | 75 | ns | | 16 | Propagation Delay, High | t <sub>PLH</sub> | V <sub>S</sub> = 18V, C <sub>L</sub> = 10nF | | 50 | ns | | 17 | Response Time, Fall | T <sub>F</sub> | V <sub>S</sub> = 18V, C <sub>L</sub> = 10nF | | 90 | ns | | 18 | Response Time, Rise | T <sub>R</sub> | V <sub>S</sub> = 18V, C <sub>L</sub> = 10nF | | 105 | ns | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/