The 71V547 3.3V CMOS SRAM is organized as 128K x 36 bits. It is designed to eliminate dead bus cycles when turning the bus around between reads and writes, or writes and reads. Thus it has been given the name ZBTTM, or Zero Bus Turn-around. The 71V547 contains address, data-in and control signal registers. The outputs are flow-through (no output data register). In the burst mode, it can provide four cycles of data for a single address presented to the SRAM.
Schematic symbols, PCB footprints, and 3D CAD models from SamacSys can be found by clicking on products in the Product Options table. If a symbol or model isn't available, it can be requested directly from the website.
Pkg. Type |
Lead Count (#) |
Temp. Grade |
Pb (Lead) Free |
Carrier Type |
Moisture Sensitivity Level (MSL) |
Price (USD) | 1ku |
Buy / Sample |
|
---|---|---|---|---|---|---|---|---|
Part Number | ||||||||
TQFP | 100 | I | Yes | Tray | 3 | 7.215 | ||
TQFP | 100 | I | Yes | Reel | 3 | 6.421 | ||
71V547S80PFG circleActive Samples Available |
TQFP | 100 | C | Yes | Tray | 3 | 7.572 | Get Samples, |