概览
描述
Support is limited to customers who have already adopted these products.
The EL4585 is a PLL (Phase Lock Loop) sub-system, designed for video applications and also suitable for general purpose use up to 36MHz. In video applications, this device generates a TTL/CMOS-compatible pixel clock (CLK OUT) which is a multiple of the TV horizontal scan rate and phase locked to it. The reference signal is a horizontal sync signal, TTL/CMOS format, which can be easily derived from an analog composite video signal with the EL4583 sync separator. An input signal to coast is provided for applications where periodic disturbances are present in the reference video timing such as VTR head switching. The lock detector output indicates correct lock. The divider ratio is four ratios for NTSC and four similar ratios for the PAL video timing standards by external selection of three control pins. These four ratios have been selected for common video applications including 8FSC, 6FSC, 27MHz (CCIR 601 format) and square picture elements used in some workstation graphics. To generate 4FSC, 3FSC, 13. 5MHz (CCIR 601 format) etc. , use the EL4584, which does not have the additional divide-by-two stage of the EL4585. For applications where these frequencies are inappropriate or for general purpose PLL applications the internal divider can be bypassed and an external divider chain used.
特性
- 36MHz, general purpose PLL
- 8FSC timing (use the EL4584 for 4FSC)
- Compatible with EL4583 sync separator
- VCXO, Xtal, or LC tank oscillator
- < 2ns jitter (VCXO)
- User-controlled PLL capture and lock
- Compatible with NTSC and PAL TV formats
- 8 pre-programmed popular TV scan rate clock divisors
- Single 5V, low current operation
- Pb-Free Available (RoHS Compliant)
产品对比
应用
设计和开发
模型
ECAD 模块
点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

产品选项
当前筛选条件